EP1759165A1 - Kalibriervorrichtung auf einem siliziumsubstrat - Google Patents
Kalibriervorrichtung auf einem siliziumsubstratInfo
- Publication number
- EP1759165A1 EP1759165A1 EP05783850A EP05783850A EP1759165A1 EP 1759165 A1 EP1759165 A1 EP 1759165A1 EP 05783850 A EP05783850 A EP 05783850A EP 05783850 A EP05783850 A EP 05783850A EP 1759165 A1 EP1759165 A1 EP 1759165A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- substrate
- silicon
- doping
- levels
- mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 49
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title claims abstract description 26
- 229910052710 silicon Inorganic materials 0.000 title claims abstract description 26
- 239000010703 silicon Substances 0.000 title claims abstract description 26
- 239000010410 layer Substances 0.000 claims description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical group O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 16
- 238000000034 method Methods 0.000 claims description 16
- 235000012239 silicon dioxide Nutrition 0.000 claims description 8
- 239000000377 silicon dioxide Substances 0.000 claims description 8
- 238000005468 ion implantation Methods 0.000 claims description 6
- 239000011247 coating layer Substances 0.000 claims description 5
- 238000004519 manufacturing process Methods 0.000 abstract description 3
- 238000002513 implantation Methods 0.000 description 14
- 238000005530 etching Methods 0.000 description 10
- 230000003647 oxidation Effects 0.000 description 9
- 238000007254 oxidation reaction Methods 0.000 description 9
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 7
- 229910052698 phosphorus Inorganic materials 0.000 description 7
- 239000011574 phosphorus Substances 0.000 description 7
- 229910008065 Si-SiO Inorganic materials 0.000 description 5
- 229910006405 Si—SiO Inorganic materials 0.000 description 5
- 150000002500 ions Chemical class 0.000 description 4
- 229920000642 polymer Polymers 0.000 description 3
- 239000002904 solvent Substances 0.000 description 3
- 238000004458 analytical method Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 238000012512 characterization method Methods 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 230000035515 penetration Effects 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910004298 SiO 2 Inorganic materials 0.000 description 1
- FRIKWZARTBPWBN-UHFFFAOYSA-N [Si].O=[Si]=O Chemical compound [Si].O=[Si]=O FRIKWZARTBPWBN-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000000572 ellipsometry Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005305 interferometry Methods 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 238000002310 reflectometry Methods 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000005507 spraying Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000005211 surface analysis Methods 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
Definitions
- the present invention relates to a calibration device on a silicon substrate.
- the field of the invention is that of metrology of very high precision in the context of the characterization of surface states and topographic analysis.
- Such devices require extremely precise calibration, especially along the Oz axis perpendicular to the surface subjected to the analysis. It is thus known to carry out this calibration by means of dimensional standards often referred to as standards.
- a standard may be a calibrated ball, an engraved network or any other object of which at least one dimension is accurately known.
- the above standards do not offer the Oz axis the now required accuracy which must be less than 10 angstroms.
- document FR 2 703 448 proposes a calibration device which is produced from a solution of two polymers in a solvent, this device taking the form of a staircase.
- the shape of the staircase depends on the respective concentrations of the first polymer, the second polymer and the solvent in the solution.
- these concentrations are difficult to control, particularly that of the solvent. Indeed, the latter does not fail to evolve in time between the preparation of the solution and its use.
- the development of the device involves a melting step whose duration and temperature must be carefully verified. It follows that the height of the different steps of the staircase depends on a large number of parameters that are not always easily reproducible.
- US 5,665,905 teaches a calibration device which is obtained by welding two silicon substrates face to face, one of these substrates having been previously subjected to thermal oxidation. The sandwich thus produced is then sawn according to a plane which is perpendicular to that of the oxide layer. The cutting plane is finally polished. A plate is made by etching silicon following a first partial masking, after which a trench is made by etching the oxide after a second partial masking.
- two other distinct levels are obtained, one at the bottom of the trench and the other at the top of the plateau.
- the mechanical operations necessary for the definition of the cutting plane namely sawing and polishing, are very expensive operations in the general framework of microelectronic processing of silicon wafers.
- the height of the plate and the depth of the trench with respect to the reference level are difficult to know precisely because each of them results from a non-selective etching operation. There is no etch stop layer.
- the width of the tray and the trench are limited to the thickness of the thermal oxide layer.
- EP 0 676 614 discloses a calibration device also made on a silicon substrate.
- a mask which is presented as a succession of parallel strips is applied to the substrate having an orientation 100, after which the latter is subjected to anisotropic etching along the oriented planes 111.
- This results in the formation of V-shaped grooves. width I and depth p, these two dimensions being linked by the relation p 0.706.I.
- This device has the equivalent of an etching stop layer since the etching stops for a groove when its width at the upper face of the substrate is equal to the interval between the two strips of the mask that the define. It follows, however, that the accuracy on the depth of the groove depends directly on the accuracy of the mask which is in this case largely insufficient. In addition, this device does not allow the realization of measurement levels stricto sensu because the bottom of each groove is constituted by a line and not by a plane.
- the present invention thus relates to a calibration device formed of several levels whose dimensions along the Oz axis are very precisely defined.
- a calibration device on a silicon substrate is formed, in addition to a reference level, by at least two distinct levels; moreover, these levels present distinct dopings.
- At least one of these levels is surmounted by a step.
- this step consists of a layer that has been obtained by thermal growth on the substrate.
- this layer is made of silicon dioxide.
- the present invention also relates to a method for producing this calibration device, the method comprising a definition step for defining at least two distinct sections of a reference section on a silicon substrate; this definition step consists in doping at different rates the different sections of the reference section.
- this definition step is preceded by a protection step of covering the substrate with a screen.
- the doping of the different sections is obtained by ion implantation.
- the definition step is followed by a thermal growth step to produce a coating layer on the substrate.
- the thermal growth step is followed by a step during which this coating layer is removed.
- FIG. 1 a diagram of different variants of a calibration device
- FIG. 2 various steps of a method for producing such a device
- the device is made on the upper face FS of a silicon SU substrate.
- This substrate has a left section Sg, a central section Sc and a straight section Sd.
- the central section Sc is not doped.
- the left section Sg here shows a Phosphorus doping of
- the cross section here Sd presents a doping one of Phosphorus, 5.10 20 cm "3.
- the substrate is subjected to thermal oxidation.
- the rate of growth of the oxide depends on the doping of silicon, especially since the oxidation temperature is low. This dependence is little marked beyond 1 100 0 C but it is consistent between 900 0 C and 1000 0 C.
- the approximate oxide thickness is presented below if the dopant used is boron instead of phosphorus, this always depending on the doping and on the oxidation time: temperature of 920 ° C.
- the rate of growth of the oxide is less dependent on doping and that this dependence is more marked beyond 1000 0 C than in the case where the doping element is phosphorus.
- Silicon dioxide is formed from silicon substrate and oxygen present in the furnace atmosphere. By noting e the thickness of the oxide layer, the Si-SiO 2 interface (silicon-silicon dioxide) has a shrinkage with respect to the upper face FS of the substrate SU which is substantially
- the left section Sg has an oxide layer whose apex forms a left-hand step Mg and whose base, the Si-SiO 2 interface, forms a left-hand level Ng.
- the central section Sc has an oxide layer whose apex forms a central step Mc and whose base, the Si-SiO 2 interface, forms a central level Nc.
- the cross section Sd has an oxide layer whose apex forms a straight step Md and whose base, the interface Si-SiO 2 , forms a straight level Nd.
- the calibration device can be used as is, the left Mg steps, central Mc and Md right being very precisely defined.
- the substrate has left Ng, central Nc and right Nd levels which are also very precisely defined because it is known to etch SiO 2 with a very high selectivity with respect to silicon.
- the doping of the different sections Sg, Sd can be achieved by any known technique, especially by diffusion.
- the doping is carried out by ion implantation. Indeed, this technique makes it possible to precisely define the location and the depth of penetration of the doping element, which depth may range from a few tens to a few hundred nanometers.
- a first step of the method of producing a device according to the invention consists in producing a first mask E1 on the substrate SU by means of a conventional photolithography method.
- This band-shaped mask E1 is made of resin, metal or any other material that may constitute an insurmountable barrier for the ions during implantation.
- the mask can be obtained by a direct write method.
- the substrate is subjected to a first ion implantation, after which the first mask E1 is removed. It follows that the substrate now has a first channel C11 where the first mask E1 was present and a second channel C12 where there was no mask.
- the dose applied during the first implantation is such that, if the first channel C11 is not doped, the second channel C12 has a phosphorus doping of 1, 5.10 20 cm 3 .
- the implantation can cause a deterioration of the upper face FS of the substrate, especially since the implanted ions are heavy and of relatively low energy.
- Such implantation parameters lead to a sputtering of the substrate, that is to say to a partial removal of its first atomic layers.
- the implantation energy directly conditions the depth of penetration of the implanted ions, which depth must be adapted to the desired thickness of the thermal oxide. This thickness is low in nanotechnology applications. If the implantation energy is of the order of 40 keV, the spraying phenomenon can not be neglected.
- a screen on the substrate such as a thin layer of thermal oxide of a few tens of nanometers thick, typically 30 nanometers.
- the substrate is thus protected because it is the oxide which is sprayed and not its upper face FS.
- a second mask E2 is produced on the substrate SU.
- This mask E2 takes the form of two bands, the first covering the left half of the first channel C11 and the second covering the left half of the second channel C12.
- the substrate is subjected to a second ion implantation, whereupon the second mask E2 is removed. It follows that the substrate now presents successively starting from the left a first subchannel C101 where the two masks E1, E2 have been present, a second subchannel C102 where only the first mask E1 was present, a third subchannel C103 where only the second mask E2 was present and a fourth subchannel C104 where there was no mask.
- the dose applied during the second implantation is such that the fourth subchannel C104 has a phosphorus doping of 1.65 ⁇ 10 cm -3 .
- a screen has been placed on the substrate before the first implantation, it is preferable to remove it by etching once the second implantation has been performed.
- the SU substrate is now subjected to thermal oxidation at 920 ° C. for 90 minutes for example.
- this oxidation successively produces, starting from the left of the substrate, a first M1, a second M2, a third M3 and a fourth M4 steps which form a rising staircase if borrowed from the first M1 at the last M4 walk.
- the calibration device can be used provided with the thermal oxide but it is also possible to burn the oxide in which case the four levels N1, N2, N3, N4 form a descending staircase if it is borrowed from the first N1 to the last N4 level.
- the etching of the oxide can be carried out wet or dry.
- the term dry route includes plasma etching, reactive ion etching and ion beam etching. Moist etching is particularly recommended in the present case because it offers a very high selectivity on silicon dioxide with respect to silicon. It thus appears that the present invention makes it possible to produce a staircase made of silicon dioxide or silicon. If we proceed to n separate stages of implantation, we can obtain a staircase of 2 steps or 2 levels.
- n is 3.
- a third mask E3 is produced on the substrate SU.
- This mask E3 takes the form of four ribbons, the first covering the left half of the first subchannel C101, the second covering the left half of the second subchannel C102, the third covering the left half of the third subchannel C103 and the fourth covering the left half of the fourth subchannel C104.
- the substrate is then subjected to a third ion implantation, whereupon the second mask E3 is removed.
- first section R1 where the three masks E1, E2, E3 were present
- second section R2 where only the first E1 and second E2 masks were present
- third section R3 where only the first E1 and third E3 masks were present
- fourth section R4 where only the first mask E1 was present
- fifth R5 a sixth R6, a seventh R7 and an eighth R8 section where there was no mask.
- SU substrate is now subjected to thermal oxidation. So far, the steps have been obtained by thermally growing silicon dioxide on the substrate by employing oxygen in the growth furnace. Indeed, in this case, the growth rate of the layer is highly dependent on doping silicon. However, the invention would still be applicable for small thicknesses if instead of silicon dioxide was grown silicon oxynitride or silicon nitride. The important point is to produce a layer by thermal growth, a layer whose growth rate depends on the doping of silicon. Finally, it should be noted that the maximum number of stairs is fixed by the limits of the technologies used.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR0406912A FR2872275B1 (fr) | 2004-06-24 | 2004-06-24 | Dispositif de calibration sur substrat en silicium |
PCT/FR2005/001582 WO2006010821A1 (fr) | 2004-06-24 | 2005-06-23 | Dispositif de calibration sur substrat en silicium |
Publications (1)
Publication Number | Publication Date |
---|---|
EP1759165A1 true EP1759165A1 (de) | 2007-03-07 |
Family
ID=34947177
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05783850A Ceased EP1759165A1 (de) | 2004-06-24 | 2005-06-23 | Kalibriervorrichtung auf einem siliziumsubstrat |
Country Status (4)
Country | Link |
---|---|
US (1) | US20080016941A1 (de) |
EP (1) | EP1759165A1 (de) |
FR (1) | FR2872275B1 (de) |
WO (1) | WO2006010821A1 (de) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI335252B (en) * | 2007-11-30 | 2011-01-01 | Ind Tech Res Inst | Calibration strip and the laser calibration system using thereof |
US7895879B2 (en) * | 2007-12-06 | 2011-03-01 | International Business Machines Corporation | Sample holder for holding samples at pre-determined angles |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2649475B2 (ja) * | 1993-04-30 | 1997-09-03 | 住友シチックス株式会社 | 測定精度校正用標準試料とその製造方法 |
US5520769A (en) * | 1994-12-07 | 1996-05-28 | Advanced Micro Devices, Inc. | Method for measuring concentration of dopant within a semiconductor substrate |
US5776816A (en) * | 1996-10-28 | 1998-07-07 | Holtek Microelectronics, Inc. | Nitride double etching for twin well align |
US6348371B1 (en) * | 2001-03-19 | 2002-02-19 | Taiwan Semiconductor Manufacturing Company | Method of forming self-aligned twin wells |
-
2004
- 2004-06-24 FR FR0406912A patent/FR2872275B1/fr not_active Expired - Fee Related
-
2005
- 2005-06-23 WO PCT/FR2005/001582 patent/WO2006010821A1/fr not_active Application Discontinuation
- 2005-06-23 EP EP05783850A patent/EP1759165A1/de not_active Ceased
- 2005-06-23 US US11/630,309 patent/US20080016941A1/en not_active Abandoned
Non-Patent Citations (1)
Title |
---|
See references of WO2006010821A1 * |
Also Published As
Publication number | Publication date |
---|---|
FR2872275B1 (fr) | 2006-10-13 |
FR2872275A1 (fr) | 2005-12-30 |
US20080016941A1 (en) | 2008-01-24 |
WO2006010821A1 (fr) | 2006-02-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0487380B1 (de) | Verfahren zum Ätzen von Schichten mit vorgegebener Tiefe in integrierten Schaltungen | |
EP2750170B1 (de) | Verfahren zur Bildung von Abstandshaltern eines Gates eines Transistors | |
EP0478072B1 (de) | Verfahren zur Herstellung von Markierungen zum Alignieren von Marken | |
EP2998981B1 (de) | Grapho-epitaxie-verfahren zur umsetzung von motiven auf der oberfläche eines substrats | |
EP3238233B1 (de) | Verfahren zur erzeugung von mustern | |
EP2705529B1 (de) | Verfahren zur herstellung eines risses in einem material | |
EP2750168B1 (de) | Verfahren zur anisotropen Ätzung | |
FR2499726A1 (fr) | Procede de formation d'un motif utilise pour la fabrication de dispositifs a semi-conducteurs | |
EP1619277B1 (de) | Verfahren zur Herstellung einer Struktur mit wenigstens einer lagegenauen Zone von einem oder mehreren Halbleiter-Nanokristallen | |
WO2006010821A1 (fr) | Dispositif de calibration sur substrat en silicium | |
EP3671814B1 (de) | Verfahren zum ätzen einer dielektrischen schicht | |
EP2830086A1 (de) | Herstellungsverfahren eines Abstandshalters für elektronische Speicherzelle mit Doppel-Gate, und entsprechende elektronische Speicherzelle | |
EP1878694A2 (de) | Verfahren zur Nanostrukturierung der Oberfläche eines Substrats | |
EP3840019B1 (de) | Verfahren zur herstellung eines porösen teils in einem substrat | |
EP2579321B1 (de) | Herstellungsverfahren eines strukturierten Halbleitersubstrats | |
EP0378033A1 (de) | Einstellungsverfahren für eine photolithographische Belichtungsvorrichtung | |
EP3465740A1 (de) | Verfahren zur herstellung eines funktionalisierten führungsmusters für ein graphoepitaxieverfahren | |
EP1137062A1 (de) | Herstellungsverfahren eines Isolationsgebietes | |
EP2752868B1 (de) | Verfahren zur Erzeugung von Motiven in einer Antireflex-Dünnschicht | |
WO2023151852A1 (fr) | Procede de transfert d'une couche mince sur un substrat support | |
FR2809532A1 (fr) | Procede de fabrication de circuits semiconducteurs double face | |
EP3840032A1 (de) | Verfahren zur herstellung eines mehrschichtstapels vom typ halbleiter-auf-isolator | |
WO2024110364A1 (fr) | Procédé de fabrication d'un empilement comprenant une couche isolante | |
EP4350438A1 (de) | Verfahren zur herstellung einer form zur herstellung eines metallischen bauteils durch metallwachstum | |
EP4002482A1 (de) | Verfahren zur herstellung eines bereichs, der mit einer mikroelektronischen vorrichtung dotiert ist |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20061219 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU MC NL PL PT RO SE SI SK TR |
|
17Q | First examination report despatched |
Effective date: 20070419 |
|
DAX | Request for extension of the european patent (deleted) | ||
18R | Application refused |
Effective date: 20100416 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED |
|
R18R | Application refused (corrected) |
Effective date: 20100406 |