EP1519411A2 - Semiconductor device and method for fabricating the same - Google Patents
Semiconductor device and method for fabricating the same Download PDFInfo
- Publication number
- EP1519411A2 EP1519411A2 EP04022445A EP04022445A EP1519411A2 EP 1519411 A2 EP1519411 A2 EP 1519411A2 EP 04022445 A EP04022445 A EP 04022445A EP 04022445 A EP04022445 A EP 04022445A EP 1519411 A2 EP1519411 A2 EP 1519411A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- metal pattern
- semiconductor device
- insulating film
- pad
- interconnect
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 186
- 238000000034 method Methods 0.000 title claims description 65
- 229910052751 metal Inorganic materials 0.000 claims abstract description 257
- 239000002184 metal Substances 0.000 claims abstract description 257
- 239000000758 substrate Substances 0.000 claims abstract description 46
- 239000013078 crystal Substances 0.000 claims abstract description 14
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 35
- 229910052721 tungsten Inorganic materials 0.000 claims description 35
- 239000010937 tungsten Substances 0.000 claims description 35
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 26
- 229910052802 copper Inorganic materials 0.000 claims description 26
- 239000010949 copper Substances 0.000 claims description 26
- 229910052782 aluminium Inorganic materials 0.000 claims description 20
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 20
- 238000000059 patterning Methods 0.000 claims description 12
- 239000010408 film Substances 0.000 description 119
- 239000010410 layer Substances 0.000 description 71
- 239000011229 interlayer Substances 0.000 description 48
- 239000000523 sample Substances 0.000 description 23
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 13
- 229910052710 silicon Inorganic materials 0.000 description 13
- 239000010703 silicon Substances 0.000 description 13
- 230000001681 protective effect Effects 0.000 description 9
- 230000015572 biosynthetic process Effects 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 4
- 238000010008 shearing Methods 0.000 description 3
- 239000010409 thin film Substances 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 230000007257 malfunction Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/02165—Reinforcing structures
- H01L2224/02166—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05089—Disposition of the additional element
- H01L2224/05093—Disposition of the additional element of a plurality of vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05089—Disposition of the additional element
- H01L2224/05093—Disposition of the additional element of a plurality of vias
- H01L2224/05096—Uniform arrangement, i.e. array
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
- H01L2224/05558—Shape in side view conformal layer on a patterned surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01045—Rhodium [Rh]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
Definitions
- the present invention relates to a semiconductor device having a probe pad of a POE (Pad on element) type in which a pad is formed on semiconductor active elements, and more particularly relates to a connection structure of an electrode pad part of a semiconductor device.
- a POE Pad on element
- FIG. 12 is a cross-sectional view of the principal part of a known semiconductor device showing the structure of an electrode pad part of the known semiconductor device.
- FIG. 13 is a plan view taken along the line XIII-XIII shown in FIG. 12.
- a first interconnect layer 2 is formed on a predetermined region of a semiconductor substrate 1 .
- a first interlayer insulating film 3 is formed on the semiconductor substrate 1 and first interconnect layer 2 .
- a plurality of first contact holes 3a are formed in a region of the first interlayer insulating film 3 located on the first interconnect layer 2
- a second interconnect layer 4 is formed inside the first contact holes 3a and on the region of the first interlayer insulating film 3 located on the first interconnect layer 2 .
- a second interlayer insulating film 5 is formed on the first interlayer insulating film 3 and the second interconnect layer 4.
- a plurality of second contact holes 5a are formed in a region of the second interlayer insulating film 5 located on the second interconnect layer 4 .
- a third interconnect layer 6 is formed inside the second contact holes 5a and on a predetermined region of the second interlayer insulating film 5 located on the second interconnect layer 4 .
- the third interconnect layer 6 serves as a pad electrode.
- a protective film 7 is formed on a predetermined region of the third interconnect layer 6 and on the second interlayer insulating film 5.
- a pad opening 7a with a desired opening area is formed in a region of the protective film 7 located on the third interconnect layer 6.
- An unshown bonding wire is connected to the third interconnect layer 6 through the pad opening 7a to allow the input/output of signals from/to an external circuit through the bonding wire.
- the third interconnect layer 6 serving as the electrode pad can be formed in a higher position.
- the step height h1 between the top surfaces of the third interconnect layer 6 and protective film 7 can be reduced.
- the pad opening 7a, which constitutes a recess of the electrode pad part can be made shallow. The formation of the shallow pad opening 7a can effectively reduce the occurrence of cracks in the protective film 7 . As a result, the reliability of a semiconductor device can be enhanced.
- the second interlayer insulating film 5 is provided between the second interconnect layer 4 and the third interconnect layer 6 , thereby allowing the pad opening 7a of the electrode pad part to be shallow. In this way, cracks that may occur in the protective film 7 are reduced.
- a probe needle 14a comes into contact with the third interconnect layer 6 serving as an electrode pad, that is, when the tip of the probe needle 14a is pressed against the electrode pad with an appropriate needle pressure, the probe needle 14a slides in the horizontal direction 14b and the tip of the probe needle 14a is engaged in the electrode pad.
- the stress applied from the probe needle 14a is used for the plastic deformation of a metal constituting the electrode pad.
- the electrode pad becomes thinner.
- an object of the present invention is to provide a semiconductor device that can prevent cracks from occurring in an electrode pad part and a method for fabricating the same.
- a semiconductor device comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern is a single continuous structure, and the principal orientation axes of crystals of a metal constituting the third metal pattern are parallel to the principal surface of the semiconductor substrate.
- the underlying structure of the second metal pattern has an excellent strength.
- a stress caused by probing orthogonal to the orientation axes of the third metal pattern or a stress caused by bonding can be dispersed to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- the distribution of orientations of the principal orientation axes of crystals of the metal constituting the third metal pattern is substantially uniform in a plane parallel to the principal surface of the semiconductor substrate.
- the metal constituting the third metal pattern has a body-centered cubic structure and the principal orientation axes of crystals of the metal constituting the third metal pattern are ⁇ 110> axes.
- the metal thin film having a body-centered structure is the direction to which close-packed crystals of the metal thin film are preferentially oriented, the metal thin film is strongest in that axis against a shearing stress, and the stress caused by probing or stress caused by bonding can be dispersed to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- the metal constituting the third metal pattern is preferably tungsten.
- the spatial symmetry of the third metal pattern is preferably a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate.
- a semiconductor device of a second aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern is a single continuous structure.
- the underlying structure of the second metal pattern has an excellent strength.
- a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- a semiconductor device of a third aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the spatial symmetry of the third metal pattern is a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate.
- the underlying structure of the second metal pattern has an excellent strength.
- a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- a semiconductor device of a fourth aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern has a honeycomb structure.
- the underlying structure of the second metal pattern has an excellent strength.
- a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- the semiconductor device of the second, third or fourth aspect of the present invention further comprises at least one first interconnect electrically insulated from the first metal pattern through the first insulating film, said first interconnect being formed below the first metal pattern, wherein the first metal pattern is different from the first interconnect in electrical potential.
- the semiconductor device of the second, third or fourth aspect of the present invention further comprises at least one second interconnect electrically connected to the first metal pattern with the first insulating film interposed therebetween, said second interconnect being formed below the first metal pattern, wherein the first metal pattern is connected to the second interconnect through a via formed in the first insulating film.
- the area of the first metal pattern is preferably larger than that of the second metal pattern.
- semiconductor active elements are preferably formed on a region of the semiconductor substrate overlapping the first metal pattern in plan configuration.
- the proportion of the third metal pattern to the region of the semiconductor device in which the second metal pattern is formed is preferably 50% or more.
- the metal constituting the first metal pattern is preferably aluminum or copper.
- the metal constituting the second metal pattern is preferably aluminum or copper.
- the metal constituting the third metal pattern is preferably tungsten or copper.
- a method for fabricating a semiconductor device of a first aspect of the present invention comprises the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; simultaneously forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; filling the first opening with a metal to form at least one first via connected to the first interconnect and simultaneously filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the network via is a single continuous structure.
- the underlying structure of the second pad has an excellent strength.
- a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the network via to relax the impact of the stress against the underlying layer of the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad.
- the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- a method for fabricating a semiconductor device of a second aspect of the present invention comprising the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the spatial symmetry of the network via is
- the underlying structure of the second pad has an excellent strength.
- a stress caused by the pressure of a probe needle from any direction during probing or a stress caused by bonding can be dispersed by the network via to relax the underlying layer of the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad.
- the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- a method for fabricating a semiconductor device of a third aspect of the present invention comprises the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the network via has a honeycomb structure.
- the underlying structure of the second pad has an excellent strength.
- a stress caused by the pressure of a probe needle from any direction during probing or a stress caused by bonding can be dispersed by the network via to relax the impact of the stress against the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad.
- the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- At least one third interconnect is formed below the first pad so as to be electrically isolated from the first pad through the first insulating film and the first pad is different from the third interconnect in electrical potential.
- At least one fourth interconnect is formed below the first pad so as to be electrically connected to the first pad with the first insulating film interposed therebetween and the first pad is electrically connected to the fourth interconnect through a second via formed in the first insulating film.
- the first pad is preferably formed to have a larger area than the second pad.
- the proportion of the network via to the region of the semiconductor device in which the second metal pattern is formed is preferably 50% or more.
- the metal constituting the first metal pattern is preferably aluminum or copper.
- the metal constituting the second metal pattern is preferably aluminum or copper.
- the first via and the network via are preferably made of tungsten or copper.
- FIG. 1 is a cross-sectional view showing the structure of the semiconductor device according to the embodiment of the present invention.
- a diffusion layer 102 is formed in the surface part of a silicon substrate 101 .
- a gate insulating film 104 and a gate electrode 105 are successively formed in each of element formation regions located on the silicon substrate 101 and defined by an isolation insulating film 103.
- a sidewall 106 is formed on the side surfaces of the gate insulating film 104 and gate electrode 105.
- a first interlayer insulating film 107 is formed on the silicon substrate 101 to cover the gate insulating film 104, the gate electrode 105 and the sidewall 106.
- First vias 108 are formed in the first interlayer insulating film 107 to electrically connect the diffusion layer 102 to first interconnects 109 that will be described later.
- the first interconnects 109 are formed on the first interlayer insulating film 107, and a second interlayer insulating film 110 is also formed thereon to cover the first interconnects 109.
- Second vias 111 are formed in the second interlayer insulating film 110 to electrically connect the first interconnects 109 to second interconnects 112 that will be described later.
- the second interconnects 112 are formed on the second interlayer insulating film 110, and a third interlayer insulating film 113 is also formed thereon to cover the second interconnects 112.
- Third vias 114 are formed in the third interlayer insulating film 113 to electrically connect the second interconnects 112 to third interconnects 115 or a first pad 116 that will be described later.
- the third interconnects 115 and the first pad 116 are formed on the third interlayer insulating film 113 , and a fourth interlayer insulating film 117 is also formed thereon to cover the third interconnects 115 and the first pad 116.
- Fourth vias 118 are formed in the fourth interlayer insulating film 117 to electrically connect the third interconnects 115 to fourth interconnects 120 that will be described later.
- a network via 119 is also formed therein to electrically connect the first pad 116 to a second pad 121 that will be described later.
- the fourth interconnects 120 are formed on the fourth interlayer insulating film 117 to electrically connect with the fourth vias 118 , and the second pad 121 is also formed thereon to electrically connect with the network via 119.
- a protective film 122 is formed on the fourth interlayer insulating film 117 to cover the fourth interconnects 120 and the second pad 121, and a pad opening 122a is formed in the protective film 122 to expose the second pad 121 .
- the first pad 116 is connected through the third via 114 to the second interconnect 112 and thereby becomes electrically conductive with a semiconductor element located further below, the first pad 116 may be connected directly to the third interconnect 115.
- the second pad 121 may be connected directly to the fourth interconnect 120 .
- first vias 108, the second vias 111, the third vias 114 , the fourth vias 118, and the network via 119 are made of tungsten.
- the first interconnects 109 , the second interconnects 112, the third interconnects 115 , the fourth interconnects 120, the first pad 116 , and the second pad 121 are made of aluminum.
- the network via 119 shown in FIG. 1 will be specifically described hereinafter.
- FIG. 2 is a plan view taken along the line II-II shown in FIG. 1 and shows the structure of the network via 119.
- the network via 119 is a single continuous structure obtained by forming a trench-shaped opening in the fourth insulating film 117 and then filling the trench-shaped opening with tungsten.
- the network via 119 has a honeycomb structure, that is, a structure in which the opening is filled with tungsten in the form of a honeycomb without interruption. Since the network via 119 has such a structure, an electrode pad part of the device can maintain an excellent strength against a load applied to the second pad 121 during probing and bonding. This can prevent a crack from occurring in the electrode pad part.
- the first pad 116 and the second pad 121 are formed such that the first pad 116 is larger than the second pad 121. More particularly, the first pad 116 and the second pad 121 are formed such that the area of the top surface of the first pad 116 is larger than that of the top surface of the second pad 121, thereby enhancing the effect of preventing a crack from occurring.
- the reason for this is as follows. When the edges of the second pad 121 and first pad 116 are aligned with each other and further aligned with the edges of the second interconnect 112, this decreases the strength of the underlying structure of the second pad 121 against the stress caused by the load applied to the second pad 121 .
- first pad 116 and the second pad 121 are formed such that the area of the top surface of the first pad 116 is larger than that of the top surface of the second pad 121, this can prevent the strength of the underlying structure of the second pad 121 from decreasing.
- FIG. 3 is a graph showing the relationship between the fraction of a via area and the probability of cracks.
- FIGS. 4A through 4C are plan views showing exemplary via structures.
- the graph 3a shows the above-mentioned relationship when, as shown in FIG. 4A, a plurality of line-shaped vias 119a are formed parallel to a fourth interlayer insulating film 117a, and the probe needle scans the pad from the direction 4A of entry across the vias 119a.
- the graph 3b shows the above-mentioned relationship when, as shown in FIG. 4B, a plurality of line-shaped vias 119b are formed parallel to a fourth interlayer insulating film 117b, and the probe needle scans the pad from the direction 4A of entry along the vias 119b.
- the graph 3c shows the above-mentioned relationship when, as shown in FIG. 4C, the network via 119 of this embodiment having a honeycomb structure is formed, and the probe needle scans the pad in the direction 4A of entry.
- the first pad 116 is used as a comparison object for description.
- the second pad 121 is used as a comparison object, the same is applied.
- the reason why the result shown in FIG. 3 can be obtained as described above is considered as follows. Since the strength of the underlying structure of the second pad 121 is enhanced with increase in the above-mentioned fraction of the via area, this decreases the probability of cracks. Furthermore, when the vias 119a are orthogonal to the direction 4A where the probe needle enters as shown in FIG. 4A, a high probability of cracks is obtained. On the other hand, when the vias 119b are parallel to the direction 4A where the probe needle enters, a low probability of cracks is obtained. Therefore, in the cases shown in FIGS. 4A and 4B, anisotropy is noticeably found in the probability of cracks.
- W tungsten
- bcc body-centered cubic
- a via in the form of a single continuous structure is employed.
- anisotropy in the probability of cracks can be solved by making the distribution of orientations of the ⁇ 110> axes serving as the orientation axes of crystals of tungsten constituting the via substantially uniform in a plane parallel to the principal surface of the silicon substrate 101. This will be described later with reference to FIG. 9B . For example, when, as shown in FIG.
- a network via 119 which has a honeycomb structure whose spatial symmetry in a plane parallel to the principal surface of the silicon substrate 101 is a 3-fold symmetry, the distribution of orientations of the ⁇ 110> axes serving as the orientation axes of tungsten crystals becomes substantially uniform in a plane parallel to the principal surface of the silicon substrate 101. Therefore, it has been found that in this case anisotropy in the probability of cracks is not caused.
- a stress applied to the network via 119 can be dispersed wherever the direction 4A where the probe needle enters is directed.
- FIGS. 5A through 5C, 6A, 6B, 7A, 7B, and 8 are cross sectional views showing the principal part of the semiconductor device according to the above embodiment of the present invention in process steps of the method for fabricating the semiconductor device.
- a diffusion layer 102 is already formed in the surface of a silicon substrate 101, a gate insulating film 104 and a gate electrode 105 are already successively formed on each of element formation regions defined by an isolation insulating film 103 located in the silicon substrate 101, and a sidewall 106 is already formed on the side surfaces of the gate insulating film 104 and gate electrode 105.
- a first interlayer insulating film 107 is formed on the silicon substrate 101 to cover the gate insulating films 104, the gate electrodes 105 and the sidewalls 106.
- first vias 108 are formed in the first interlayer insulating film 107 to allow electrical connection between the diffusion layer 102 and first interconnects 109 that will be described later.
- a first interconnect layer is formed on the first interlayer insulating film 107 and then patterned to form the first interconnects 109.
- a second interlayer insulating film 110 is formed on the first interlayer insulating film 107 to cover the first interconnects 109.
- second vias 111 are formed in the second interlayer insulating film 110 to allow electrical connection between the first interconnects 109 and second interconnects 112 that will be described later.
- a second interconnect layer is formed on the second interlayer insulating film 110 and then patterned to form the second interconnects 112.
- a third interlayer insulating film 113 is formed on the second interlayer insulating film 110 to cover the second interconnects 112.
- third vias 114 are formed in the third interlayer insulating film 113 to allow electrical connection between the second interconnects 112 and third interconnects 115 or a first pad 116 that will be described later.
- a third interconnect layer of aluminum is formed on the third interlayer insulating film 113 and then patterned, thereby forming the third interconnects 115 and the first pad 116 to allow electrical connection with the corresponding third vias 114 .
- a fourth interlayer insulating film 117 is formed on the third interlayer insulating film 113 to cover the third interconnects 115 and the first pad 116.
- hole-like first openings 117c are formed in the fourth interlayer insulating film 117 to reach the corresponding third interconnects 115, and a trench-like second opening 117d is formed therein to reach the first pad 116 .
- the second opening 117d is formed only on the first pad 116.
- the first openings 117c and the second opening 117d are filled with tungsten, and then tungsten deposited outside the first openings 117c and the second opening 117d is removed.
- fourth vias 118 are formed to allow electrical connection between the third interconnects 115 and fourth interconnects 120 that will be described later and a network via 119 is formed to allow electrical connection between the first pad 116 and a second pad 121 that will be described later.
- the fourth vias 118 and the network via 119 can simultaneously be formed through the same process steps without the use of individual process steps.
- a fourth interconnect layer of aluminum is formed on the fourth interlayer insulating film 117 and then patterned, thereby forming the fourth interconnects 120 to allow electrical connection with the third interconnects 115 through the fourth vias 118 and the second pad 121 to allow electrical connection with the first pad 116 through the network via 119 .
- a protective film 122 is formed on the fourth interlayer insulating film 117 to cover the fourth interconnects 120 and the second pad 121. Thereafter, a pad opening 122a is formed in the protective film 122 to expose the top surface of the second pad 121.
- the network via 119 is formed between the second pad 121 and the first pad 116.
- the fraction of the area of the network via 119 formed immediately below the pad opening 122a to the area of a region on which the pad opening 122a is formed is preferably 50% or more. This can ensure a high strength of the underlying layer of the second pad 121 against the load applied to the second pad 121 exposed at the pad opening 122a during probing and bonding. In this way, cracks can be prevented from occurring in the underlying layer of the second pad 121.
- FIG. 9A is an enlarged perspective view showing a part of the section taken along the line II-II in FIG. 8, and FIG. 9B is a plan view taken along the line II-II shown in FIG. 8 .
- tungsten has a body-centered cubic (bcc) structure, and the ⁇ 110> axes of tungsten crystals serving as the orientation axes thereof exist in a plane parallel to the principal surface of the silicon substrate 101 (as shown in arrows in this drawing).
- the network via 119 is a honeycomb-shaped via whose spatial symmetry in a plane parallel to the principal surface of the silicon substrate 101 is a 3-fold symmetry
- the distribution of orientations of the ⁇ 110> axes serving as the orientation axes of crystals of tungsten constituting the network via 119 becomes substantially uniform in a plane parallel to the principal surface of the silicon substrate 101 (as shown in arrows in this drawing). This can ensure a high strength of the underlying structure of the second pad 121 against stresses caused by loads applied from any direction to the second pad 121 during probing and bonding. This can prevent cracks from occurring in the underlying layer of the second pad 121.
- the width of the trench-like second opening 117d for forming the network via 119 is defined with reference to the diameter of each fourth via 118. This will be described with reference to FIGS. 10 and 11 .
- FIG. 10 shows how a tungsten film is deposited to fill the inside of the hole-like first openings 117c formed in the fourth interlayer insulating film 117.
- the radius Rv of each first opening 117c is larger than the thickness Tw of the tungsten film 150 deposited on the fourth interlayer insulating film 117, this provides a cavity in the middle of the width of the fourth via 118 . Therefore, the tungsten film 150 must be deposited on the fourth interlayer insulating film 117 to have a thickness Tw larger than the radius Rv of each first opening 117c.
- FIG. 11 shows the trench-like second opening 117d for forming the network via 119 having a honeycomb structure.
- the intersection point P1 of the center lines L1 of the second opening 117d is the point at which the distance from the fourth interlayer insulating film 117 is longest (distance Rh ).
- the relationship among the distance Rh, the radius Rv of each first opening 117c and the thickness Tw of the tungsten film 150 must be Rv ⁇ Rh ⁇ Tw. Therefore, the thickness Tw of the tungsten film 150 must be increased with increase in distance Rh .
- the amount of polishing of the tungsten film 150 deposited on the fourth interlayer insulating film 117 increases, resulting in increased production cost. Therefore, the distance Rh preferably has the same size as the radius Rv.
- a fabricating process of the semiconductor device is carried out to satisfy the above relationship, thereby forming the fourth vias 118 and the network via 119 at the same time.
- cracks can be restrained from occurring in the underlying layer of the second pad 121.
- the semiconductor device and the method for fabricating the same of this embodiment there can be realized a semiconductor device structure in which semiconductor active elements are formed below the second pad 121 occupying a large area on a semiconductor chip. Therefore, according to the semiconductor device and the method for fabricating the same of this embodiment, the area of the semiconductor chip can drastically be reduced using a known process without miniaturization of semiconductor active elements or the like.
- the vias or network via are formed of tungsten and also the case where the interconnects or pads are formed of aluminum.
- all or any of the vias, network via, interconnects and pads may be formed of copper.
- the vias, network via, interconnects, or pads are formed of copper, either of a single damascene process and a dual damascene process can be used.
- the present invention is useful for the connection structure between an electrode pad and an interconnect layer in a semiconductor device having a pad-on-element (POE) type probe pad that is formed on the semiconductor active elements.
- POE pad-on-element
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The disclosure of Japanese Patent Application No. 2003-335267 filed on September 26, 2003 including specification, drawing and claims is incorporated herein by reference in its entirety.
- The present invention relates to a semiconductor device having a probe pad of a POE (Pad on element) type in which a pad is formed on semiconductor active elements, and more particularly relates to a connection structure of an electrode pad part of a semiconductor device.
- The structure of an electrode pad part of a known semiconductor device will be described hereinafter with reference to FIGS. 12 and 13 (see, for example, Japanese Laid-Open Patent Publication No. 5-343466).
- FIG. 12 is a cross-sectional view of the principal part of a known semiconductor device showing the structure of an electrode pad part of the known semiconductor device. FIG. 13 is a plan view taken along the line XIII-XIII shown in FIG. 12.
- As shown in FIG. 12, a
first interconnect layer 2 is formed on a predetermined region of asemiconductor substrate 1. A first interlayer insulating film 3 is formed on thesemiconductor substrate 1 andfirst interconnect layer 2. As shown in FIG. 13, a plurality offirst contact holes 3a are formed in a region of the first interlayer insulating film 3 located on thefirst interconnect layer 2, and a second interconnect layer 4 is formed inside thefirst contact holes 3a and on the region of the first interlayer insulating film 3 located on thefirst interconnect layer 2. A second interlayer insulating film 5 is formed on the first interlayer insulating film 3 and the second interconnect layer 4. As shown in FIG. 13, a plurality ofsecond contact holes 5a are formed in a region of the second interlayer insulating film 5 located on the second interconnect layer 4. - A
third interconnect layer 6 is formed inside thesecond contact holes 5a and on a predetermined region of the second interlayer insulating film 5 located on the second interconnect layer 4. Thethird interconnect layer 6 serves as a pad electrode. Aprotective film 7 is formed on a predetermined region of thethird interconnect layer 6 and on the second interlayer insulating film 5. A pad opening 7a with a desired opening area is formed in a region of theprotective film 7 located on thethird interconnect layer 6. An unshown bonding wire is connected to thethird interconnect layer 6 through the pad opening 7a to allow the input/output of signals from/to an external circuit through the bonding wire. - Since the interlayer insulating films are placed on the
first interconnect layer 2 and the second interconnect layer 4 in the electrode pad part having such a structure, thethird interconnect layer 6 serving as the electrode pad can be formed in a higher position. In addition, the step height h1 between the top surfaces of thethird interconnect layer 6 andprotective film 7 can be reduced. In other words, the pad opening 7a, which constitutes a recess of the electrode pad part, can be made shallow. The formation of the shallow pad opening 7a can effectively reduce the occurrence of cracks in theprotective film 7. As a result, the reliability of a semiconductor device can be enhanced. - As described above, in the structure of the electrode pad part of the known semiconductor device, the second interlayer insulating film 5 is provided between the second interconnect layer 4 and the
third interconnect layer 6, thereby allowing the pad opening 7a of the electrode pad part to be shallow. In this way, cracks that may occur in theprotective film 7 are reduced. - However, in the structure of the electrode pad part of the known semiconductor device, a stress caused by a load to an electrode pad during probing and bonding produces a crack in an insulating film formed below the electrode pad. The reason why a crack is produced as described above is that the insulating film located below the electrode pad has a low strength and thus the stress caused by the load to the electrode pad cannot be absorbed by the insulating film located below the electrode pad. When the produced crack reaches an insulating film further below the electrode pad, this damages a semiconductor element below the insulating film.
- To be specific, as shown in FIG. 14, when a
probe needle 14a comes into contact with thethird interconnect layer 6 serving as an electrode pad, that is, when the tip of theprobe needle 14a is pressed against the electrode pad with an appropriate needle pressure, theprobe needle 14a slides in thehorizontal direction 14b and the tip of theprobe needle 14a is engaged in the electrode pad. Thus, a low contact electrical resistance can be obtained between theprobe needle 14a and the electrode pad. In this case, the stress applied from theprobe needle 14a is used for the plastic deformation of a metal constituting the electrode pad. However, as theprobe needle 14a comes into contact with the electrode pad again and again, the electrode pad becomes thinner. Then, when the tip of theprobe needle 14a reaches the vicinity of the bottom surface of the electrode pad, the stress is applied from theprobe needle 14a even to the underlying structure of the electrode pad, thereby producing acrack 14c. Therefore, a leakage current flows along the producedcrack 14c, leading to a malfunction in a circuit placed below the electrode pad. - In view of the above, an object of the present invention is to provide a semiconductor device that can prevent cracks from occurring in an electrode pad part and a method for fabricating the same.
- In order to solve the above problem, a semiconductor device according to a first aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern is a single continuous structure, and the principal orientation axes of crystals of a metal constituting the third metal pattern are parallel to the principal surface of the semiconductor substrate.
- According to the semiconductor device of the first aspect of the present invention, since the third metal pattern is formed in the underlying layer of the second metal pattern, the underlying structure of the second metal pattern has an excellent strength. In particular, a stress caused by probing orthogonal to the orientation axes of the third metal pattern or a stress caused by bonding can be dispersed to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In the semiconductor device of the first aspect of the present invention, it is preferable that the distribution of orientations of the principal orientation axes of crystals of the metal constituting the third metal pattern is substantially uniform in a plane parallel to the principal surface of the semiconductor substrate.
- In this way, a stress caused by probing from any direction or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In the semiconductor device of the first aspect of the present invention, it is preferable that the metal constituting the third metal pattern has a body-centered cubic structure and the principal orientation axes of crystals of the metal constituting the third metal pattern are <110> axes.
- In this way, since the <110> axis direction of a metal thin film having a body-centered structure is the direction to which close-packed crystals of the metal thin film are preferentially oriented, the metal thin film is strongest in that axis against a shearing stress, and the stress caused by probing or stress caused by bonding can be dispersed to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In the semiconductor device of the first aspect of the present invention, the metal constituting the third metal pattern is preferably tungsten.
- In the semiconductor device of the first aspect of the present invention, the spatial symmetry of the third metal pattern is preferably a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate.
- In this way, a stress caused by probing from any direction or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In order to solve the above problem, a semiconductor device of a second aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern is a single continuous structure.
- According to the semiconductor device of the second aspect of the present invention, since the third metal pattern is formed in the underlying layer of the second metal pattern, the underlying structure of the second metal pattern has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In order to solve the above problem, a semiconductor device of a third aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the spatial symmetry of the third metal pattern is a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate.
- According to the semiconductor device of the third aspect of the present invention, since the third metal pattern is formed in the underlying layer of the second metal pattern, the underlying structure of the second metal pattern has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- In order to solve the above problem, a semiconductor device of a fourth aspect of the present invention comprises: a first insulating film formed on a semiconductor substrate; a first metal pattern formed on the first insulating film; a second insulating film formed on the first metal pattern; a second metal pattern formed on the second insulating film; and a third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film, wherein the third metal pattern has a honeycomb structure.
- According to the semiconductor device of the fourth aspect of the present invention, since the third metal pattern is formed in the underlying layer of the second metal pattern, the underlying structure of the second metal pattern has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the third metal pattern to relax the impact of the stress against the underlying layer of the second metal pattern. Therefore, cracks can be restrained from occurring in the underlying layer of the second metal pattern.
- Preferably, the semiconductor device of the second, third or fourth aspect of the present invention further comprises at least one first interconnect electrically insulated from the first metal pattern through the first insulating film, said first interconnect being formed below the first metal pattern, wherein the first metal pattern is different from the first interconnect in electrical potential.
- Preferably, the semiconductor device of the second, third or fourth aspect of the present invention further comprises at least one second interconnect electrically connected to the first metal pattern with the first insulating film interposed therebetween, said second interconnect being formed below the first metal pattern, wherein the first metal pattern is connected to the second interconnect through a via formed in the first insulating film.
- In the semiconductor device of the second, third or fourth aspect of the present invention, the area of the first metal pattern is preferably larger than that of the second metal pattern.
- In the semiconductor device of the second, third or fourth aspect of the present invention, semiconductor active elements are preferably formed on a region of the semiconductor substrate overlapping the first metal pattern in plan configuration.
- In this way, since a semiconductor element can be formed below the second metal pattern occupying a large area on a semiconductor chip, the area of a semiconductor chip can drastically be reduced using a known process without miniaturization of semiconductor active elements or the like.
- In the semiconductor device of the second, third or fourth aspect of the present invention, in plan configuration, the proportion of the third metal pattern to the region of the semiconductor device in which the second metal pattern is formed is preferably 50% or more.
- In this way, since the underlying structure of the second metal pattern has a higher strength, the occurrence of cracks can further be prevented.
- In the semiconductor device of the second, third or fourth aspect of the present invention, the metal constituting the first metal pattern is preferably aluminum or copper.
- In the semiconductor device of the second, third or fourth aspect of the present invention, the metal constituting the second metal pattern is preferably aluminum or copper.
- In the semiconductor device of the second, third or fourth aspect of the present invention, the metal constituting the third metal pattern is preferably tungsten or copper.
- In order to solve the above problem, a method for fabricating a semiconductor device of a first aspect of the present invention comprises the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; simultaneously forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; filling the first opening with a metal to form at least one first via connected to the first interconnect and simultaneously filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the network via is a single continuous structure.
- According to the method for fabricating a semiconductor device of the first aspect of the present invention, since the network via is formed in the underlying layer of the second pad, the underlying structure of the second pad has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle during probing or a stress caused by bonding can be dispersed by the network via to relax the impact of the stress against the underlying layer of the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad. Furthermore, the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- In order to solve the problem, a method for fabricating a semiconductor device of a second aspect of the present invention comprising the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the spatial symmetry of the network via is a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate.
- According to the method for fabricating a semiconductor device of the second aspect of the present invention, since the network via is formed in the underlying layer of the second pad, the underlying structure of the second pad has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle from any direction during probing or a stress caused by bonding can be dispersed by the network via to relax the underlying layer of the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad. Furthermore, the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- In order to solve the problem, a method for fabricating a semiconductor device of a third aspect of the present invention comprises the steps of: forming a first insulating film on a semiconductor substrate; forming a first metal layer on the first insulating film; patterning the first metal layer to form at least one first interconnect and a first pad; forming a second insulating film on the first interconnect and the first pad; forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad; in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad; forming a second metal layer on the second insulating film, the first via and the network via; and patterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via, wherein the network via has a honeycomb structure.
- According to the method for fabricating a semiconductor device of the third aspect of the present invention, since the network via is formed in the underlying layer of the second pad, the underlying structure of the second pad has an excellent strength. In this way, for example, a stress caused by the pressure of a probe needle from any direction during probing or a stress caused by bonding can be dispersed by the network via to relax the impact of the stress against the second pad. Therefore, cracks can be restrained from occurring in the underlying layer of the second pad. Furthermore, the first openings and the second opening can simultaneously be formed without the addition of a new process step, and the first via and the network via can simultaneously be formed without the addition of a new process step.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, it is preferable that at least one third interconnect is formed below the first pad so as to be electrically isolated from the first pad through the first insulating film and the first pad is different from the third interconnect in electrical potential.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, it is preferable that at least one fourth interconnect is formed below the first pad so as to be electrically connected to the first pad with the first insulating film interposed therebetween and the first pad is electrically connected to the fourth interconnect through a second via formed in the first insulating film.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, the first pad is preferably formed to have a larger area than the second pad.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, in plan configuration, the proportion of the network via to the region of the semiconductor device in which the second metal pattern is formed is preferably 50% or more.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, the metal constituting the first metal pattern is preferably aluminum or copper.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, the metal constituting the second metal pattern is preferably aluminum or copper.
- In the method for fabricating a semiconductor device of the first, second or third aspect of the present invention, the first via and the network via are preferably made of tungsten or copper.
-
- FIG. 1 is a cross-sectional view showing the structure of a semiconductor device according to an embodiment of the present invention.
- FIG. 2 is a plan view showing the structure of the semiconductor device according to the embodiment of the present invention and more specifically a plan view taken along the line II-II shown in FIG. 1.
- FIG. 3 is a graph showing the relationship between the fraction of a via area and the probability of cracks.
- FIGS. 4A through 4C are plan views showing via structures for explaining the relationship between the probability of cracks and the exemplary via structures.
- FIGS. 5A through 5C are cross-sectional views showing the principal part of a semiconductor device according to an embodiment of the present invention in process steps of a method for fabricating the semiconductor device.
- FIGS. 6A and 6B are cross-sectional views showing the principal part of the semiconductor device according to the embodiment of the present invention in another process steps of a method for fabricating the semiconductor device.
- FIGS. 7A and 7B are cross-sectional views showing the principal part of the semiconductor device according to the embodiment of the present invention in yet another process steps of a method for fabricating the semiconductor device.
- FIG. 8 is a cross-sectional view showing the principal part of the semiconductor device according to the embodiment of the present invention in yet another process step of a method for fabricating the semiconductor device.
- FIG. 9A is a perspective view showing an exemplary structure of a network via according to the embodiment of the present invention, and FIG. 9B is a plan view showing the exemplary structure of the network via according to the embodiment of the present invention.
- FIG. 10 is a cross-sectional view showing how a first opening is filled with tungsten, for explaining the relationship between the first opening and the thickness of a tungsten film on a fourth interlayer insulating film.
- FIG. 11 is a plan view showing a network via, for explaining the relationship between a first opening and a second opening.
- FIG. 12 is a cross-sectional view showing a known semiconductor device having an electrode pad part.
- FIG. 13 is a plan view showing the known semiconductor device having an electrode pad part.
- FIG. 14 is a cross-sectional view showing how a crack is formed in the known semiconductor device having an electrode pad part.
-
- An embodiment of the present invention will be described hereinafter with reference to the drawings.
- First, the structure of a semiconductor device according to the embodiment of the present invention will be described with reference to FIGS. 1 through 4.
- FIG. 1 is a cross-sectional view showing the structure of the semiconductor device according to the embodiment of the present invention.
- As shown in FIG. 1, a
diffusion layer 102 is formed in the surface part of asilicon substrate 101. Agate insulating film 104 and agate electrode 105 are successively formed in each of element formation regions located on thesilicon substrate 101 and defined by anisolation insulating film 103. Asidewall 106 is formed on the side surfaces of thegate insulating film 104 andgate electrode 105. A firstinterlayer insulating film 107 is formed on thesilicon substrate 101 to cover thegate insulating film 104, thegate electrode 105 and thesidewall 106.First vias 108 are formed in the firstinterlayer insulating film 107 to electrically connect thediffusion layer 102 tofirst interconnects 109 that will be described later. - Furthermore, as shown in FIG. 1, the
first interconnects 109 are formed on the firstinterlayer insulating film 107, and a secondinterlayer insulating film 110 is also formed thereon to cover thefirst interconnects 109.Second vias 111 are formed in the secondinterlayer insulating film 110 to electrically connect thefirst interconnects 109 tosecond interconnects 112 that will be described later. - Furthermore, as shown in FIG. 1, the
second interconnects 112 are formed on the secondinterlayer insulating film 110, and a thirdinterlayer insulating film 113 is also formed thereon to cover thesecond interconnects 112.Third vias 114 are formed in the thirdinterlayer insulating film 113 to electrically connect thesecond interconnects 112 tothird interconnects 115 or afirst pad 116 that will be described later. - Furthermore, as shown in FIG. 1, the
third interconnects 115 and thefirst pad 116 are formed on the thirdinterlayer insulating film 113, and a fourthinterlayer insulating film 117 is also formed thereon to cover thethird interconnects 115 and thefirst pad 116.Fourth vias 118 are formed in the fourthinterlayer insulating film 117 to electrically connect thethird interconnects 115 tofourth interconnects 120 that will be described later. A network via 119 is also formed therein to electrically connect thefirst pad 116 to asecond pad 121 that will be described later. - Furthermore, as shown in FIG. 1, the
fourth interconnects 120 are formed on the fourthinterlayer insulating film 117 to electrically connect with thefourth vias 118, and thesecond pad 121 is also formed thereon to electrically connect with the network via 119. Aprotective film 122 is formed on the fourthinterlayer insulating film 117 to cover thefourth interconnects 120 and thesecond pad 121, and apad opening 122a is formed in theprotective film 122 to expose thesecond pad 121. - Although in this embodiment the
first pad 116 is connected through the third via 114 to thesecond interconnect 112 and thereby becomes electrically conductive with a semiconductor element located further below, thefirst pad 116 may be connected directly to thethird interconnect 115. Alternatively, thesecond pad 121 may be connected directly to thefourth interconnect 120. - In this embodiment, the
first vias 108, thesecond vias 111, thethird vias 114, thefourth vias 118, and the network via 119 are made of tungsten. The first interconnects 109, thesecond interconnects 112, thethird interconnects 115, thefourth interconnects 120, thefirst pad 116, and thesecond pad 121 are made of aluminum. - The network via 119 shown in FIG. 1 will be specifically described hereinafter.
- First, the structure of the network via 119 shown in FIG. 1 will be specifically described with reference to FIG. 2. FIG. 2 is a plan view taken along the line II-II shown in FIG. 1 and shows the structure of the network via 119.
- As shown in FIG. 2, the network via 119 is a single continuous structure obtained by forming a trench-shaped opening in the fourth insulating
film 117 and then filling the trench-shaped opening with tungsten. To be specific, as shown in FIG. 2, the network via 119 has a honeycomb structure, that is, a structure in which the opening is filled with tungsten in the form of a honeycomb without interruption. Since the network via 119 has such a structure, an electrode pad part of the device can maintain an excellent strength against a load applied to thesecond pad 121 during probing and bonding. This can prevent a crack from occurring in the electrode pad part. Hence, a leakage current is not produced even when thesecond interconnects 112 are formed immediately below thefirst pad 116 to be different from thethird interconnects 115 and thefirst pad 116 in electrical potential. Therefore, even when semiconductor active elements or the like are formed on a region of the substrate located further below thefirst pad 116, the semiconductor element can be operated normally. - It is preferable that the
first pad 116 and thesecond pad 121 are formed such that thefirst pad 116 is larger than thesecond pad 121. More particularly, thefirst pad 116 and thesecond pad 121 are formed such that the area of the top surface of thefirst pad 116 is larger than that of the top surface of thesecond pad 121, thereby enhancing the effect of preventing a crack from occurring. The reason for this is as follows. When the edges of thesecond pad 121 andfirst pad 116 are aligned with each other and further aligned with the edges of thesecond interconnect 112, this decreases the strength of the underlying structure of thesecond pad 121 against the stress caused by the load applied to thesecond pad 121. However, if thefirst pad 116 and thesecond pad 121 are formed such that the area of the top surface of thefirst pad 116 is larger than that of the top surface of thesecond pad 121, this can prevent the strength of the underlying structure of thesecond pad 121 from decreasing. - Next, with reference to FIGS. 3 and 4, a description will be given of the relationship between the area fraction of vias to the fourth
interlayer insulating film 117 between thefirst pad 116 and thesecond pad 121 as shown in FIG. 1 and the probability of cracks. - FIG. 3 is a graph showing the relationship between the fraction of a via area and the probability of cracks. FIGS. 4A through 4C are plan views showing exemplary via structures.
- In FIG. 3, the
graph 3a shows the above-mentioned relationship when, as shown in FIG. 4A, a plurality of line-shapedvias 119a are formed parallel to a fourthinterlayer insulating film 117a, and the probe needle scans the pad from thedirection 4A of entry across the vias 119a. Furthermore, thegraph 3b shows the above-mentioned relationship when, as shown in FIG. 4B, a plurality of line-shapedvias 119b are formed parallel to a fourthinterlayer insulating film 117b, and the probe needle scans the pad from thedirection 4A of entry along thevias 119b. Moreover, thegraph 3c shows the above-mentioned relationship when, as shown in FIG. 4C, the network via 119 of this embodiment having a honeycomb structure is formed, and the probe needle scans the pad in thedirection 4A of entry. - In the case shown in the
graph 3a, even if the area fraction of the vias 119a to the top surface of thefirst pad 116 is increased, it is realistically impossible to reduce the probability of cracks to 0%. On the other hand, if in the case shown in thegraph 3b the area fraction of the vias 119b to the top surface of thefirst pad 116 is set at 40% or if in the case shown in thegraph 3c the area fraction of the network via 119 to the top surface of thefirst pad 116 is set at 48%, it is obviously possible to reduce the probability of cracks to 0%. In this embodiment, thefirst pad 116 is used as a comparison object for description. However, as obvious from the structure of the semiconductor device shown in FIG. 1, also if thesecond pad 121 is used as a comparison object, the same is applied. - The reason why the result shown in FIG. 3 can be obtained as described above is considered as follows. Since the strength of the underlying structure of the
second pad 121 is enhanced with increase in the above-mentioned fraction of the via area, this decreases the probability of cracks. Furthermore, when thevias 119a are orthogonal to thedirection 4A where the probe needle enters as shown in FIG. 4A, a high probability of cracks is obtained. On the other hand, when thevias 119b are parallel to thedirection 4A where the probe needle enters, a low probability of cracks is obtained. Therefore, in the cases shown in FIGS. 4A and 4B, anisotropy is noticeably found in the probability of cracks. - Such anisotropy in the probability of cracks noticeably appears, in particular, when vias filled with tungsten (W) by a CVD method are used. The reason for this is that when tungsten of a body-centered cubic (bcc) structure is used for vias, the <110> axes of tungsten crystals serving as the orientation axes thereof exist in a plane parallel to the principal surface of the
silicon substrate 101 and are orthogonal to the longitudinal direction of the vias 119a and 119b. It will be described later in detail with reference to FIG. 9A. More particularly, tungsten grows, in fibrous form, along the <110> axes serving as the orientation axes of tungsten crystals. Thus, while it is tolerant of a shearing stress orthogonal to the direction (the <110> axis) where it grows in fibrous form, it is intolerant of a shearing stress parallel to the direction (the <110> axis) where it grows in fibrous form. Therefore, as described above, anisotropy has been found in the probability of cracks. - In order to solve anisotropy in the probability of cracks, a via in the form of a single continuous structure (network-like) is employed. In addition, it has been found that anisotropy in the probability of cracks can be solved by making the distribution of orientations of the <110> axes serving as the orientation axes of crystals of tungsten constituting the via substantially uniform in a plane parallel to the principal surface of the
silicon substrate 101. This will be described later with reference to FIG. 9B. For example, when, as shown in FIG. 4C, a network via 119 is used which has a honeycomb structure whose spatial symmetry in a plane parallel to the principal surface of thesilicon substrate 101 is a 3-fold symmetry, the distribution of orientations of the <110> axes serving as the orientation axes of tungsten crystals becomes substantially uniform in a plane parallel to the principal surface of thesilicon substrate 101. Therefore, it has been found that in this case anisotropy in the probability of cracks is not caused. - Hence, in the case shown in FIG. 4C, a stress applied to the network via 119 can be dispersed wherever the
direction 4A where the probe needle enters is directed. This allows the underlying structure of thesecond pad 121 to be strong enough to suppress the probability of cracks. Furthermore, in the formation of the line-shaped vias, normally, it is not easy, due to process integration, to provide the vias to set the area fraction of the vias to the top surface of thefirst pad 116 at 50% or more. However, in the formation of the network via 119 having a honeycomb structure, it is easy to provide the network via 119 to set the area fraction of the network via 119 to the top surface of thefirst pad 116 at 50% or more. This can prevent cracks from occurring in the bonding pad part, resulting in no malfunction in the semiconductor device. - A method for fabricating a semiconductor device according to an embodiment of the present invention will be described hereinafter with reference to FIGS. 5A through 5C, 6A, 6B, 7A, 7B, and 8.
- FIGS. 5A through 5C, 6A, 6B, 7A, 7B, and 8 are cross sectional views showing the principal part of the semiconductor device according to the above embodiment of the present invention in process steps of the method for fabricating the semiconductor device.
- First, as shown in FIG. 5A, prior to the formation of a connection structure between a semiconductor element and a bonding pad part, a
diffusion layer 102 is already formed in the surface of asilicon substrate 101, agate insulating film 104 and agate electrode 105 are already successively formed on each of element formation regions defined by anisolation insulating film 103 located in thesilicon substrate 101, and asidewall 106 is already formed on the side surfaces of thegate insulating film 104 andgate electrode 105. Then, a firstinterlayer insulating film 107 is formed on thesilicon substrate 101 to cover thegate insulating films 104, thegate electrodes 105 and thesidewalls 106. Subsequently,first vias 108 are formed in the firstinterlayer insulating film 107 to allow electrical connection between thediffusion layer 102 andfirst interconnects 109 that will be described later. Next, a first interconnect layer is formed on the firstinterlayer insulating film 107 and then patterned to form thefirst interconnects 109. Subsequently, a secondinterlayer insulating film 110 is formed on the firstinterlayer insulating film 107 to cover thefirst interconnects 109. - Next, as shown in FIG. 5B,
second vias 111 are formed in the secondinterlayer insulating film 110 to allow electrical connection between thefirst interconnects 109 andsecond interconnects 112 that will be described later. Next, a second interconnect layer is formed on the secondinterlayer insulating film 110 and then patterned to form thesecond interconnects 112. Subsequently, a thirdinterlayer insulating film 113 is formed on the secondinterlayer insulating film 110 to cover thesecond interconnects 112. - Next, as shown in FIG. 5C,
third vias 114 are formed in the thirdinterlayer insulating film 113 to allow electrical connection between thesecond interconnects 112 andthird interconnects 115 or afirst pad 116 that will be described later. - Next, as shown in FIG. 6A, a third interconnect layer of aluminum is formed on the third
interlayer insulating film 113 and then patterned, thereby forming thethird interconnects 115 and thefirst pad 116 to allow electrical connection with the correspondingthird vias 114. Subsequently, a fourthinterlayer insulating film 117 is formed on the thirdinterlayer insulating film 113 to cover thethird interconnects 115 and thefirst pad 116. - Next, as shown in FIG. 6B, hole-like
first openings 117c are formed in the fourthinterlayer insulating film 117 to reach the correspondingthird interconnects 115, and a trench-likesecond opening 117d is formed therein to reach thefirst pad 116. Thesecond opening 117d is formed only on thefirst pad 116. - Next, as shown in FIG. 7A, the
first openings 117c and thesecond opening 117d are filled with tungsten, and then tungsten deposited outside thefirst openings 117c and thesecond opening 117d is removed. In this way,fourth vias 118 are formed to allow electrical connection between thethird interconnects 115 andfourth interconnects 120 that will be described later and a network via 119 is formed to allow electrical connection between thefirst pad 116 and asecond pad 121 that will be described later. Thefourth vias 118 and the network via 119 can simultaneously be formed through the same process steps without the use of individual process steps. - Next, as shown in FIG. 7B, a fourth interconnect layer of aluminum is formed on the fourth
interlayer insulating film 117 and then patterned, thereby forming thefourth interconnects 120 to allow electrical connection with thethird interconnects 115 through thefourth vias 118 and thesecond pad 121 to allow electrical connection with thefirst pad 116 through the network via 119. - Next, as shown in FIG. 8, a
protective film 122 is formed on the fourthinterlayer insulating film 117 to cover thefourth interconnects 120 and thesecond pad 121. Thereafter, apad opening 122a is formed in theprotective film 122 to expose the top surface of thesecond pad 121. - In this embodiment, as described above, the network via 119 is formed between the
second pad 121 and thefirst pad 116. In this case, in plan configuration, the fraction of the area of the network via 119 formed immediately below thepad opening 122a to the area of a region on which thepad opening 122a is formed is preferably 50% or more. This can ensure a high strength of the underlying layer of thesecond pad 121 against the load applied to thesecond pad 121 exposed at thepad opening 122a during probing and bonding. In this way, cracks can be prevented from occurring in the underlying layer of thesecond pad 121. - FIG. 9A is an enlarged perspective view showing a part of the section taken along the line II-II in FIG. 8, and FIG. 9B is a plan view taken along the line II-II shown in FIG. 8.
- As shown in FIG. 9A, when the network via 119 formed on the
first pad 116 is filled with tungsten (W) by a CVD method, tungsten has a body-centered cubic (bcc) structure, and the <110> axes of tungsten crystals serving as the orientation axes thereof exist in a plane parallel to the principal surface of the silicon substrate 101 (as shown in arrows in this drawing). - Furthermore, when, as shown in FIG. 9B, the network via 119 is a honeycomb-shaped via whose spatial symmetry in a plane parallel to the principal surface of the
silicon substrate 101 is a 3-fold symmetry, the distribution of orientations of the <110> axes serving as the orientation axes of crystals of tungsten constituting the network via 119 becomes substantially uniform in a plane parallel to the principal surface of the silicon substrate 101 (as shown in arrows in this drawing). This can ensure a high strength of the underlying structure of thesecond pad 121 against stresses caused by loads applied from any direction to thesecond pad 121 during probing and bonding. This can prevent cracks from occurring in the underlying layer of thesecond pad 121. - Furthermore, in order to form the network via 119 simultaneously with the
fourth vias 118, the width of the trench-likesecond opening 117d for forming the network via 119 is defined with reference to the diameter of each fourth via 118. This will be described with reference to FIGS. 10 and 11. - FIG. 10 shows how a tungsten film is deposited to fill the inside of the hole-like
first openings 117c formed in the fourthinterlayer insulating film 117. In this case, when the radius Rv of eachfirst opening 117c is larger than the thickness Tw of thetungsten film 150 deposited on the fourthinterlayer insulating film 117, this provides a cavity in the middle of the width of the fourth via 118. Therefore, thetungsten film 150 must be deposited on the fourthinterlayer insulating film 117 to have a thickness Tw larger than the radius Rv of eachfirst opening 117c. - FIG. 11 shows the trench-like
second opening 117d for forming the network via 119 having a honeycomb structure. The intersection point P1 of the center lines L1 of thesecond opening 117d is the point at which the distance from the fourthinterlayer insulating film 117 is longest (distance Rh). The relationship among the distance Rh, the radius Rv of eachfirst opening 117c and the thickness Tw of thetungsten film 150 must be Rv ≤ Rh < Tw. Therefore, the thickness Tw of thetungsten film 150 must be increased with increase in distance Rh. In this case, the amount of polishing of thetungsten film 150 deposited on the fourthinterlayer insulating film 117 increases, resulting in increased production cost. Therefore, the distance Rh preferably has the same size as the radius Rv. A fabricating process of the semiconductor device is carried out to satisfy the above relationship, thereby forming thefourth vias 118 and the network via 119 at the same time. - According to the semiconductor device and the method for fabricating the same of this embodiment, as described above, cracks can be restrained from occurring in the underlying layer of the
second pad 121. Thus, in the semiconductor device and the method for fabricating the same of this embodiment, there can be realized a semiconductor device structure in which semiconductor active elements are formed below thesecond pad 121 occupying a large area on a semiconductor chip. Therefore, according to the semiconductor device and the method for fabricating the same of this embodiment, the area of the semiconductor chip can drastically be reduced using a known process without miniaturization of semiconductor active elements or the like. - In the semiconductor device and the method for fabricating the same of this embodiment, a description was given of the case where the vias or network via are formed of tungsten and also the case where the interconnects or pads are formed of aluminum. However, all or any of the vias, network via, interconnects and pads may be formed of copper. When the vias, network via, interconnects, or pads are formed of copper, either of a single damascene process and a dual damascene process can be used.
- As described above, the present invention is useful for the connection structure between an electrode pad and an interconnect layer in a semiconductor device having a pad-on-element (POE) type probe pad that is formed on the semiconductor active elements.
Claims (56)
- A semiconductor device comprising:a first insulating film formed on a semiconductor substrate;a first metal pattern formed on the first insulating film;a second insulating film formed on the first metal pattern;a second metal pattern formed on the second insulating film; anda third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film,
the principal orientation axes of crystals of a metal constituting the third metal pattern are parallel to the principal surface of the semiconductor substrate. - The semiconductor device of Claim 1, wherein
the distribution of orientations of the principal orientation axes of crystals of the metal constituting the third metal pattern is substantially uniform in a plane parallel to the principal surface of the semiconductor substrate. - The semiconductor device of Claim 2, wherein
the metal constituting the third metal pattern has a body-centered cubic structure, and
the principal orientation axes of crystals of the metal constituting the third metal pattern are <110> axes. - The semiconductor device of Claim 3, wherein
the metal constituting the third metal pattern is tungsten. - The semiconductor device of Claim 1, wherein
the spatial symmetry of the third metal pattern is a 3-fold symmetry in a plane parallel to the principal surface of the semiconductor substrate. - A semiconductor device comprising:a first insulating film formed on a semiconductor substrate;a first metal pattern formed on the first insulating film;a second insulating film formed on the first metal pattern;a second metal pattern formed on the second insulating film; anda third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film,
- The semiconductor device of Claim 6, further comprising
at least one first interconnect electrically insulated from the first metal pattern through the first insulating film, said first interconnect being formed below the first metal pattern,
wherein the first metal pattern is different from the first interconnect in electrical potential. - The semiconductor device of Claim 6, further comprising
at least one second interconnect electrically connected to the first metal pattern with the first insulating film interposed therebetween, said second interconnect being formed below the first metal pattern,
wherein the first metal pattern is connected to the second interconnect through a via formed in the first insulating film. - The semiconductor device of Claim 6, wherein
the area of the first metal pattern is larger than that of the second metal pattern. - The semiconductor device of Claim 6, wherein
semiconductor active elements are formed on a region of the semiconductor substrate overlapping the first metal pattern in plan configuration. - The semiconductor device of Claim 6, wherein
in plan configuration, the proportion of the third metal pattern to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The semiconductor device of Claim 6, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 6, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 6, wherein
the metal constituting the third metal pattern is tungsten or copper. - A semiconductor device comprising:a first insulating film formed on a semiconductor substrate;a first metal pattern formed on the first insulating film;a second insulating film formed on the first metal pattern;a second metal pattern formed on the second insulating film; anda third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film,
- The semiconductor device of Claim 15, further comprising
at least one first interconnect electrically insulated from the first metal pattern through the first insulating film, said first interconnect being formed below the first metal pattern,
wherein the first metal pattern is different from the first interconnect in electrical potential. - The semiconductor device of Claim 15, further comprising
at least one second interconnect electrically connected to the first metal pattern with the first insulating film interposed therebetween, said second interconnect being formed below the first metal pattern,
wherein the first metal pattern is connected to the second interconnect through a via formed in the first insulating film. - The semiconductor device of Claim 15, wherein
the area of the first metal pattern is larger than that of the second metal pattern. - The semiconductor device of Claim 15, wherein
semiconductor active elements are formed on a region of the semiconductor substrate overlapping the first metal pattern in plan configuration. - The semiconductor device of Claim 15, wherein
in plan configuration, the proportion of the third metal pattern to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The semiconductor device of Claim 15, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 15, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 15, wherein
the metal constituting the third metal pattern is tungsten or copper. - A semiconductor device comprising:a first insulating film formed on a semiconductor substrate;a first metal pattern formed on the first insulating film;a second insulating film formed on the first metal pattern;a second metal pattern formed on the second insulating film; anda third metal pattern connecting between the first metal pattern and the second metal pattern, said third metal pattern being formed in the second insulating film,
- The semiconductor device of Claim 24, further comprising
at least one first interconnect electrically insulated from the first metal pattern through the first insulating film, said first interconnect being formed below the first metal pattern,
wherein the first metal pattern is different from the first interconnect in electrical potential. - The semiconductor device of Claim 24, further comprising
at least one second interconnect electrically connected to the first metal pattern with the first insulating film interposed therebetween, said second interconnect being formed below the first metal pattern,
wherein the first metal pattern is connected to the second interconnect through a via formed in the first insulating film. - The semiconductor device of Claim 24, wherein
the area of the first metal pattern is larger than that of the second metal pattern. - The semiconductor device of Claim 24, wherein
semiconductor active elements are formed on a region of the semiconductor substrate overlapping the first metal pattern in plan configuration. - The semiconductor device of Claim 24, wherein
in plan configuration, the proportion of the third metal pattern to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The semiconductor device of Claim 24, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 24, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 24, wherein
the metal constituting the third metal pattern is tungsten or copper. - A method for fabricating a semiconductor device, said method comprising the steps of:forming a first insulating film on a semiconductor substrate;forming a first metal layer on the first insulating film;patterning the first metal layer to form at least one first interconnect and a first pad;forming a second insulating film on the first interconnect and the first pad;simultaneously forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad;filling the first opening with a metal to form at least one first via connected to the first interconnect and simultaneously filling the second opening with the metal to form a network via connected to the first pad;forming a second metal layer on the second insulating film, the first via and the network via; andpatterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via,
- The method for fabricating a semiconductor device of Claim 33, wherein
at least one third interconnect is formed below the first pad so as to be electrically isolated from the first pad through the first insulating film, and
the first pad is different from the third interconnect in electrical potential. - The method for fabricating a semiconductor device of Claim 33, wherein
at least one fourth interconnect is formed below the first pad so as to be electrically connected to the first pad with the first insulating film interposed therebetween, and
the first pad is electrically connected to the fourth interconnect through a second via formed in the first insulating film. - The method for fabricating a semiconductor device of Claim 33, wherein
the first pad is formed to have a larger area than the second pad. - The method for fabricating a semiconductor device of Claim 33, wherein
in plan configuration, the proportion of the network via to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The method for fabricating a semiconductor device of Claim 33, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 33, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 33, wherein
the first via and the network via are made of tungsten or copper. - A method for fabricating a semiconductor device, said method comprising the steps of:forming a first insulating film on a semiconductor substrate;forming a first metal layer on the first insulating film;patterning the first metal layer to form at least one first interconnect and a first pad;forming a second insulating film on the first interconnect and the first pad;forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad;in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad;forming a second metal layer on the second insulating film, the first via and the network via; andpatterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via,
- The method for fabricating a semiconductor device of Claim 41, wherein
at least one third interconnect is formed below the first pad so as to be electrically isolated from the first pad through the first insulating film, and
the first pad is different from the third interconnect in electrical potential. - The method for fabricating a semiconductor device of Claim 41, wherein
at least one fourth interconnect is formed below the first pad so as to be electrically connected to the first pad with the first insulating film interposed therebetween, and
the first pad is electrically connected to the fourth interconnect through a second via formed in the first insulating film. - The method for fabricating a semiconductor device of Claim 41, wherein
the first pad is formed to have a larger area than the second pad. - The method for fabricating a semiconductor device of Claim 41, wherein
in plan configuration, the proportion of the network via to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The method for fabricating a semiconductor device of Claim 41, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 41, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 41, wherein
the first via and the network via is made of tungsten or copper. - A method for fabricating a semiconductor device, said method comprising the steps of:forming a first insulating film on a semiconductor substrate;forming a first metal layer on the first insulating film;patterning the first metal layer to form at least one first interconnect and a first pad;forming a second insulating film on the first interconnect and the first pad;forming, in the second insulating film, at least one hole-like first opening exposing the first interconnect and a trench-like second opening exposing the first pad;in a common step, filling the first opening with a metal to form at least one first via connected to the first interconnect and filling the second opening with the metal to form a network via connected to the first pad;forming a second metal layer on the second insulating film, the first via and the network via; andpatterning the second metal layer to form at least one second interconnect connected to the first via and a second pad connected to the network via,
- The method for fabricating a semiconductor device of Claim 49, wherein
at least one third interconnect is formed below the first pad so as to be electrically isolated from the first pad through the first insulating film, and
the first pad is different from the third interconnect in electrical potential. - The method for fabricating a semiconductor device of Claim 49, wherein
at least one fourth interconnect is formed below the first pad so as to be electrically connected to the first pad with the first insulating film interposed therebetween, and
the first pad is electrically connected to the fourth interconnect through a second via formed in the first insulating film. - The method for fabricating a semiconductor device of Claim 49, wherein
the first pad is formed to have a larger area than the second pad. - The method for fabricating a semiconductor device of Claim 49, wherein
in plan configuration, the proportion of the network via to the region of the semiconductor device in which the second metal pattern is formed is 50% or more. - The method for fabricating a semiconductor device of Claim 49, wherein
the metal constituting the first metal pattern is aluminum or copper. - The semiconductor device of Claim 49, wherein
the metal constituting the second metal pattern is aluminum or copper. - The semiconductor device of Claim 49, wherein
the first via and the network via is made of tungsten or copper.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003335267 | 2003-09-26 | ||
JP2003335267 | 2003-09-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1519411A2 true EP1519411A2 (en) | 2005-03-30 |
EP1519411A3 EP1519411A3 (en) | 2010-01-13 |
Family
ID=34191523
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP04022445A Withdrawn EP1519411A3 (en) | 2003-09-26 | 2004-09-21 | Semiconductor device and method for fabricating the same |
Country Status (6)
Country | Link |
---|---|
US (2) | US7312530B2 (en) |
EP (1) | EP1519411A3 (en) |
JP (1) | JP4630919B2 (en) |
KR (1) | KR100626923B1 (en) |
CN (1) | CN1601735B (en) |
TW (1) | TWI265581B (en) |
Families Citing this family (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7692315B2 (en) * | 2002-08-30 | 2010-04-06 | Fujitsu Microelectronics Limited | Semiconductor device and method for manufacturing the same |
US7081679B2 (en) * | 2003-12-10 | 2006-07-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for reinforcing a bond pad on a chip |
US7241636B2 (en) * | 2005-01-11 | 2007-07-10 | Freescale Semiconductor, Inc. | Method and apparatus for providing structural support for interconnect pad while allowing signal conductance |
US20060244156A1 (en) * | 2005-04-18 | 2006-11-02 | Tao Cheng | Bond pad structures and semiconductor devices using the same |
US7646087B2 (en) * | 2005-04-18 | 2010-01-12 | Mediatek Inc. | Multiple-dies semiconductor device with redistributed layer pads |
JP2007005539A (en) | 2005-06-23 | 2007-01-11 | Seiko Epson Corp | Semiconductor device |
JP2007043071A (en) | 2005-07-06 | 2007-02-15 | Seiko Epson Corp | Semiconductor device |
JP5234239B2 (en) * | 2005-07-06 | 2013-07-10 | セイコーエプソン株式会社 | Semiconductor device |
JP4605378B2 (en) | 2005-07-13 | 2011-01-05 | セイコーエプソン株式会社 | Semiconductor device |
JP2007027481A (en) | 2005-07-19 | 2007-02-01 | Seiko Epson Corp | Semiconductor device |
JP2007036021A (en) * | 2005-07-28 | 2007-02-08 | Seiko Epson Corp | Semiconductor device |
JP2007087975A (en) * | 2005-09-16 | 2007-04-05 | Ricoh Co Ltd | Semiconductor device |
US7808117B2 (en) * | 2006-05-16 | 2010-10-05 | Freescale Semiconductor, Inc. | Integrated circuit having pads and input/output (I/O) cells |
US20070267748A1 (en) * | 2006-05-16 | 2007-11-22 | Tran Tu-Anh N | Integrated circuit having pads and input/output (i/o) cells |
US7573115B2 (en) * | 2006-11-13 | 2009-08-11 | International Business Machines Corporation | Structure and method for enhancing resistance to fracture of bonding pads |
JP2008177249A (en) * | 2007-01-16 | 2008-07-31 | Sharp Corp | Bonding pad for semiconductor integrated circuit, manufacturing method for the bonding pad, semiconductor integrated circuit, and electronic equipment |
JP2008258258A (en) * | 2007-04-02 | 2008-10-23 | Sanyo Electric Co Ltd | Semiconductor device |
KR101349373B1 (en) * | 2007-07-31 | 2014-01-10 | 삼성전자주식회사 | Semiconductor device and method of manufacturing a semiconductor device |
US20100072624A1 (en) * | 2008-09-19 | 2010-03-25 | United Microelectronics Corp. | Metal interconnection |
JP2010093161A (en) * | 2008-10-10 | 2010-04-22 | Panasonic Corp | Semiconductor device |
US8084858B2 (en) * | 2009-04-15 | 2011-12-27 | International Business Machines Corporation | Metal wiring structures for uniform current density in C4 balls |
US8278733B2 (en) * | 2009-08-25 | 2012-10-02 | Mediatek Inc. | Bonding pad structure and integrated circuit chip using such bonding pad structure |
US8748305B2 (en) | 2009-11-17 | 2014-06-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pad structure for semiconductor devices |
JP5383446B2 (en) * | 2009-11-18 | 2014-01-08 | パナソニック株式会社 | Semiconductor device |
US20110156260A1 (en) * | 2009-12-28 | 2011-06-30 | Yu-Hua Huang | Pad structure and integrated circuit chip with such pad structure |
US8659170B2 (en) | 2010-01-20 | 2014-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having conductive pads and a method of manufacturing the same |
KR101046673B1 (en) * | 2010-01-25 | 2011-07-05 | 주식회사 티엘아이 | Bonding pad of semiconductor chip for reducing destroyment |
KR101184375B1 (en) * | 2010-05-10 | 2012-09-20 | 매그나칩 반도체 유한회사 | Semiconductor device preventing crack occurrence in pad region and method for fabricating the same |
US8664113B2 (en) * | 2011-04-28 | 2014-03-04 | GlobalFoundries, Inc. | Multilayer interconnect structure and method for integrated circuits |
US9041204B2 (en) * | 2012-03-30 | 2015-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonding pad structure with dense via array |
US9699897B2 (en) * | 2012-09-28 | 2017-07-04 | Taiwan Semiconductor Manufacturing Company Limited | Pad structure |
FR2996354A1 (en) * | 2012-10-01 | 2014-04-04 | St Microelectronics Crolles 2 | SEMICONDUCTOR DEVICE COMPRISING A CRACK STOP STRUCTURE |
US9538633B2 (en) * | 2012-12-13 | 2017-01-03 | Nvidia Corporation | Passive cooling system integrated into a printed circuit board for cooling electronic components |
JP2014212276A (en) * | 2013-04-22 | 2014-11-13 | 日本電波工業株式会社 | Composite electronic component |
US9768221B2 (en) | 2013-06-27 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pad structure layout for semiconductor device |
CN104576581A (en) * | 2013-10-10 | 2015-04-29 | 中芯国际集成电路制造(上海)有限公司 | Bonding pad structure |
US20150206855A1 (en) * | 2014-01-22 | 2015-07-23 | Mediatek Inc. | Semiconductor package |
US9245846B2 (en) * | 2014-05-06 | 2016-01-26 | International Business Machines Corporation | Chip with programmable shelf life |
US10804153B2 (en) | 2014-06-16 | 2020-10-13 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method to minimize stress on stack via |
JP6420721B2 (en) * | 2014-07-09 | 2018-11-07 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
US9673287B2 (en) * | 2014-12-15 | 2017-06-06 | Infineon Technologies Americas Corp. | Reliable and robust electrical contact |
US10038025B2 (en) | 2015-12-29 | 2018-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Via support structure under pad areas for BSI bondability improvement |
CN108603800B (en) * | 2016-02-15 | 2020-08-11 | 京瓷株式会社 | Pressure sensor |
US10192832B2 (en) * | 2016-08-16 | 2019-01-29 | United Microelectronics Corp. | Alignment mark structure with dummy pattern |
US10056332B2 (en) | 2016-09-05 | 2018-08-21 | Renesas Electronics Corporation | Electronic device with delamination resistant wiring board |
CN111584450A (en) * | 2020-05-26 | 2020-08-25 | 四川中微芯成科技有限公司 | IO pad structure for wire bonding |
KR20220058757A (en) | 2020-10-30 | 2022-05-10 | 삼성디스플레이 주식회사 | Display device |
US11308257B1 (en) | 2020-12-15 | 2022-04-19 | International Business Machines Corporation | Stacked via rivets in chip hotspots |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5700735A (en) * | 1996-08-22 | 1997-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming bond pad structure for the via plug process |
JPH118264A (en) * | 1997-06-13 | 1999-01-12 | Nec Corp | Semiconductor device and its manufacture |
US6143396A (en) * | 1997-05-01 | 2000-11-07 | Texas Instruments Incorporated | System and method for reinforcing a bond pad |
US20010010404A1 (en) * | 1999-03-19 | 2001-08-02 | Ming-Dou Ker | Low-capacitance bonding pad for semiconductor device |
US20020025417A1 (en) * | 2000-08-31 | 2002-02-28 | Chisholm Michael F. | Novel approach to structurally reinforcing the mechanical performance of silicon level interconnect layers |
US20020060362A1 (en) * | 1998-07-31 | 2002-05-23 | Takaaki Miyamoto | Wiring structure in semiconductor device and method for forming the same |
WO2003001595A2 (en) * | 2001-06-25 | 2003-01-03 | Koninklijke Philips Electronics N.V. | Electronic device |
US20030102475A1 (en) * | 2001-12-03 | 2003-06-05 | Samsung Electronics Co., Ltd. | Semiconductor devices with bonding pads having intermetal dielectric layer of hybrid configuration and methods of fabricating the same |
Family Cites Families (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6439035A (en) * | 1987-08-04 | 1989-02-09 | Nec Corp | Semiconductor device |
JP2718854B2 (en) | 1992-06-10 | 1998-02-25 | 株式会社東芝 | Semiconductor device |
JP2916326B2 (en) | 1992-06-11 | 1999-07-05 | 三菱電機株式会社 | Pad structure of semiconductor device |
JP3432284B2 (en) * | 1994-07-04 | 2003-08-04 | 三菱電機株式会社 | Semiconductor device |
JP3457123B2 (en) * | 1995-12-07 | 2003-10-14 | 株式会社リコー | Semiconductor device |
US5764485A (en) * | 1996-04-19 | 1998-06-09 | Lebaschi; Ali | Multi-layer PCB blockade-via pad-connection |
US6507989B1 (en) * | 1997-03-13 | 2003-01-21 | President And Fellows Of Harvard College | Self-assembly of mesoscale objects |
KR100267105B1 (en) * | 1997-12-09 | 2000-11-01 | 윤종용 | Semiconductor device with multi-layer pad and manufacturing method |
JPH11261010A (en) * | 1998-03-13 | 1999-09-24 | Mitsubishi Electric Corp | Semiconductor device and its manufacturing method |
US6448650B1 (en) * | 1998-05-18 | 2002-09-10 | Texas Instruments Incorporated | Fine pitch system and method for reinforcing bond pads in semiconductor devices |
KR100319896B1 (en) | 1998-12-28 | 2002-01-10 | 윤종용 | Bonding pad structure of semiconductor device and fabrication method thereof |
US6163074A (en) * | 1998-06-24 | 2000-12-19 | Samsung Electronics Co., Ltd. | Integrated circuit bonding pads including intermediate closed conductive layers having spaced apart insulating islands therein |
US6552438B2 (en) * | 1998-06-24 | 2003-04-22 | Samsung Electronics Co. | Integrated circuit bonding pads including conductive layers with arrays of unaligned spaced apart insulating islands therein and methods of forming same |
JP2974022B1 (en) * | 1998-10-01 | 1999-11-08 | ヤマハ株式会社 | Bonding pad structure of semiconductor device |
US6037668A (en) * | 1998-11-13 | 2000-03-14 | Motorola, Inc. | Integrated circuit having a support structure |
JP2000195896A (en) | 1998-12-25 | 2000-07-14 | Nec Corp | Semiconductor device |
US6031293A (en) * | 1999-04-26 | 2000-02-29 | United Microelectronics Corporation | Package-free bonding pad structure |
JP2001085465A (en) | 1999-09-16 | 2001-03-30 | Matsushita Electronics Industry Corp | Semiconductor device |
JP2001203329A (en) | 2000-01-18 | 2001-07-27 | Toshiba Corp | Semiconductor device and its manufacturing method |
JP2001313293A (en) * | 2000-05-01 | 2001-11-09 | Seiko Epson Corp | Semiconductor device |
US6411492B1 (en) * | 2000-05-24 | 2002-06-25 | Conexant Systems, Inc. | Structure and method for fabrication of an improved capacitor |
JP2002016069A (en) | 2000-06-29 | 2002-01-18 | Matsushita Electric Ind Co Ltd | Semiconductor device and its manufacturing method |
US6477054B1 (en) * | 2000-08-10 | 2002-11-05 | Tektronix, Inc. | Low temperature co-fired ceramic substrate structure having a capacitor and thermally conductive via |
JP2002118235A (en) * | 2000-10-10 | 2002-04-19 | Mitsubishi Electric Corp | Semiconductor device, method for manufacturing semiconductor, and mask for manufacturing the same |
JP3408527B2 (en) | 2000-10-26 | 2003-05-19 | 松下電器産業株式会社 | Method for manufacturing semiconductor device |
KR100421043B1 (en) | 2000-12-21 | 2004-03-04 | 삼성전자주식회사 | Integrated circuit bonding pads including conductive layers with arrays of unaligned spaced apart insulating islands therein |
CN1175489C (en) | 2001-04-20 | 2004-11-10 | 华邦电子股份有限公司 | Wiring pad with edge-reinforcing structure |
JP3524908B2 (en) * | 2002-01-21 | 2004-05-10 | 株式会社半導体理工学研究センター | Semiconductor device |
US6650010B2 (en) * | 2002-02-15 | 2003-11-18 | International Business Machines Corporation | Unique feature design enabling structural integrity for advanced low K semiconductor chips |
US6762466B2 (en) * | 2002-04-11 | 2004-07-13 | United Microelectronics Corp. | Circuit structure for connecting bonding pad and ESD protection circuit |
KR100476900B1 (en) * | 2002-05-22 | 2005-03-18 | 삼성전자주식회사 | Semiconductor integrated circuit device with test element group circuit |
US7023090B2 (en) * | 2003-01-29 | 2006-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonding pad and via structure design |
TWI220565B (en) * | 2003-02-26 | 2004-08-21 | Realtek Semiconductor Corp | Structure of IC bond pad and its formation method |
US7026664B2 (en) * | 2003-04-24 | 2006-04-11 | Power-One, Inc. | DC-DC converter implemented in a land grid array package |
US7453158B2 (en) * | 2003-07-31 | 2008-11-18 | Nvidia Corporation | Pad over active circuit system and method with meshed support structure |
JP2008258258A (en) * | 2007-04-02 | 2008-10-23 | Sanyo Electric Co Ltd | Semiconductor device |
-
2004
- 2004-09-21 CN CN2004100826041A patent/CN1601735B/en not_active Expired - Fee Related
- 2004-09-21 EP EP04022445A patent/EP1519411A3/en not_active Withdrawn
- 2004-09-22 US US10/945,902 patent/US7312530B2/en not_active Expired - Fee Related
- 2004-09-23 KR KR1020040076285A patent/KR100626923B1/en not_active IP Right Cessation
- 2004-09-24 TW TW093129046A patent/TWI265581B/en not_active IP Right Cessation
-
2007
- 2007-11-14 US US11/984,127 patent/US7741207B2/en not_active Expired - Fee Related
-
2008
- 2008-07-03 JP JP2008174485A patent/JP4630919B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5700735A (en) * | 1996-08-22 | 1997-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming bond pad structure for the via plug process |
US6143396A (en) * | 1997-05-01 | 2000-11-07 | Texas Instruments Incorporated | System and method for reinforcing a bond pad |
JPH118264A (en) * | 1997-06-13 | 1999-01-12 | Nec Corp | Semiconductor device and its manufacture |
US20020060362A1 (en) * | 1998-07-31 | 2002-05-23 | Takaaki Miyamoto | Wiring structure in semiconductor device and method for forming the same |
US20010010404A1 (en) * | 1999-03-19 | 2001-08-02 | Ming-Dou Ker | Low-capacitance bonding pad for semiconductor device |
US20020025417A1 (en) * | 2000-08-31 | 2002-02-28 | Chisholm Michael F. | Novel approach to structurally reinforcing the mechanical performance of silicon level interconnect layers |
WO2003001595A2 (en) * | 2001-06-25 | 2003-01-03 | Koninklijke Philips Electronics N.V. | Electronic device |
US20030102475A1 (en) * | 2001-12-03 | 2003-06-05 | Samsung Electronics Co., Ltd. | Semiconductor devices with bonding pads having intermetal dielectric layer of hybrid configuration and methods of fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
TW200512857A (en) | 2005-04-01 |
US20050067707A1 (en) | 2005-03-31 |
US7741207B2 (en) | 2010-06-22 |
KR100626923B1 (en) | 2006-09-20 |
KR20050030571A (en) | 2005-03-30 |
EP1519411A3 (en) | 2010-01-13 |
JP2008235944A (en) | 2008-10-02 |
TWI265581B (en) | 2006-11-01 |
CN1601735B (en) | 2010-06-23 |
US7312530B2 (en) | 2007-12-25 |
CN1601735A (en) | 2005-03-30 |
JP4630919B2 (en) | 2011-02-09 |
US20080284026A1 (en) | 2008-11-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7312530B2 (en) | Semiconductor device with multilayered metal pattern | |
US20220406743A1 (en) | Semiconductor device | |
US6614091B1 (en) | Semiconductor device having a wire bond pad and method therefor | |
US7420278B2 (en) | Semiconductor device | |
US6313537B1 (en) | Semiconductor device having multi-layered pad and a manufacturing method thereof | |
US9041218B2 (en) | Semiconductor device having through electrode and method of fabricating the same | |
US9337090B2 (en) | Semiconductor device | |
US8426946B2 (en) | Laminated semiconductor substrate, laminated chip package and method of manufacturing the same | |
US6576970B2 (en) | Bonding pad structure of semiconductor device and method for fabricating the same | |
JP2000195866A (en) | Bonding pad structure of semiconductor element and its manufacture | |
US8552534B2 (en) | Laminated semiconductor substrate, semiconductor substrate, laminated chip package and method of manufacturing the same | |
US6921976B2 (en) | Semiconductor device including an island-like dielectric member embedded in a conductive pattern | |
JP4579621B2 (en) | Semiconductor device | |
US6762499B2 (en) | Semiconductor integrated device | |
US20040232448A1 (en) | Layout style in the interface between input/output (I/O) cell and bond pad | |
US20100127401A1 (en) | Semiconductor device | |
JP2003142589A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL HR LT LV MK |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: PANASONIC CORPORATION |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL HR LT LV MK |
|
AKY | No designation fees paid | ||
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20100714 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: 8566 |