EP1105968A1 - Current-controlled output buffer - Google Patents
Current-controlled output bufferInfo
- Publication number
- EP1105968A1 EP1105968A1 EP99930294A EP99930294A EP1105968A1 EP 1105968 A1 EP1105968 A1 EP 1105968A1 EP 99930294 A EP99930294 A EP 99930294A EP 99930294 A EP99930294 A EP 99930294A EP 1105968 A1 EP1105968 A1 EP 1105968A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- current
- charging
- discharging
- terminal coupled
- fet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R27/00—Arrangements for measuring resistance, reactance, impedance, or electric characteristics derived therefrom
- G01R27/02—Measuring real or complex resistance, reactance, impedance, or other two-pole characteristics derived therefrom, e.g. time constant
- G01R27/26—Measuring inductance or capacitance; Measuring quality factor, e.g. by using the resonance method; Measuring loss factor; Measuring dielectric constants ; Measuring impedance or related variables
- G01R27/2605—Measuring capacitance
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
- H03K17/163—Soft switching
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0005—Modifications of input or output impedance
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00346—Modifications for eliminating interference or parasitic voltages or currents
- H03K19/00361—Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits
Definitions
- the present invention relates in general to integrated circuits and in particular to an output driver or buffer circuit with current-controlled output rise and fall times .
- an electronic system may require an integrated circuit (IC) to drive other circuitry that present variable load conditions.
- IC integrated circuit
- Output driver circuits have been designed that provide variable drive capability.
- One known approach for example, is to switch in or out one or more output transistors in parallel to vary the current drive of the output buffer. This technique, however, usually requires more transistors with various sizes than the minimum size may require, which is costly. Further, connecting more transistors to the output node by itself often results in varying the output load. This approach is also sensitive to timing constraints.
- the current-controlled output buffer circuit includes a control circuit, a charging circuit, and a discharging circuit.
- the control circuit is configured to receive a control signal, and in response produces a charging signal and a discharging signal.
- the charging circuit is configured to receive the charging signal and in response, supplies a charging current to an output terminal; the magnitude of the charging current produces a signal rise time.
- the discharging circuit is configured to receive the discharging signal and in response, sinks a discharging current from the output terminal. The magnitude of the discharging current produces a signal fall time.
- Figure 1 is a simplified block diagram of the current -controlled output driver circuit according to one embodiment of the present invention.
- Figure 2 is an exemplary circuit implementation of the current -controlled output driver circuit of the present invention.
- Figure 3 illustrates one embodiment of the adjustable current source in accordance with the present invention.
- the current-controlled output driver 100 includes a control circuit 110, a charging circuit 120 and a discharging circuit 150.
- the charging circuit 120 includes a first adjustable current source 122, a first current mirror 124, and a switch 128.
- the discharging circuit includes a second adjustable current source 152, a second current mirror 154, and a switch 158.
- the control circuit 110 receives a control signal 102, and in response, produces a charging signal 106 and a discharging signal 108.
- the charging signal 106 is supplied to the first adjustable current source 122 which produces a first reference current I 1 .
- the first reference current I ⁇ is mirrored to a charging transistor MPl to supply a charging current I chg to the OUT terminal.
- the discharging circuit 150 operates in a similar manne .
- the second adjustable current source 152 receives the discharging signal 108 and produces second reference current I 2 .
- the second reference current I 2 is mirrored to a discharging transistor MN1 to sink (remove) a discharging current I di ⁇ from the load 160 coupled to OUT terminal.
- An input signal 101 controls switches 128 and 158 to alternately activate the charging and discharging transistors MPl and MN1.
- switch 128 is turned off, allowing the charging transistor MPl to conduct.
- Switch 158 is simultaneously turned on, pulling the gate terminal of the discharging transistor MN1 to ground, rendering it non-conductive .
- I chg supplied by transistor MPl flows out of the circuit 100 and into the load impedance 160.
- the voltage developed across the load 160 during the high input signal level state will have a rise time proportional to the amount of current I Chg delivered.
- the circuit 100 operates in the opposite fashion when the input signal 101 is low.
- the low input signal 101 turns switch 128 on, rendering the charging transistor MPl non-conductive, while simultaneously turning switch 158 off, allowing the discharging transistor MN1 to conduct.
- ⁇ d is fl° ws from the load impedance 160 to ground through the discharging transistor MN1.
- the voltage developed across the load 160 during the low input signal level state will have a fall time proportional to the amount of current I ⁇ i s sunk by transistor MN1.
- the charging and discharging signals 106 and 108 are used to independently control the rise and fall times of the output signal.
- Figure 2 provides an exemplary circuit implementation of the present invention.
- the circuit includes a control circuit 210, a charging circuit and a discharging circuit.
- the control circuit 210 includes a current mirror 202, control transistors 204, 205, and 206, and a filtering capacitively-coupled transistor 208.
- the charging circuit includes a first adjustable current source 222, a current mirror 224, an output stage control transistor 228, and a charging transistor MPl.
- the discharging circuit includes a second adjustable current source 252, a current mirror 254, an output stage control transistor 258, and a discharging transistor MN1.
- the charging and discharging transistors MPl and MN1 are PMOS and NMOS FET transistors, respectively, as shown.
- one or both of the charging and discharging transistors MPl and MN1 may be realized as multiple parallel- connected transistors and may be constructed in FET, BJT, or other transistor architectures.
- the low supply rail is 0V and the high supply rail is 2.5 V.
- a noise reduction capacitor 208 coupled to the gate terminal of the current source 202.
- the NMOS transistor 206a When the input signal (at SIGNAL) makes a rising transition, the NMOS transistor 206a is switched on. The NMOS transistor 206a pulls node INPB low, turning on transistors 204b and 205b on. Activated PMOS transistor 205b switches the adjustable current source 252 in the discharging circuit off. With a low signal at its gate, PMOS transistor 204b turns on, pulling node INPBB high. With INPBB at a high level, switch transistor 258 turns on, thereby turning the discharge transistor MN1 off. Transistors 205a and 228 are switched off when SIGNAL is high, allowing the charging circuit (222a, 222b, 224, and MPl) to supply the charging current I ch to the load 160. Thus, the rise time of the output signal at OUT is defined by the magnitude of the charging current I Chq which is adjusted by the signal at the CONTROL terminal.
- the circuits operate in the opposite manner when SIGNAL makes a falling transition, activating the discharging circuit while deactivating the charging circuit.
- the discharging circuit (252, 254, and MNl) sinks the discharging current I ⁇ s f rom the load 160, which defines the fall time of the output signal OUT.
- the magnitude of the currents I chg and I ⁇ s are set ky a series of current mirrors.
- a first current mirror 202 within the control circuit 210 produces a charging signal and a discharging signal in the form of currents I cs -j_ g and I d si -
- the magnitudes of currents I cs i g and I ds i are set by the signal CONTROL and the sizes of the two transistors 202a and 202b.
- the currents I csig and l ⁇ s ⁇ g are sunk from the adjustable current sources 222 and 252 of the charging and discharging circuits, respectively.
- the adjustable current source 252 responds to the discharge signal I fi si ky supplying the second reference current I 2 to a second current mirror 254 of cascode configuration. Accordingly, a current I ⁇ ⁇ i- the amount of K*I 2 is sunk from the output terminal via discharging transistor MNl, where K (e.g., 64) is the ratio between the gate sized of MNl and the cascode configuration of the current source 254. The amount of current sunk from the output terminal determines the fall time of the output signal.
- K e.g. 64
- the output signal fall time is controlled by I ⁇ is' which is, in turn determined by the magnitude of the discharging signal ⁇ d si g anc ⁇ gate sizes of current source 202, the adjustable current source 252, and the discharging transistor MNl.
- the charging circuit of Figure 2 closely parallels the structure and operation of the discharging circuit, the exception being that the adjustable current source 222 includes two current mirrors 222a and 222b.
- the first current mirror 222a in the preferred embodiment is identical in structure and operation to the adjustable current source 252 of the discharging circuit.
- the second current mirror 222b is used to provide additional variability and control over the rise time of the output signal.
- the charging and discharging circuits may be designed symmetrically so that the charging and discharging currents I ch and I d ⁇ s are substantially equal, resulting m symmetrical rise and fall times.
- the first current mirror 222a of the adjustable current source 222 responds to the charging signal I cs ⁇ g by supplying a current I 1 I to the second current mirror 222b.
- the second current mirror 222b receives the current I-_' and sinks the first reference current I 1 from a current mirror 224 of cascode configuration.
- a current I chg m the amount of K*I 1 is supplied to the output terminal via charging transistor MPl, where K (e.g., 64) is the ratio between the gates sizes of MPl and the cascode configuration of the current source 224.
- K e.g., 64
- the amount of current supplied to the output terminal determines the rise time of the output signal.
- the output signal rise time is controlled by I chg , which is, in turn determined by the magnitude of the charging signal I Vietnamese Co_,x . ,- . and the selection of gate sizes of current source 202, the adjustable current source 222, and the discharging transistor MPl .
- Fig. 3 illustrates a second embodiment of the second current mirror 222b of the charging circuit's adjustable current source.
- the current mirror 300 includes four cascode pairs of NMOS FETs , preferably of similar size. Nodes P8 and P9 and currents I 1 ' and I ⁇ are as indicated m Figure 2.
- a source supply voltage VSS (e.g., 0V) is connected to the FET source terminals.
- the first cascode pair MASTER sinks I ⁇ ' from node P8 as shown in Figure 2.
- the second cascode pair CENTER sinks a portion of the total first reference current I-,_ as shown in Figure 2.
- the cascode transistors 300 and 302 MASTER and CENTER cascode FET pairs remain on by connecting their gates to the high supply voltage.
- the third cascode pair DOWN further contributes to the first reference current I ⁇ when a high signal is applied to the DNB terminal.
- activation of both the CENTER and DOWN FET pairs provides a 2 : 1 current multiplication factor between I 1 I and I-_. If a longer rise time and consequently, smaller I chg is desired, I ⁇ can be decreased by replacing the high signal at DNB with a low signal, thereby switching the DOWN cascode FET pair off.
- the programming of the DNB terminal can be accomplished by a variety of methods including wire bonding to a pad connected to DNB, using metal mask options or using programmable elements (e.g., fusible links, reprogrammable memory cell, etc.)
- the fourth cascode pair UP also contributes to the first reference current I ⁇ when a high signal is applied to the UP terminal.
- the UP terminal is held low to provide a 2:1 current multiplication between I-J and I-_. If a shorter rise time and accordingly a larger I chq , the UP cascode pair can be activated.
- the current I 1 and accordingly, the rise time can be adjusted up or down.
- the same or similar circuit could be implemented in the discharging circuit to provide control over the desired fall time of the output signal as well .
- the two transistors have substantially different gate sizes to sink different amounts of current in the charging and discharging circuits.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- General Physics & Mathematics (AREA)
- Electronic Switches (AREA)
Abstract
A current-controlled output buffer circuit includes a control circuit (110), a charging circuit (120), and a discharging circuit (150). The control circuit is configured to receive a control signal (102), and in response produces a charging signal (106) and discharging signal (108). The charging circuit is configured to receive the charging signal and in response, supplies a charging current to an output terminal, the magnitude of the charging current producing a signal rise time. The discharging circuit is configured to receive the discharging signal and in response, sinks a discharging current from the output terminal, the magnitude of the discharging current from producing a signal fall time.
Description
CURRENT-CONTROLLED OUTPUT BUFFER
CROSS-REFERENCE TO RELATED APPLICATIONS
This application claims priority from the following U.S. Provisional Applications, the disclosure of which are incorporated by reference in their entirety for all purposes: Application No. 60/061,696, filed October 10, 1997, of Ismail H. Ozguc, entitled "ADAPTIVE DRIVER WITH CAPACITIVE LOAD SENSING" (Attorney Docket No. 17669-1) ; and
Application No. 60/063,472, filed October 10, 1997, of Ismail H. Ozguc, entitled "CURRENT CONTROLLED OUTPUT BUFFER" (Attorney Docket No. 17669-2) .
BACKGROUND OF THE INVENTION
The present invention relates in general to integrated circuits and in particular to an output driver or buffer circuit with current-controlled output rise and fall times .
In certain applications, an electronic system may require an integrated circuit (IC) to drive other circuitry that present variable load conditions. Output driver circuits have been designed that provide variable drive capability.
One known approach, for example, is to switch in or out one or more output transistors in parallel to vary the current drive of the output buffer. This technique, however, usually requires more transistors with various sizes than the minimum size may require, which is costly. Further, connecting more transistors to the output node by itself often results in varying the output load. This approach is also sensitive to timing constraints.
There is a need for an output driver circuit that can provide variable drive capability while maintaining accurate control over rise and fall times of the output signal .
SUMMARY OF THE INVENTION
The present invention provides method and circuitry for controlling the output load current of an output driver circuit throughout the rise and fall time of the output signal. In one embodiment, the current-controlled output buffer circuit includes a control circuit, a charging circuit, and a discharging circuit. The control circuit is configured to receive a control signal, and in response produces a charging signal and a discharging signal. The charging circuit is configured to receive the charging signal and in response, supplies a charging current to an output terminal; the magnitude of the charging current produces a signal rise time. The discharging circuit is configured to receive the discharging signal and in response, sinks a discharging current from the output terminal. The magnitude of the discharging current produces a signal fall time.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a simplified block diagram of the current -controlled output driver circuit according to one embodiment of the present invention.
Figure 2 is an exemplary circuit implementation of the current -controlled output driver circuit of the present invention. Figure 3 illustrates one embodiment of the adjustable current source in accordance with the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENT Figure 1 illustrates a simplified block diagram of a current -controlled output driver circuit 100 according to one embodiment of the present. The current-controlled output driver 100 includes a control circuit 110, a charging circuit 120 and a discharging circuit 150. The charging circuit 120 includes a first adjustable current source 122, a first current mirror 124, and a switch 128. The discharging circuit includes a second adjustable current source 152, a second current mirror 154, and a switch 158.
In operation, the control circuit 110 receives a control signal 102, and in response, produces a charging signal 106 and a discharging signal 108. The charging signal 106 is supplied to the first adjustable current source 122 which produces a first reference current I1 . The first reference current Iλ is mirrored to a charging transistor MPl to supply a charging current Ichg to the OUT terminal.
The discharging circuit 150 operates in a similar manne . The second adjustable current source 152 receives the discharging signal 108 and produces second reference current I2. The second reference current I2 is mirrored to a discharging transistor MN1 to sink (remove) a discharging current IdiΞ from the load 160 coupled to OUT terminal.
An input signal 101 controls switches 128 and 158 to alternately activate the charging and discharging transistors MPl and MN1. When the input signal 101 is high, switch 128 is turned off, allowing the charging transistor MPl to conduct. Switch 158 is simultaneously turned on, pulling the gate terminal of the discharging transistor MN1 to ground, rendering it non-conductive . Thus, Ichg supplied by transistor MPl flows out of the circuit 100 and into the load impedance 160. The voltage developed across the load 160 during the high input signal level state will have a rise time proportional to the amount of current IChg delivered. The circuit 100 operates in the opposite fashion when the input signal 101 is low. The low input signal 101 turns switch 128 on, rendering the charging transistor MPl non-conductive, while simultaneously turning switch 158 off, allowing the discharging transistor MN1 to conduct. Thus, ^dis fl°ws from the load impedance 160 to ground through the discharging transistor MN1. The voltage developed across the load 160 during the low input signal level state will have a fall time proportional to the amount of current I^is sunk by transistor MN1. Thus, the charging and discharging signals 106 and 108 are used to independently control the rise and fall times of the output signal.
Figure 2 provides an exemplary circuit implementation of the present invention. The circuit includes a control circuit 210, a charging circuit and a discharging circuit. The control circuit 210 includes a current mirror 202, control transistors 204, 205, and 206, and a filtering capacitively-coupled transistor 208. The charging circuit includes a first adjustable current source 222, a current mirror 224, an output stage control transistor 228, and a charging transistor MPl. The discharging circuit includes a second adjustable current source 252, a current mirror 254, an output stage control transistor 258, and a discharging transistor MN1. In the preferred embodiment, the charging and discharging transistors MPl and MN1 are PMOS and NMOS FET transistors, respectively, as shown. In alternative embodiments, one or both of the charging and discharging transistors MPl and MN1 may be realized as multiple parallel- connected transistors and may be constructed in FET, BJT, or other transistor architectures. In this exemplary embodiment, the low supply rail is 0V and the high supply rail is 2.5 V. Also preferred is a noise reduction capacitor 208 coupled to the gate terminal of the current source 202.
When the input signal (at SIGNAL) makes a rising transition, the NMOS transistor 206a is switched on. The NMOS transistor 206a pulls node INPB low, turning on transistors 204b and 205b on. Activated PMOS transistor 205b switches the adjustable current source 252 in the discharging circuit off. With a low signal at its gate, PMOS transistor 204b turns on, pulling node INPBB high. With INPBB at a high level, switch transistor 258 turns on, thereby turning the discharge transistor MN1 off. Transistors 205a and 228 are switched off when SIGNAL is high, allowing the charging circuit (222a, 222b, 224, and MPl) to supply the charging current Ich to the load 160. Thus, the rise time of the output signal at OUT is defined by the magnitude of the charging current IChq which is adjusted by the signal at the CONTROL terminal.
The circuits operate in the opposite manner when SIGNAL makes a falling transition, activating the discharging circuit while deactivating the charging circuit. When
activated, the discharging circuit (252, 254, and MNl) sinks the discharging current I^±s from the load 160, which defines the fall time of the output signal OUT.
In the preferred embodiment, the magnitude of the currents Ichg and I^±s are set ky a series of current mirrors. Referring again to Fig. 2, a first current mirror 202 within the control circuit 210 produces a charging signal and a discharging signal in the form of currents Ics-j_g and Idsi - The magnitudes of currents Icsig and Idsi are set by the signal CONTROL and the sizes of the two transistors 202a and 202b. The currents Icsig and l^s±g are sunk from the adjustable current sources 222 and 252 of the charging and discharging circuits, respectively.
The adjustable current source 252 responds to the discharge signal Ifisi ky supplying the second reference current I2 to a second current mirror 254 of cascode configuration. Accordingly, a current I^ ε i- the amount of K*I2 is sunk from the output terminal via discharging transistor MNl, where K (e.g., 64) is the ratio between the gate sized of MNl and the cascode configuration of the current source 254. The amount of current sunk from the output terminal determines the fall time of the output signal. Thus, the output signal fall time is controlled by I^is' which is, in turn determined by the magnitude of the discharging signal ^dsig anc^ gate sizes of current source 202, the adjustable current source 252, and the discharging transistor MNl.
The charging circuit of Figure 2 closely parallels the structure and operation of the discharging circuit, the exception being that the adjustable current source 222 includes two current mirrors 222a and 222b. The first current mirror 222a in the preferred embodiment is identical in structure and operation to the adjustable current source 252 of the discharging circuit. The second current mirror 222b is used to provide additional variability and control over the rise time of the output signal. By implementing an additional current source in the charging circuit, the charging and discharging circuits can be designed to supply and sink different amounts of current to and from the output load while
receiving the same control signal (Icsιg= Idsιg) • In this way, independent control of the rise and fall times can be achieved. The charging and discharging circuits may be designed symmetrically so that the charging and discharging currents Ich and Idιs are substantially equal, resulting m symmetrical rise and fall times.
The first current mirror 222a of the adjustable current source 222 responds to the charging signal Icsιg by supplying a current I1 I to the second current mirror 222b. The second current mirror 222b receives the current I-_' and sinks the first reference current I 1 from a current mirror 224 of cascode configuration. A current Ichg m the amount of K*I1 is supplied to the output terminal via charging transistor MPl, where K (e.g., 64) is the ratio between the gates sizes of MPl and the cascode configuration of the current source 224. The amount of current supplied to the output terminal determines the rise time of the output signal. Thus, the output signal rise time is controlled by Ichg, which is, in turn determined by the magnitude of the charging signal I„ Co_,x.,-. and the selection of gate sizes of current source 202, the adjustable current source 222, and the discharging transistor MPl .
Fig. 3 illustrates a second embodiment of the second current mirror 222b of the charging circuit's adjustable current source. In this emoodimen , the current mirror 300 includes four cascode pairs of NMOS FETs , preferably of similar size. Nodes P8 and P9 and currents I1' and Iχ are as indicated m Figure 2. A source supply voltage VSS (e.g., 0V) is connected to the FET source terminals. The first cascode pair MASTER sinks Iχ ' from node P8 as shown in Figure 2. The second cascode pair CENTER sinks a portion of the total first reference current I-,_ as shown in Figure 2. The cascode transistors 300 and 302 MASTER and CENTER cascode FET pairs remain on by connecting their gates to the high supply voltage.
The third cascode pair DOWN further contributes to the first reference current Iχ when a high signal is applied to the DNB terminal. In the preferred embodiment, activation
of both the CENTER and DOWN FET pairs provides a 2 : 1 current multiplication factor between I1 I and I-_. If a longer rise time and consequently, smaller Ichg is desired, Iλ can be decreased by replacing the high signal at DNB with a low signal, thereby switching the DOWN cascode FET pair off. The programming of the DNB terminal can be accomplished by a variety of methods including wire bonding to a pad connected to DNB, using metal mask options or using programmable elements (e.g., fusible links, reprogrammable memory cell, etc.)
The fourth cascode pair UP also contributes to the first reference current Iχ when a high signal is applied to the UP terminal. During normal operation, the UP terminal is held low to provide a 2:1 current multiplication between I-J and I-_. If a shorter rise time and accordingly a larger Ichq, the UP cascode pair can be activated. Thus, in the manner described above, the current I1, and accordingly, the rise time can be adjusted up or down. The same or similar circuit could be implemented in the discharging circuit to provide control over the desired fall time of the output signal as well .
While the above description is complete with regards to the preferred embodiments of the invention, other variations, modifications and equivalents will be evident to those skilled in the art. For example, in the exemplary embodiments described, transistors 202a and 202b have substantially the same gate sizes so that Icsig = I^sig- Other embodiments are possible wherein the two transistors have substantially different gate sizes to sink different amounts of current in the charging and discharging circuits.
Therefore, the above description is not intended to define the complete scope of the invention, which is appropriately defined by the following claims.
Claims
1. A current -controlled output buffer circuit having an input and an output, comprising: a control circuit having a control signal input, a charging signal output, and a discharging signal output ; a charging circuit having a charging signal input coupled to said charging signal output, said charging circuit configured to supply a charging current to the buffer output in response to a charging signal on said charging signal input, the magnitude of said charging current setting a signal rise time at the buffer output; and a discharging circuit having a discharging signal input coupled to said discharging signal output, said discharging circuit configured to sink a discharging current from the buffer output in response to a said discharging signal on said discharging signal input, the magnitude of said discharging current setting a signal fall time at the buffer, wherein said signal rise time can be adjusted independently of said signal fall time.
2. The current-controlled output buffer circuit of claim 1, wherein said control circuit comprises a first current mirror coupled to said control signal input, said first current mirror having a discharging signal current output and a charging signal current output.
3. The curren -controlled output buffer circuit of claim 2 , wherein said charging circuit comprises : a first adjustable current source having an input coupled to said charging current output of said first current mirror and an output, said first adjustable current source configured to generate a first reference current in response to a charging current signal on said charging current output ; and a charging output stage coupled to said first adjustable current source output, said charging output stage configured .to supply said charging current to said output buffer in response to supplying said first reference current to said first adjustable current source.
4. The current -controlled output buffer circuit of claim 3, wherein said first adjustable current source comprises : a second current mirror having an input coupled to said charging current output of said first current mirror and an output, said second current mirror configured to supply an intermediate current to said second current mirror output in response to supplying said charging signal current to said first current mirror; and a third current mirror having an input coupled to said second current mirror output and an output coupled to said charging output stage, said third current mirror configured to sink said first reference current in response to sinking said intermediate current from said second current mirror.
5. The current-controlled output buffer circuit of claim 4, wherein said charging output stage comprises: a fourth current mirror configured to supply said first reference current to said third current mirror; and a charging transistor coupled to said fourth current mirror, wherein said fourth current mirror controls said charging transistor to supply said charging current to said output buffer in response to said charging stage supplying said first reference current to said third current mirror.
6. The current-controlled output buffer circuit of claim 5, wherein said charging circuit further comprises a switching transistor having a gate terminal coupled to a signal input terminal, a source terminal coupled to a high supply, and a drain terminal coupled to a gate terminal of said charging transistor.
7.. The current-controlled output buffer circuit of claim 2 , wherein said charging circuit comprises : a second adjustable current source having an input coupled to said discharging current output of said first current mirror and an output, said second adjustable current source configured to generate a second reference current in response to a discharging current signal on said discharging current output ; and a discharging output stage coupled to said second adjustable current source output, said discharging output stage configured to sink said discharging current to said output buffer in response to supplying said second reference current to said second adjustable current source.
8. The current-controlled output buffer circuit of claim 7, wherein said second adjustable current source comprises a fifth current mirror having an input coupled to said discharging current output of said first current mirror and an output, said fifth current mirror configured to supply said second reference current to said discharging output stage in response to supplying said discharging signal current tc said first current mirror.
9. The current-controlled output buffer circuit of claim 4, wherein said discharging output stage comprises: a sixth current mirror configured to sink said second reference current from said fifth current mirror; and a discharging transistor coupled to said sixth current mirror, wherein said sixth current mirror controls said discharging transistor to sink said discharging current from said output buffer in response to said discharging output stage sinking said second reference current from said fifth current mirror.
10. The current-controlled output buffer circuit of claim 9, wherein said discharging circuit further comprises a switching transistor having a gate terminal coupled to a signal input terminal, a source terminal coupled to a low supply, and. a drain terminal coupled to a gate terminal of said discharging transistor.
11. The current-controlled output buffer circuit of claim 2, wherein said first current mirror comprises: a first FET having a gate terminal and a drain terminal coupled to said control signal input and a source terminal coupled to a low supply; a second FET having a gate terminal coupled to said gate terminal of said first FET, a drain terminal coupled to said charging signal output, and a source terminal coupled to said low supply; and a third FET having a gate terminal coupled to said gate terminal of said first FET, a drain terminal coupled to said discharging signal output, and a source terminal coupled to said low supply.
12. The current-controlled output buffer circuit of claim 11, wherein said control circuit further comprises a fourth FET having a gate terminal coupled to a signal input terminal, a source terminal coupled to a high supply, and a drain terminal; a fifth FET having a gate terminal coupled to said gate terminal of said fourth FET, a drain terminal coupled to said drain terminal of said fourth FET, and a source terminal coupled to said low supply; a sixth FET having a gate terminal coupled to said drain terminal of said fourth FET, a source terminal coupled to said high supply, and a drain terminal; and a seventh FET having a gate terminal coupled to said drain terminal of said fifth FET, a drain terminal coupled to said drain terminal of said sixth FET, and a source terminal coupled to said low supply.
13. The current -controlled output buffer circuit of claim 4 , wherein said second current mirror comprises : an eighth FET having a gate terminal and a drain terminal coupled together and a source terminal coupled to a high supply; a ninth FET having a gate terminal coupled to said gate terminal of said eighth FET, a source terminal coupled to said high supply, and a drain terminal coupled to said third current mirror; and a tenth FET having a gate terminal coupled to said signal input, a source terminal coupled to said high supply voltage, and a drain terminal coupled to said gate terminals of said eighth and ninth FETs .
14. The current-controlled output buffer circuit of claim 4, wherein said third current mirror comprises: an eleventh FET having a gate terminal and a drain terminal coupled together and to said second current mirror and a source terminal coupled to said low supply; and a twelfth FET having a gate terminal coupled to said gate terminal of said eleventh FET, a source terminal coupled to said low supply, and a drain terminal coupled to said charging output stage .
15. The current -controlled output buffer circuit of claim 4, wherein said third current mirror comprises: a first cascode FET pair comprising: a thirteenth FET having a gate terminal and a drain terminal coupled together and to said second current mirror and a source terminal ; a fourteenth FET having a gate terminal coupled to said high supply, a drain terminal coupled to said source terminal of said thirteenth FET, and a source terminal coupled to said low supply; a second cascode FET pair comprising: a fifteenth FET having a gate terminal coupled to said gate terminal of said thirteenth FET, a drain terminal coupled to said output charging stage, and a source terminal; a sixteenth FET having a gate terminal coupled to said high supply, a drain terminal coupled to said source terminal of. said fifteenth FET, and a source terminal coupled to said low supply; a third cascode FET pair comprising: a seventeenth FET having a gate terminal coupled to said gate terminal of said thirteenth FET, a drain terminal coupled to said output charging stage, and a source terminal; an eighteenth FET having a gate terminal, a drain terminal coupled to said output charging stage, and a source terminal coupled to said low supply; and a fourth cascode FET pair comprising: a nineteenth FET having a gate terminal coupled to said gate terminal of said thirteenth FET, a drain terminal coupled to said output charging stage, and a source terminal; and an twentieth FET having a gate terminal, a drain terminal coupled to said source terminal of said seventeenth FET, and a source terminal coupled to said low supply.
16. The current-controlled output buffer circuit of claim 8, wherein said fifth current mirror comprises: an twenty- first FET having a gate terminal and a drain terminal coupled together and a source terminal coupled to a high supply; a twenty-second FET having a gate terminal coupled to said gate terminal of said eighth FET, a source terminal coupled to said high supply, and a drain terminal coupled to said third current mirror; and a twenty-third FET having a gate terminal coupled to said drain terminal of said fourth FET, a source terminal coupled to said high supply voltage, and a drain terminal coupled to said gate terminals of said twenty-first and twenty-second FETs .
17. A method for controlling the rise and fall times of a output signal produced by a current-controlled output buffer circuit, the method comprising the steps of providing a control signal; converting said control signal into a charging signal and a discharging signal ; converting said charging signal to a charging current ; supplying said charging current to an output buffer, wherein said supplied charging current sets a signal rise time; converting said discharging signal to a discharging current; sinking said discharging current from said output buffer, wherein said sunk discharging current sets a signal fall time.
18. The method of claim 16, wherein said step of converting said control signal into a charging signal and a discharging signal comprises the steps of : applying said control signal to a first current mirror ; sinking, in response, a charging signal current and a discharging signal current into said first current mirror, wherein said charging signal current comprises said charging signal and said discharging signal current comprises said discharging signal.
19. The method of claim 17, wherein said step of converting said charging signal into a charging current comprises the steps of: producing a first reference current in response to said sunk charging signal ; sinking from a second current mirror said first ' reference current ; and controlling, via said second current mirror, a first charging transistor to conduct said charging current.
20. The method of claim 17, wherein said step of converting said discharging signal into a discharging current comprises the steps of : producing a second reference current in response to said sunk discharging signal; supplying to a third current mirror said second reference current ; and controlling, via said third current mirror, a discharging transistor to conduct said discharging current.
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US97605 | 1979-11-27 | ||
US97886 | 1998-06-15 | ||
US09/097,605 US6130541A (en) | 1997-10-10 | 1998-06-15 | Adaptive driver with capacitive load sensing and method of operation |
US09/097,886 US6037811A (en) | 1997-10-10 | 1998-06-15 | Current-controlled output buffer |
PCT/US1999/013529 WO1999066639A1 (en) | 1998-06-15 | 1999-06-15 | Current-controlled output buffer |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1105968A1 true EP1105968A1 (en) | 2001-06-13 |
EP1105968A4 EP1105968A4 (en) | 2005-06-15 |
Family
ID=26793468
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP99930293A Expired - Lifetime EP1097386B1 (en) | 1998-06-15 | 1999-06-15 | Adaptive driver with capacitive load sensing and method of operation |
EP99930294A Withdrawn EP1105968A4 (en) | 1998-06-15 | 1999-06-15 | Current-controlled output buffer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP99930293A Expired - Lifetime EP1097386B1 (en) | 1998-06-15 | 1999-06-15 | Adaptive driver with capacitive load sensing and method of operation |
Country Status (3)
Country | Link |
---|---|
EP (2) | EP1097386B1 (en) |
DE (1) | DE69935226T2 (en) |
WO (2) | WO1999066336A1 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10142679A1 (en) * | 2001-08-31 | 2003-04-03 | Infineon Technologies Ag | driver circuit |
DE10244429B4 (en) * | 2001-09-24 | 2008-08-28 | Hynix Semiconductor Inc., Ichon | Semiconductor memory device with adaptive output driver |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5185538A (en) * | 1990-06-13 | 1993-02-09 | Mitsubishi Denki Kabushiki Kaisha | Output circuit for semiconductor integrated circuits having controllable load drive capability and operating method thereof |
US5329177A (en) * | 1992-04-27 | 1994-07-12 | Nec Corporation | Output circuit including current mirror circuits |
US5451861A (en) * | 1992-10-08 | 1995-09-19 | Deutsche Itt Industries Gmbh | Method of setting the output current of a monolithic integrated pad driver |
EP0684699A1 (en) * | 1994-05-25 | 1995-11-29 | STMicroelectronics S.r.l. | Slew rate control and optimization of power consumption in a power stage |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4634894A (en) * | 1985-03-04 | 1987-01-06 | Advanced Micro Devices, Inc. | Low power CMOS reference generator with low impedance driver |
US4873673A (en) * | 1986-12-03 | 1989-10-10 | Hitachi, Ltd. | Driver circuit having a current mirror circuit |
US4829199A (en) * | 1987-07-13 | 1989-05-09 | Ncr Corporation | Driver circuit providing load and time adaptive current |
JPH04154212A (en) * | 1990-10-17 | 1992-05-27 | Mitsubishi Electric Corp | Output circuit for semiconductor memory device |
JP3251661B2 (en) * | 1991-10-15 | 2002-01-28 | テキサス インスツルメンツ インコーポレイテツド | CMOS buffer circuit with controlled slew rate |
US5677639A (en) * | 1994-12-08 | 1997-10-14 | Seagate Technology, Inc. | Autonomous selection of output buffer characteristics as determined by load matching |
TW307060B (en) * | 1996-02-15 | 1997-06-01 | Advanced Micro Devices Inc | CMOS current mirror |
US5886554A (en) * | 1996-03-08 | 1999-03-23 | Texas Instruments Incorporated | Slew-rate limited differential driver with improved skew control |
-
1999
- 1999-06-15 DE DE69935226T patent/DE69935226T2/en not_active Expired - Fee Related
- 1999-06-15 EP EP99930293A patent/EP1097386B1/en not_active Expired - Lifetime
- 1999-06-15 WO PCT/US1999/013528 patent/WO1999066336A1/en active IP Right Grant
- 1999-06-15 EP EP99930294A patent/EP1105968A4/en not_active Withdrawn
- 1999-06-15 WO PCT/US1999/013529 patent/WO1999066639A1/en active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5185538A (en) * | 1990-06-13 | 1993-02-09 | Mitsubishi Denki Kabushiki Kaisha | Output circuit for semiconductor integrated circuits having controllable load drive capability and operating method thereof |
US5329177A (en) * | 1992-04-27 | 1994-07-12 | Nec Corporation | Output circuit including current mirror circuits |
US5451861A (en) * | 1992-10-08 | 1995-09-19 | Deutsche Itt Industries Gmbh | Method of setting the output current of a monolithic integrated pad driver |
EP0684699A1 (en) * | 1994-05-25 | 1995-11-29 | STMicroelectronics S.r.l. | Slew rate control and optimization of power consumption in a power stage |
Non-Patent Citations (1)
Title |
---|
See also references of WO9966639A1 * |
Also Published As
Publication number | Publication date |
---|---|
EP1097386A4 (en) | 2001-09-12 |
EP1097386A1 (en) | 2001-05-09 |
EP1097386B1 (en) | 2007-02-21 |
WO1999066336A1 (en) | 1999-12-23 |
DE69935226D1 (en) | 2007-04-05 |
EP1105968A4 (en) | 2005-06-15 |
WO1999066639A1 (en) | 1999-12-23 |
DE69935226T2 (en) | 2008-01-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6037811A (en) | Current-controlled output buffer | |
EP1469603B1 (en) | Slew rate controlled output buffer circuit | |
US5506534A (en) | Digitally adjustable picosecond delay circuit | |
US6593795B2 (en) | Level adjustment circuit and data output circuit thereof | |
US6225844B1 (en) | Output buffer circuit that can be stably operated at low slew rate | |
US6894529B1 (en) | Impedance-matched output driver circuits having linear characteristics and enhanced coarse and fine tuning control | |
EP1217744B1 (en) | An output buffer with constant switching current | |
US6144237A (en) | Power on reset circuit | |
JPH05145384A (en) | Cmos receiver input interface circuit | |
JPH06303116A (en) | Logical output driver | |
US20060028253A1 (en) | Power-on reset circuit | |
KR960701506A (en) | CLICK / POP FREE BIAS CIRCUIT | |
KR0132781B1 (en) | Integrated circuit comprising logic circuits at least one push-pull stage | |
US6982582B1 (en) | Simplified comparator with digitally controllable hysteresis and bandwidth | |
US5801567A (en) | Circuit and method for generating a delayed output signal | |
US6958626B2 (en) | Off chip driver | |
US6542004B1 (en) | Output buffer method and apparatus with on resistance and skew control | |
US6812765B2 (en) | Pulsed signal transition delay adjusting circuit | |
US6603366B2 (en) | Trimmable oscillator | |
EP1105968A1 (en) | Current-controlled output buffer | |
JP4290554B2 (en) | Output driver with improved control circuit | |
JP2001189645A (en) | System and method for controlled oscillation | |
JPH06216735A (en) | Output circuit | |
US5180930A (en) | Method and apparatus for reducing the effects of feedback switch charge injection into a plurality of serially connected sample data comparators | |
WO2001047121A1 (en) | High voltage buffer for submicron cmos |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20010115 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE GB |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 20050429 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20100105 |