EP0849665B1 - System and method for register renaming - Google Patents

System and method for register renaming Download PDF

Info

Publication number
EP0849665B1
EP0849665B1 EP98103512A EP98103512A EP0849665B1 EP 0849665 B1 EP0849665 B1 EP 0849665B1 EP 98103512 A EP98103512 A EP 98103512A EP 98103512 A EP98103512 A EP 98103512A EP 0849665 B1 EP0849665 B1 EP 0849665B1
Authority
EP
European Patent Office
Prior art keywords
instruction
register
address
source
tag
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP98103512A
Other languages
German (de)
French (fr)
Other versions
EP0849665A2 (en
EP0849665A3 (en
Inventor
Trevor A. Deosaran
Kevin R. Iadonato
Sanjiv Garg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Priority to EP01107071A priority Critical patent/EP1107111A3/en
Publication of EP0849665A2 publication Critical patent/EP0849665A2/en
Publication of EP0849665A3 publication Critical patent/EP0849665A3/en
Application granted granted Critical
Publication of EP0849665B1 publication Critical patent/EP0849665B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3836Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
    • G06F9/3838Dependency mechanisms, e.g. register scoreboarding
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3836Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
    • G06F9/3838Dependency mechanisms, e.g. register scoreboarding
    • G06F9/384Register renaming
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3854Instruction completion, e.g. retiring, committing or graduating

Definitions

  • the present invention relates to superscalar reduced instruction set computers (RISC), more particularly, the present invention relates to a register renaming circuit and method for superscalar RISC computers according to the preamble portions of claims 1 and 8.
  • RISC superscalar reduced instruction set computers
  • the Metaflow Architecture discloses a superscalar microprocessor executing instructions out of order and speculatively via DRIS, an integrated instruction shelving structure.
  • the DRIS deferred-scheduling, register-renaming instruction shelf
  • the issue logic determines the true data dependencies on earlier uncompleted instructions by searching the DRIS.
  • the issue process performs besides writing each issue instruction into the DRIS, additional functions, in particular, ID location, register renaming and dependency checking.
  • ID location each issued instruction receives an identifier unique among all shelf instructions that consists of an index into the DRIS plus a "color" bit.
  • the issue process allocates IDs in strict numerical order, toggling the color bit when the index portion wraps around. Further the DRIS automatically renames registers by allocating storage for the result of every yet-unretired (shelf instruction).
  • the ID allocated to the instruction identifies the alternate register storage by uniquely identifying the DRIS entry.
  • a major consideration in a superscalar RISC processor is to how to execute multiple instructions in parallel and out-of-order, without incurring data errors due to dependencies inherent in such execution.
  • Data dependency checking, register renaming and instruction scheduling are integral aspects of the solution.
  • a detailed discussion of storage conflicts, register renaming and dependency mechanisms has been proposed in WO-A-9320505 which constitutes prior art under Art 54(3) EPC and discloses a register renaming circuit (RRC) having a fixed instruction window. In the fixed instruction window, dependency checking and resource assignment is done on the same set of instructions until all the instructions in the set are completed. This means that there is a fixed relationship between each instruction's position in the instruction stream and the instruction number used for resource assignment.
  • the object of the invention is to provide a more efficient register renaming circuit and method requiring less comparators and permitting the processor to execute instructions in parallel and out of order.
  • a preferred embodiment of the present invention comprises storing the instructions in a variable advance instruction window, and assigning a tag to each instruction in the instruction window.
  • the tag of each retired instruction is assigned to the next new instruction to be added to the instruction window.
  • the results of instructions executed by the processor are stored in a temp buffer according to their corresponding tags to avoid output dependencie and anti-dependencies. The temp buffer therefore permits the processor to execute instructions out of order and in parallel.
  • Data dependency checks are performed only for each new instruction added to the instruction window. Operands of the instructions having input dependencies are often located in the temporary buffer, and the source register addresses of those instructions having dependencies are renamed according to the tags of the operands located in the temp buffer. The renamed source register addresses are then stored in a rename result register file.
  • FIG. 1 shows a representative block diagram of a DDC equal compare circuit.
  • FIG. 2 shows a representative block diagram of an N-1 input priority encoder.
  • FIG. 3 shows a representative block diagram of the tag assignment logic (TAL).
  • FIG. 4 shows a representative block diagram of the TAL and priority encoder circuit.
  • FIG's. 5A and 5B show representative block diagrams of the register rename block.
  • FIG. 6 shows a representative block diagram of the register rename register file.
  • FIG. 7 shows a representative block diagram of the interconnection of the blocks of FIG's. 5B and 6.
  • FIG. 8 shows a representative high level block diagram including the RRC .
  • FIG. 9 shows a representative block diagram of a circuit to generate the address for one register file port.
  • processor CPU, and digital processor are often used interchangeably in this field.
  • processor is used hereafter with the understanding that other similar terms could be substituted therefore without changing the underlying meaning of this disclosure.
  • the present invention is directed to a Register Renaming Circuit (RRC) which is part of a processor.
  • RRC Register Renaming Circuit
  • the RRC permits the processor to execute instructions in parallel and out of order.
  • the processor has a variable advance instruction window (VAIW) for holding instructions from an instruction stream prior to execution.
  • VAIW variable advance instruction window
  • the RRC can be used with a fixed advance instruction window as well.
  • the VAIW in a preferred embodiment holds eight instructions, and up to four new instructions can be added to the top four locations of the VAIW in any one cycle.
  • any one of instructions I0, I1, I2 and I3 can be mapped into the first location in the window (location A, for example).
  • Tags are assigned to the instructions as the instructions enter the VAIW.
  • the tags are stored in a first-in-first-out buffer (hereafter called a FIFO; not shown).
  • the tag associated with that instruction also advances in the FIFO by the same amount.
  • tags are reused. Instructions can leave the VAIW by either retiring, or they can be flushed out if a branch is taken.
  • the tag of each instruction leaving the instruction window is returned to the head of the FIFO and re-used by the new instruction added to the window.
  • the first instruction and tag in the FIFO always progress in order, because instructions always retire in order.
  • the temp buffer (or temporary buffer) is part of the main register file.
  • the register file contains 40 registers; registers 0-31 are the main registers (commonly called the programmer visible registers), and registers 32-39 comprise the temp buffer.
  • the temp buffer and main register file share the same read ports. Thus, to read the data from temp buffer address 4, (100100) would be the address on the read address port, for example.
  • an RRC Inputs Register File (RIRF) is used to hold the source and destination register addresses of all instructions in the instruction window.
  • IFU instruction fetch unit
  • the source and destination register addresses are stored in the RIRF by tag number.
  • the RIRF has one output for each instruction in the window and the source and destination register addresses are read from the RIRF and sent to the RRC.
  • the RRC performs the data dependency checking and the register renaming.
  • the data dependency check is done by the Data Dependency Checker (DDC) and the rename is performed by the Tag Assignment Logic (TAL).
  • DDC Data Dependency Checker
  • TAL Tag Assignment Logic
  • An instruction is input dependent on a previous instruction if one of its inputs is the previous instruction's output; an instruction is anti-dependent if the address of one of its source registers (RS) is the same as the address of a later instruction's destination register (RD); and an instruction is output dependent if the address of its destination register is the same as the address of another instruction's destination register.
  • RS source registers
  • RD later instruction's destination register
  • Dependencies limit the amount of parallelism that a computer can exploit. For example, if instruction A is input dependent on instruction B, then instruction A must not be executed until after instruction B is executed. Also, if instruction A and B are output dependent and instruction A comes first in the program, then instruction A's result must be written to the main register file before instruction B's. Finally, if instruction A is anti-dependent on instruction B, then instruction B's result must not be written to the main register file until after instruction A has begun executing. Output and anti- dependencies are usually avoided by use of the temp buffer. Input dependencies cannot be avoided and are located by the DDC.
  • the DDC locates input dependencies by comparing the register file addresses of each instruction's sources with the register file addresses of each previous instruction's destination. If an instruction's input data comes from the same register file address as a previous instruction's output data, then they are dependent (the term “dependent” will be used to mean “input dependent” for the remainder of this description).
  • a DDC equal compare circuit 100 for checking dependencies between instructions A and B in accordance with the present invention is shown in FIG. 1.
  • a n-1 input priority encoder 200 is shown in FIG. 2.
  • Priority encoder 200 checks the highest priority dependency for instruction n's source (I n RS).
  • the inputs at the top of priority encoder 200 are the data dependency comparisons of instruction n's source (I n RS) with the destinations of all previous instructions (I n-1 RD-I 0 RD), as determined by equal compare circuits 202. For example, if the x th bit of the priority encoder output is asserted, then instruction n is input dependent on instruction x.
  • the present invention avoids the problems caused by output and anti-dependencies by storing the results of all instructions in the temp buffer and then moving the results into the main register file in program order. For example, if instruction 1 finishes before instruction 0, its result will be written to the register file after instruction 0's result is written to the register file.
  • the use of the temp buffer allows the processor to execute instructions out of order and in parallel. Since the results of the instructions are moved to the main register file in order, output and anti-dependencies do not cause a problem.
  • the present invention includes a means with which to use data that is in the temp buffer. That means is the Tag Assignment Logic (TAL).
  • TAL Tag Assignment Logic
  • the TAL determines the location in the temp buffer of the operands of dependent instructions. As noted above all instructions are assigned a tag that remains constant while the instruction is in the window, and there is one location in the temp buffer for each instruction in the window. Thus, the processor implementing the present invention uses the tag of an instruction as the temp buffer address of that instruction's result.
  • the TAL Since the TAL knows where every instruction's result is stored, and since it also knows (from the DDC) where the dependencies are between instructions, the TAL can determine the location in the temp buffer of each instruction's inputs.
  • FIG. 3 A representative block diagram of a TAL 300 used to determine the location of instruction n's source (RS) is shown in FIG. 3.
  • the outputs of the priority encoder are connected as select lines (as shown generally at 302) to select the I n-1 through I 0 TAGs, which are input at the top of TAL 300.
  • TAL 300 thus outputs the temp buffer address of instruction n's source.
  • FIG. 4 A complete rename circuit for instruction n's source register is shown in FIG. 4.
  • the term for the renamed register file address of instruction n's source is INRS_TAG .
  • FIG. 5A A representative block diagram of a rename circuit 500 of the present embodiment is shown in FIG. 5A.
  • the address of a new instruction's source register (I n RS) is shown input at the top of the rename circuit 500.
  • the destination register addresses of all preceding instructions in the window are input to rename circuit 500, as shown generally at 502.
  • all the tags of all preceding instructions in the window are input to rename circuit 500, as shown generally at 504.
  • Rename circuit 500 outputs a tag for the new instruction's source register (I n RS), as shown at 506.
  • the new I n RS tag is assigned by rename circuit 500 according to any dependencies, as discussed above in connection with the other embodiment(s).
  • the address input at the top input is simply passed to the output.
  • the most significant bit of the rename circuit 500 output indicates whether the result is in the main register file or the temp buffer.
  • Renaming circuits 508 for renaming the source registers of a plurality of instructions are shown in FIG. 5B.
  • the number "i" in FIG. 5B corresponds to the maximum number of instructions in the window that can be new. In a preferred embodiment "i" is equal to 3; thus requiring 4 rename circuits.
  • FIG. 6 A representative block diagram of a rename result register file (RRRF) 600 is shown in FIG. 6.
  • the renamed results are input as “WRITE DATA”, as shown generally at 601.
  • "READ ADDRESS” and "WRITE ADDRESS” tags are input to register file 600, as shown generally at 602 and 604, respectively.
  • Renamed results for all the sources of all instructions in the window are available as "READ DATA", as shown generally at 606.
  • FIG. 7 shows rename circuits 508 connected to rename result register file 600.
  • the area to which new instructions can enter the instruction window (in this embodiment the area is the top four locations), are those locations which are register renamed. Once an instruction leases that area of the window it is no longer renamed.
  • the RRC of the present invention renames an instruction's source register when it enters the window, so there needs to be a mechanism to detect which instructions' sources have been moved to the register file and to replace the renamed source register address with the original source register address.
  • the first part of that mechanism is called MGNDEP (as in "monitor dependencies") and the second part is called RFMXING.
  • a source register ready generator (RDY_GEN) is used to determine when each instruction's sources are available.
  • FIG. 8 A representative high level block diagram of the RIRF, RRC, RRRF, MONDEP, RDY_GEN and RFMXING (labeled as 802, 804, 600, 806, 808 and 810, respectively) is shown in FIG. 8.
  • Each block 802, 804, 600, 806, 808 and 810 receives the tags of all instructions in the instruction window from the tag FIFO (not shown). Implementation of the tag FIFO will become obvious to one skilled in the art.
  • Source and destination register addresses of new instructions from the IFU are sent to RIRF 802 via a bus 812, and are accessed by RRC 804 via a bus 814.
  • the source registers of all instructions are passed to RFMXING 806 via a bus 816.
  • Renamed source registers of all instructions are stored in RRRF 600 via a bus 818.
  • the stored renamed source registers of all instructions are passed to RFMXING 806, MONDEP 808 and RDY_GEN 810 via a bus 820.
  • MONDEP 808 determines which dependencies have disappeared by comparing the tags of retiring or recently-retired instructions with the lower three bits of the renamed sources of each instruction. Information regarding retired instructons is sent to MONDEP 808 via a bus 828 from a retirement unit (not shown; the details of a retirement unit that can be used to generate these signals is disclosed in WO-A-9322722. If there is a match, then MONDEP 808 knows that the dependency has been removed and the outputs of MONDEP 808 outputs which instructions' inputs have been moved from the temp buffer to the register file. These outputs signals are sent to RFMXING 806 and RDY_GEN 810 via buses 822.
  • the instruction window holds eight instructions. Each cycle, at most three of those instructions can be retired. In the cycle after an instruction is retired, its tag is moved to the top of the FIFO. Therefore, to check what dependencies have been removed, MONDEP 808 compares each of the renamed sources of each instruction with the tags of the top three instructions in the FIFO. In a further embodiment MONDEP 808 can compare each renamed source with the tags of the instructions at the bottom of the FIFO that are about to be retired.
  • MONDEP 808 outputs a bit for each source of each instruction and the bits are sent to RFMXING and RDY_GEN blocks in the RRC. These bits are asserted when an instruction's dependency goes away and remain asserted until the instruction is retired.
  • RDY_GEN 810 determines when each instruction's sources are available and outputs this information via a bus 830. The difference between MONDEP 808 and RDY_GEN 810 is MONDEP 808 only monitors when instructions retire. An instruction does not have to wait until another instruction retires to use its result; it only needs to wait until it is done (an instruction is done when its result is entered into the temp buffer). Also, if an instruction has no dependencies, then it can be executed immediately. Information concerning whether an instruction is "done” is input to RDY_GEN 810 via a bus 832. "Done" signals come from done control logic (not shown). In connection with the present invention, the term “done” means the result of the instruction is in a temporary buffer or otherwise available at the output of a functional unit. (An example of done control logic may be found in WO-A-9320505.)
  • RDY_GEN 810 has one output for each source of all instructions in the window. The output for a particular instruction's source is assured if one of three conditions is true:
  • RFMXING 806 is used to generate the read addresses of the register files. It contains a collection of muxes for each read port of each register file. These muxes are selected by the outputs of the ISSUER and MONDEP 808. Read addresses for each port of each register file are output by RFMXING 806, via a bus 824. (A processor may have a separate register file for a floating point subprocessor and an integer subprocessor, for example.)
  • the circuit to generate the address for one register file port is shown in FIG. 9.
  • the ISSUER decides which instructions to execute and which register file ports to use for each instruction by sending select signals via a bus 826 to RFMXING 806.
  • MONDEP 808 decides which instructions sources have been moved from the register file and which are still inside the temp buffer via bus 822. For example, if one assumes that the ISSUER decides to execute instruction I n and I n is dependent on I n-1 ; then the ISSUER will select (via select signals 826) two top multiplexers (mux) 902 and 904 and choose I n RS (I n 's original source register address) and I n RS_TAG .
  • MONDEP 808 will select, using a third mux 906, the output of mux 902 on the left and send I n RS to the register file. If not, it will choose the output of mux 904 on the right and send the I n RS_TAG to the register file.

Landscapes

  • Engineering & Computer Science (AREA)
  • Software Systems (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Advance Control (AREA)

Description

  • The present invention relates to superscalar reduced instruction set computers (RISC), more particularly, the present invention relates to a register renaming circuit and method for superscalar RISC computers according to the preamble portions of claims 1 and 8.
  • From IEEE Mikro, Volume 11, No. 3, June 1991, pages 10 to 13, 63 to 73, V.Popescu et al. "The Metaflow Architecture" discloses a superscalar microprocessor executing instructions out of order and speculatively via DRIS, an integrated instruction shelving structure. The DRIS (deferred-scheduling, register-renaming instruction shelf) provides a temporary storage for instructions which move into the DRIS at issue time in the order in which they were issued. They stay there until they are removed, in the same order, at retire time. Entering an instruction into the DRIS automatically and uniquely renames its destination register. The issue logic determines the true data dependencies on earlier uncompleted instructions by searching the DRIS. The issue process performs besides writing each issue instruction into the DRIS, additional functions, in particular, ID location, register renaming and dependency checking. During ID location, each issued instruction receives an identifier unique among all shelf instructions that consists of an index into the DRIS plus a "color" bit. The issue process allocates IDs in strict numerical order, toggling the color bit when the index portion wraps around. Further the DRIS automatically renames registers by allocating storage for the result of every yet-unretired (shelf instruction). The ID allocated to the instruction identifies the alternate register storage by uniquely identifying the DRIS entry.
  • A more detailed description of some of the basic concepts discussed in this application is found in a number of references, including Mike Johnson, Superscalar Microprocessor Design (Prentice-Hall, Inc., Englewood Cliffs, New Jersey, 1991) (hereafter Johnson); John L. Hennessy et al., Computer Architecture - A Quantitative Approach (Morgan Kaufmann Publishers, Inc., San Mateo, California, 1990). Johnson's text, particularly Chapters 2, 6 and 7 provide an excellent discussion of the register renaming issues addressed by the present invention.
  • A major consideration in a superscalar RISC processor is to how to execute multiple instructions in parallel and out-of-order, without incurring data errors due to dependencies inherent in such execution. Data dependency checking, register renaming and instruction scheduling are integral aspects of the solution. A detailed discussion of storage conflicts, register renaming and dependency mechanisms has been proposed in WO-A-9320505 which constitutes prior art under Art 54(3) EPC and discloses a register renaming circuit (RRC) having a fixed instruction window. In the fixed instruction window, dependency checking and resource assignment is done on the same set of instructions until all the instructions in the set are completed. This means that there is a fixed relationship between each instruction's position in the instruction stream and the instruction number used for resource assignment.
  • For example, in an instruction stream with an instruction window of 4 instructions every fourth instruction mapps to instruction A (i.e., the first instruction in the window). This technique makes re-mapping of instruction very simple. In this case a 4-to-1 multiplexer is all that is necessary for each resource to forward a single instruction to that resource. However, the fixed format requires that the instruction window be advanced by a fixed amount, which results in somewhat inefficient processing.
  • When an instruction retires (an instruction can retire after it has been executed without exception and when all previous instructions have been executed and their results are stored in the register file), its result is moved into a main register file (i.e., the programmable visible register file) and if any instructions were dependent on that instruction, their renamed sources are not needed anymore. In the architecture disclosed in WO-A-9320505, all instructions' sources are renamed every cycle. This renaming technique requires many comparators for performing the dependency checks. More specifically, the source register addresses of each instruction must be compared to the destination register addresses of all preceding instructions in the instruction window every cycle.
  • The object of the invention is to provide a more efficient register renaming circuit and method requiring less comparators and permitting the processor to execute instructions in parallel and out of order.
  • This object is solved by the subject matters of claims 1 and 8.
  • A preferred embodiment of the present invention comprises storing the instructions in a variable advance instruction window, and assigning a tag to each instruction in the instruction window. The tag of each retired instruction is assigned to the next new instruction to be added to the instruction window. The results of instructions executed by the processor are stored in a temp buffer according to their corresponding tags to avoid output dependencie and anti-dependencies. The temp buffer therefore permits the processor to execute instructions out of order and in parallel.
  • Data dependency checks are performed only for each new instruction added to the instruction window. Operands of the instructions having input dependencies are often located in the temporary buffer, and the source register addresses of those instructions having dependencies are renamed according to the tags of the operands located in the temp buffer. The renamed source register addresses are then stored in a rename result register file.
  • The present invention will be apparent from the following more particular description of the preferred embodiments of the invention, as illustrated in the accompanying drawings.
  • A brief description of the drawings is as follows:
  • FIG. 1 shows a representative block diagram of a DDC equal compare circuit.
  • FIG. 2 shows a representative block diagram of an N-1 input priority encoder.
  • FIG. 3 shows a representative block diagram of the tag assignment logic (TAL).
  • FIG. 4 shows a representative block diagram of the TAL and priority encoder circuit.
  • FIG's. 5A and 5B show representative block diagrams of the register rename block.
  • FIG. 6 shows a representative block diagram of the register rename register file.
  • FIG. 7 shows a representative block diagram of the interconnection of the blocks of FIG's. 5B and 6.
  • FIG. 8 shows a representative high level block diagram including the RRC .
  • FIG. 9 shows a representative block diagram of a circuit to generate the address for one register file port.
  • The terms processor, CPU, and digital processor are often used interchangeably in this field. The term "processor" is used hereafter with the understanding that other similar terms could be substituted therefore without changing the underlying meaning of this disclosure.
  • The present invention is directed to a Register Renaming Circuit (RRC) which is part of a processor. The RRC permits the processor to execute instructions in parallel and out of order. In a preferred embodiment of the present invention, the processor has a variable advance instruction window (VAIW) for holding instructions from an instruction stream prior to execution. The RRC can be used with a fixed advance instruction window as well.
  • The VAIW in a preferred embodiment holds eight instructions, and up to four new instructions can be added to the top four locations of the VAIW in any one cycle.
  • In a VAIW, any one of instructions I0, I1, I2 and I3 can be mapped into the first location in the window (location A, for example). Tags are assigned to the instructions as the instructions enter the VAIW. The tags are stored in a first-in-first-out buffer (hereafter called a FIFO; not shown).
  • As an instruction advances in the VAIW by a variable amount, the tag associated with that instruction also advances in the FIFO by the same amount. When a new instruction enters the VAIW it is assigned the tag of the most recent instruction to leave the VAIW, thus tags are reused. Instructions can leave the VAIW by either retiring, or they can be flushed out if a branch is taken.
  • The tag of each instruction leaving the instruction window is returned to the head of the FIFO and re-used by the new instruction added to the window. However, the first instruction and tag in the FIFO always progress in order, because instructions always retire in order.
  • According to the present invention only new instructions in the VAIW need be checked for dependencies. This eliminates the need for excess comparators. New instructions in the window are therefore passed through the RRC. In order to reduce complexity by renaming the source registers for only those instructions that are new in the instruction window on a per-cycle basis, two assumptions are made:
  • 1. Each instruction 's tag remains constant as long as the instruction remains in the window. This tag is also associated with the location in a temp buffer (discussed below) that the corresponding instruction's output will be stored.
  • 2. At most, only a subset (In to In-1) of the instructions in the window (In to I0) can be new in any given cycle.
  • In a preferred embodiment of the present invention, the temp buffer (or temporary buffer) is part of the main register file. The register file contains 40 registers; registers 0-31 are the main registers (commonly called the programmer visible registers), and registers 32-39 comprise the temp buffer. The temp buffer and main register file share the same read ports. Thus, to read the data from temp buffer address 4, (100100) would be the address on the read address port, for example.
  • In order to perform dependency checking in the present invention, an RRC Inputs Register File (RIRF) is used to hold the source and destination register addresses of all instructions in the instruction window. As new instructions enter the window an instruction fetch unit (IFU: not shown) sends the instructions' source and destination register addresses to the RIRF. The source and destination register addresses are stored in the RIRF by tag number. The RIRF has one output for each instruction in the window and the source and destination register addresses are read from the RIRF and sent to the RRC.
  • The RRC performs the data dependency checking and the register renaming. The data dependency check is done by the Data Dependency Checker (DDC) and the rename is performed by the Tag Assignment Logic (TAL).
  • There are three kinds of data dependencies: input dependencies, anti-dependencies and output dependencies. An instruction is input dependent on a previous instruction if one of its inputs is the previous instruction's output; an instruction is anti-dependent if the address of one of its source registers (RS) is the same as the address of a later instruction's destination register (RD); and an instruction is output dependent if the address of its destination register is the same as the address of another instruction's destination register.
  • Dependencies limit the amount of parallelism that a computer can exploit. For example, if instruction A is input dependent on instruction B, then instruction A must not be executed until after instruction B is executed. Also, if instruction A and B are output dependent and instruction A comes first in the program, then instruction A's result must be written to the main register file before instruction B's. Finally, if instruction A is anti-dependent on instruction B, then instruction B's result must not be written to the main register file until after instruction A has begun executing. Output and anti- dependencies are usually avoided by use of the temp buffer. Input dependencies cannot be avoided and are located by the DDC.
  • The DDC locates input dependencies by comparing the register file addresses of each instruction's sources with the register file addresses of each previous instruction's destination. If an instruction's input data comes from the same register file address as a previous instruction's output data, then they are dependent (the term "dependent" will be used to mean "input dependent" for the remainder of this description).
  • It is possible that an instruction can be dependent on several previous instructions. When this happens, the RRC assumes that the programmer intended that the instruction be dependent on the most previous instruction. For example, if instruction 5 depends on instructions 3 and 1, then the RRC would assume that the programmer intended instruction 5 to use instruction 3's results and not instruction 1's.
  • A DDC equal compare circuit 100 for checking dependencies between instructions A and B in accordance with the present invention is shown in FIG. 1. The output (A=B?) of the DDC equal compare circuit 100 is sent to a priority encoder. A n-1 input priority encoder 200 is shown in FIG. 2. Priority encoder 200 checks the highest priority dependency for instruction n's source (InRS). The inputs at the top of priority encoder 200 are the data dependency comparisons of instruction n's source (InRS) with the destinations of all previous instructions (In-1RD-I0RD), as determined by equal compare circuits 202. For example, if the xth bit of the priority encoder output is asserted, then instruction n is input dependent on instruction x.
  • The present invention avoids the problems caused by output and anti-dependencies by storing the results of all instructions in the temp buffer and then moving the results into the main register file in program order. For example, if instruction 1 finishes before instruction 0, its result will be written to the register file after instruction 0's result is written to the register file. The use of the temp buffer allows the processor to execute instructions out of order and in parallel. Since the results of the instructions are moved to the main register file in order, output and anti-dependencies do not cause a problem.
  • Since the result of an instruction can sit in the temp buffer for a long time before it gets moved to the main register file, instructions that are dependent on that instruction will also have to wait. In order to improve performance, the present invention includes a means with which to use data that is in the temp buffer. That means is the Tag Assignment Logic (TAL).
  • The TAL determines the location in the temp buffer of the operands of dependent instructions. As noted above all instructions are assigned a tag that remains constant while the instruction is in the window, and there is one location in the temp buffer for each instruction in the window. Thus, the processor implementing the present invention uses the tag of an instruction as the temp buffer address of that instruction's result.
  • Since the TAL knows where every instruction's result is stored, and since it also knows (from the DDC) where the dependencies are between instructions, the TAL can determine the location in the temp buffer of each instruction's inputs.
  • A representative block diagram of a TAL 300 used to determine the location of instruction n's source (RS) is shown in FIG. 3. The outputs of the priority encoder are connected as select lines (as shown generally at 302) to select the In-1 through I0 TAGs, which are input at the top of TAL 300. TAL 300 thus outputs the temp buffer address of instruction n's source.
  • A complete rename circuit for instruction n's source register is shown in FIG. 4. The term for the renamed register file address of instruction n's source is INRS_TAG.
  • A representative block diagram of a rename circuit 500 of the present embodiment is shown in FIG. 5A. The address of a new instruction's source register (InRS) is shown input at the top of the rename circuit 500. The destination register addresses of all preceding instructions in the window are input to rename circuit 500, as shown generally at 502. In addition, all the tags of all preceding instructions in the window are input to rename circuit 500, as shown generally at 504. Rename circuit 500 outputs a tag for the new instruction's source register (InRS), as shown at 506. The new InRS tag is assigned by rename circuit 500 according to any dependencies, as discussed above in connection with the other embodiment(s). If the instruction has no dependencies the address input at the top input is simply passed to the output. Given a VAIW of 8 instructions and assuming that the temp buffers 116 have the 8 highest addresses of the 40 total registers, the most significant bit of the rename circuit 500 output indicates whether the result is in the main register file or the temp buffer.
  • Renaming circuits 508 for renaming the source registers of a plurality of instructions are shown in FIG. 5B. The number "i" in FIG. 5B corresponds to the maximum number of instructions in the window that can be new. In a preferred embodiment "i" is equal to 3; thus requiring 4 rename circuits.
  • Because renaming only happens when a new instruction enters the window, some technique is needed to store the outputs of the RRC. One technique would be to store the RRC results in a FIFO whenever the instruction window advances. The present embodiment, however, stores the renamed registers in a separate register file (discussed below). Since each instruction's tag stays constant, the renamed source register results from the rename circuits can be stored by tag number. The register file for storing the rename results therefore has one write port for each new instruction in the window and one read port for each instruction in the window.
  • A representative block diagram of a rename result register file (RRRF) 600 is shown in FIG. 6. The renamed results are input as "WRITE DATA", as shown generally at 601. "READ ADDRESS" and "WRITE ADDRESS" tags are input to register file 600, as shown generally at 602 and 604, respectively. Renamed results for all the sources of all instructions in the window are available as "READ DATA", as shown generally at 606. FIG. 7 shows rename circuits 508 connected to rename result register file 600.
  • When an instruction retires its result is moved into the main register file. If any instructions were dependent on that instruction, their renamed sources are not needed anymore.
  • The area to which new instructions can enter the instruction window (in this embodiment the area is the top four locations), are those locations which are register renamed. Once an instruction leases that area of the window it is no longer renamed. The RRC of the present invention renames an instruction's source register when it enters the window, so there needs to be a mechanism to detect which instructions' sources have been moved to the register file and to replace the renamed source register address with the original source register address. The first part of that mechanism is called MGNDEP (as in "monitor dependencies") and the second part is called RFMXING. In addition, a source register ready generator (RDY_GEN) is used to determine when each instruction's sources are available.
  • A representative high level block diagram of the RIRF, RRC, RRRF, MONDEP, RDY_GEN and RFMXING (labeled as 802, 804, 600, 806, 808 and 810, respectively) is shown in FIG. 8. Each block 802, 804, 600, 806, 808 and 810 receives the tags of all instructions in the instruction window from the tag FIFO (not shown). Implementation of the tag FIFO will become obvious to one skilled in the art.
  • Source and destination register addresses of new instructions from the IFU (not shown) are sent to RIRF 802 via a bus 812, and are accessed by RRC 804 via a bus 814. The source registers of all instructions are passed to RFMXING 806 via a bus 816. Renamed source registers of all instructions are stored in RRRF 600 via a bus 818. The stored renamed source registers of all instructions are passed to RFMXING 806, MONDEP 808 and RDY_GEN 810 via a bus 820.
  • MONDEP 808 determines which dependencies have disappeared by comparing the tags of retiring or recently-retired instructions with the lower three bits of the renamed sources of each instruction. Information regarding retired instructons is sent to MONDEP 808 via a bus 828 from a retirement unit (not shown; the details of a retirement unit that can be used to generate these signals is disclosed in WO-A-9322722. If there is a match, then MONDEP 808 knows that the dependency has been removed and the outputs of MONDEP 808 outputs which instructions' inputs have been moved from the temp buffer to the register file. These outputs signals are sent to RFMXING 806 and RDY_GEN 810 via buses 822.
  • In a preferred embodiment of the present invention, the instruction window holds eight instructions. Each cycle, at most three of those instructions can be retired. In the cycle after an instruction is retired, its tag is moved to the top of the FIFO. Therefore, to check what dependencies have been removed, MONDEP 808 compares each of the renamed sources of each instruction with the tags of the top three instructions in the FIFO. In a further embodiment MONDEP 808 can compare each renamed source with the tags of the instructions at the bottom of the FIFO that are about to be retired.
  • MONDEP 808 outputs a bit for each source of each instruction and the bits are sent to RFMXING and RDY_GEN blocks in the RRC. These bits are asserted when an instruction's dependency goes away and remain asserted until the instruction is retired.
  • RDY_GEN 810 determines when each instruction's sources are available and outputs this information via a bus 830. The difference between MONDEP 808 and RDY_GEN 810 is MONDEP 808 only monitors when instructions retire. An instruction does not have to wait until another instruction retires to use its result; it only needs to wait until it is done (an instruction is done when its result is entered into the temp buffer). Also, if an instruction has no dependencies, then it can be executed immediately. Information concerning whether an instruction is "done" is input to RDY_GEN 810 via a bus 832. "Done" signals come from done control logic (not shown). In connection with the present invention, the term "done" means the result of the instruction is in a temporary buffer or otherwise available at the output of a functional unit. (An example of done control logic may be found in WO-A-9320505.)
  • RDY_GEN 810 has one output for each source of all instructions in the window. The output for a particular instruction's source is assured if one of three conditions is true:
  • The source was never dependent on any other instruction.
  • The instruction that the source was dependent on is done and its result is in the temp buffer.
  • The instruction that the source was dependent on is retired and its result has been moved from the temp buffer to the register file.
  • These outputs 830 of RDY_GEN 810 go to the ISSUER which determines which instruction(s) is to issued based on functional unit availability and lack of dependencies.
  • RFMXING 806 is used to generate the read addresses of the register files. It contains a collection of muxes for each read port of each register file. These muxes are selected by the outputs of the ISSUER and MONDEP 808. Read addresses for each port of each register file are output by RFMXING 806, via a bus 824. (A processor may have a separate register file for a floating point subprocessor and an integer subprocessor, for example.)
  • The circuit to generate the address for one register file port is shown in FIG. 9. The ISSUER decides which instructions to execute and which register file ports to use for each instruction by sending select signals via a bus 826 to RFMXING 806. MONDEP 808 decides which instructions sources have been moved from the register file and which are still inside the temp buffer via bus 822. For example, if one assumes that the ISSUER decides to execute instruction In and In is dependent on In-1 ; then the ISSUER will select (via select signals 826) two top multiplexers (mux) 902 and 904 and choose InRS (In's original source register address) and InRS_TAG. If it has, MONDEP 808 will select, using a third mux 906, the output of mux 902 on the left and send InRS to the register file. If not, it will choose the output of mux 904 on the right and send the InRS_TAG to the register file.

Claims (12)

  1. A system for renaming source registers of at least one instruction in an instruction window, comprising:
    control logic (300) that assigns a tag to each new instruction that enters the instruction window;
    a recycling queue comprising a plurality of slots equal in number to a predetermined size of the instruction window, each of said plurality of slots containing one of said tags, wherein an order defined by a position of said assigned tags in said recycling queue corresponds to an order of instructions in the instruction window;
    selecting means (904) for selecting a tag assigned to a first instruction as a register address of a source register of a second instruction if said source register of said second instruction is dependent on said first instruction;
    characterized in that
    said tag comprises a unique address in a temporary buffer (600) where instruction execution results are stored;
    said selected tag is a renamed register address for said source register of said second instruction; and
    a register file (600) stores renamed register addresses at address locations indicated by said tags, wherein a tag assigned to said second instruction, when applied to a read address port of said register file, outputs said renamed register
    address for said source register of said second instruction at a read data port of said register file (600).
  2. The system of claim 1, further comprising dependency check means (100) for determining whether a source register of said second instruction is dependent on an instruction result of said first instruction.
  3. The system of claim 2, wherein said dependency check means (100) comprises means (200) for determining a highest priority dependency for said first instruction.
  4. The system of one of claims 1 - 3, wherein the instruction window is a variable advance instruction window.
  5. The system of one of claims 1 - 4, further comprising:
    means for determining whether said first instruction has retired, wherein retirement comprises the step of transferring an execution result from said temporary buffer to a main register file; and
    means for replacing a renamed register address of said second instruction with a main register file address if said first instruction has retired to allow said second instruction to retrieve said source operand from said main register file.
  6. The system of one of claims 1 - 5, further comprising means for comparing a tag of a retired instruction with renamed source addresses to determine whether a dependency has disappeared.
  7. A computer system, comprising:
    a memory unit for storing program instructions;
    a bus coupled to said memory unit for retrieving said program instructions; and
    a processor coupled to said bus, wherein said processor comprises a register renaming system according to one of claims 1 to 6.
  8. A method for renaming source registers of at least one instruction in an instruction window, comprising the steps of:
    (1) assigning a tag that is stored in a recycling queue to an instruction entering the instruction window, wherein said recycling queue comprises a plurality of slots equal in number to a predetermined size of the instruction window, each of said plurality of slots containing one of said tags, wherein an order defined by a position of said assigned tags in said recycling queue corresponds to an order of instructions in the instruction window;
    (2) selecting a tag assigned to a first instruction as a register address of a source register of a second instruction if said source register of said second instruction is dependent on said first instruction;
    characterized in that
    said tag comprises a unique address in a temporary buffer that stores instruction execution results;
    said selected tag is a renamed register address for said source register of said second instruction; and by
       (3) storing renamed register addresses in a register file at address locations indicated by said tags, wherein a tag assigned to said second instruction, when applied to a read address port of said register file, outputs said renamed register address for said source register of said second instruction at a read data port of said register file.
  9. The method of claim 8, wherein said step (2) comprises the step of determining whether a source register of said second instruction is dependent on an instruction result of said first instruction.
  10. The method of claim 9, further comprising the step of determining a highest priority dependency for said first instruction.
  11. The method of one of claims 8 - 10, further comprising the steps of:
    (4) determining whether said first instruction has retired, wherein retirement comprises the step of transferring an execution result from said temporary buffer to a main register file; and
    (5) replacing a renamed register address of said second instruction with a main register file address if said first instruction has retired to allow said second instruction to retrieve said source operand from said main register file.
  12. The method of one of claims 8 - 11, further comprising the step of comparing a tag of a retired instruction with renamed source addresses to determine whether a dependency has disappeared.
EP98103512A 1992-12-31 1993-12-16 System and method for register renaming Expired - Lifetime EP0849665B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP01107071A EP1107111A3 (en) 1992-12-31 1993-12-16 System and method for register renaming

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US99794892A 1992-12-31 1992-12-31
US997948 1992-12-31
EP94904479A EP0682789B1 (en) 1992-12-31 1993-12-16 System and method for register renaming

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
EP94904479A Division EP0682789B1 (en) 1992-12-31 1993-12-16 System and method for register renaming

Related Child Applications (1)

Application Number Title Priority Date Filing Date
EP01107071A Division EP1107111A3 (en) 1992-12-31 1993-12-16 System and method for register renaming

Publications (3)

Publication Number Publication Date
EP0849665A2 EP0849665A2 (en) 1998-06-24
EP0849665A3 EP0849665A3 (en) 1998-07-08
EP0849665B1 true EP0849665B1 (en) 2001-10-04

Family

ID=25544591

Family Applications (3)

Application Number Title Priority Date Filing Date
EP98103512A Expired - Lifetime EP0849665B1 (en) 1992-12-31 1993-12-16 System and method for register renaming
EP01107071A Withdrawn EP1107111A3 (en) 1992-12-31 1993-12-16 System and method for register renaming
EP94904479A Expired - Lifetime EP0682789B1 (en) 1992-12-31 1993-12-16 System and method for register renaming

Family Applications After (2)

Application Number Title Priority Date Filing Date
EP01107071A Withdrawn EP1107111A3 (en) 1992-12-31 1993-12-16 System and method for register renaming
EP94904479A Expired - Lifetime EP0682789B1 (en) 1992-12-31 1993-12-16 System and method for register renaming

Country Status (7)

Country Link
US (9) US5590295A (en)
EP (3) EP0849665B1 (en)
JP (1) JP3531166B2 (en)
KR (1) KR100292300B1 (en)
DE (2) DE69320991T2 (en)
HK (2) HK1025161A1 (en)
WO (1) WO1994016384A1 (en)

Families Citing this family (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5539911A (en) 1991-07-08 1996-07-23 Seiko Epson Corporation High-performance, superscalar-based computer system with out-of-order instruction execution
US5493687A (en) 1991-07-08 1996-02-20 Seiko Epson Corporation RISC microprocessor architecture implementing multiple typed register sets
DE69311330T2 (en) 1992-03-31 1997-09-25 Seiko Epson Corp., Tokio/Tokyo COMMAND SEQUENCE PLANNING FROM A RISC SUPER SCALAR PROCESSOR
EP0638183B1 (en) 1992-05-01 1997-03-05 Seiko Epson Corporation A system and method for retiring instructions in a superscalar microprocessor
WO1994016384A1 (en) 1992-12-31 1994-07-21 Seiko Epson Corporation System and method for register renaming
US5628021A (en) * 1992-12-31 1997-05-06 Seiko Epson Corporation System and method for assigning tags to control instruction processing in a superscalar processor
US5559976A (en) * 1994-03-31 1996-09-24 International Business Machines Corporation System for instruction completion independent of result write-back responsive to both exception free completion of execution and completion of all logically prior instructions
US5644742A (en) * 1995-02-14 1997-07-01 Hal Computer Systems, Inc. Processor structure and method for a time-out checkpoint
US6813699B1 (en) 1995-06-02 2004-11-02 Transmeta Corporation Speculative address translation for processor using segmentation and optional paging
US5758117A (en) * 1995-12-14 1998-05-26 International Business Machines Corporation Method and system for efficiently utilizing rename buffers to reduce dispatch unit stalls in a superscalar processor
US6298435B1 (en) * 1996-04-16 2001-10-02 International Business Machines Corporation Methods and apparatus for exploiting virtual buffers to increase instruction parallelism in a pipelined processor
US6108769A (en) 1996-05-17 2000-08-22 Advanced Micro Devices, Inc. Dependency table for reducing dependency checking hardware
US5875340A (en) * 1996-05-31 1999-02-23 Hewlett-Packard Company Optimized storage system and method for a processor that executes instructions out of order
US5652774A (en) * 1996-07-08 1997-07-29 International Business Machines Corporation Method and apparatus for decreasing the cycle times of a data processing system
US5826070A (en) * 1996-08-30 1998-10-20 International Business Machines Corporation Apparatus and method for maintaining status flags and condition codes using a renaming technique in an out of order floating point execution unit
US5765017A (en) * 1997-01-13 1998-06-09 International Business Machines Corporation Method and system in a data processing system for efficient management of an indication of a status of each of multiple registers
US5974538A (en) * 1997-02-21 1999-10-26 Wilmot, Ii; Richard Byron Method and apparatus for annotating operands in a computer system with source instruction identifiers
US5996068A (en) * 1997-03-26 1999-11-30 Lucent Technologies Inc. Method and apparatus for renaming registers corresponding to multiple thread identifications
US5884070A (en) * 1997-06-25 1999-03-16 Sun Microsystems, Inc. Method for processing single precision arithmetic operations in system where two single precision registers are aliased to one double precision register
US6094719A (en) * 1997-06-25 2000-07-25 Sun Microsystems, Inc. Reducing data dependent conflicts by converting single precision instructions into microinstructions using renamed phantom registers in a processor having double precision registers
EP1012707B1 (en) * 1997-08-06 2006-07-26 Advanced Micro Devices, Inc. A dependency table for reducing dependency checking hardware
JP3452771B2 (en) * 1997-10-02 2003-09-29 富士通株式会社 Command control system and method
US6018798A (en) * 1997-12-18 2000-01-25 Advanced Micro Devices, Inc. Floating point unit using a central window for storing instructions capable of executing multiple instructions in a single clock cycle
US6175910B1 (en) * 1997-12-19 2001-01-16 International Business Machines Corportion Speculative instructions exection in VLIW processors
US6065110A (en) * 1998-02-09 2000-05-16 International Business Machines Corporation Method and apparatus for loading an instruction buffer of a processor capable of out-of-order instruction issue
US6393552B1 (en) 1998-06-19 2002-05-21 International Business Machines Corporation Method and system for dividing a computer processor register into sectors
US6336160B1 (en) 1998-06-19 2002-01-01 International Business Machines Corporation Method and system for dividing a computer processor register into sectors and storing frequently used values therein
US6192465B1 (en) * 1998-09-21 2001-02-20 Advanced Micro Devices, Inc. Using multiple decoders and a reorder queue to decode instructions out of order
JP2000163265A (en) 1998-11-30 2000-06-16 Nec Corp Instruction issuing circuit
US7634635B1 (en) 1999-06-14 2009-12-15 Brian Holscher Systems and methods for reordering processor instructions
US7089404B1 (en) 1999-06-14 2006-08-08 Transmeta Corporation Method and apparatus for enhancing scheduling in an advanced microprocessor
US6748589B1 (en) 1999-10-20 2004-06-08 Transmeta Corporation Method for increasing the speed of speculative execution
US6918119B2 (en) * 2000-04-20 2005-07-12 International Business Machines Corporation Method and system to improve usage of an instruction window buffer in multi-processor, parallel processing environments
GB2367406B (en) 2000-06-13 2002-06-05 Siroyan Ltd Predicated execution of instructions in processors
US6880154B2 (en) * 2001-06-29 2005-04-12 Intel Corporation Alias-free test for dynamic array structures
JP2004318502A (en) * 2003-04-16 2004-11-11 Matsushita Electric Ind Co Ltd Microprocessor with power control function, and device for converting instruction
US20080282034A1 (en) * 2005-09-19 2008-11-13 Via Technologies, Inc. Memory Subsystem having a Multipurpose Cache for a Stream Graphics Multiprocessor
US7454599B2 (en) * 2005-09-19 2008-11-18 Via Technologies, Inc. Selecting multiple threads for substantially concurrent processing
US8458444B2 (en) * 2009-04-22 2013-06-04 Oracle America, Inc. Apparatus and method for handling dependency conditions between floating-point instructions
US8335912B2 (en) * 2009-04-22 2012-12-18 Oracle America, Inc. Logical map table for detecting dependency conditions between instructions having varying width operand values
US20100274961A1 (en) * 2009-04-22 2010-10-28 Golla Robert T Physically-indexed logical map table
US8504805B2 (en) * 2009-04-22 2013-08-06 Oracle America, Inc. Processor operating mode for mitigating dependency conditions between instructions having different operand sizes
US20110238962A1 (en) * 2010-03-23 2011-09-29 International Business Machines Corporation Register Checkpointing for Speculative Modes of Execution in Out-of-Order Processors
US10649780B2 (en) * 2014-04-01 2020-05-12 The Regents Of The University Of Michigan Data processing apparatus and method for executing a stream of instructions out of order with respect to original program order
US20150277925A1 (en) * 2014-04-01 2015-10-01 The Regents Of The University Of Michigan Data processing apparatus and method for executing a stream of instructions out of order with respect to original program order
US10496437B2 (en) 2017-11-14 2019-12-03 International Business Machines Corporation Context switch by changing memory pointers
US10698686B2 (en) 2017-11-14 2020-06-30 International Business Machines Corporation Configurable architectural placement control
US10642757B2 (en) 2017-11-14 2020-05-05 International Business Machines Corporation Single call to perform pin and unpin operations
US10558366B2 (en) 2017-11-14 2020-02-11 International Business Machines Corporation Automatic pinning of units of memory
US10552070B2 (en) 2017-11-14 2020-02-04 International Business Machines Corporation Separation of memory-based configuration state registers based on groups
US10901738B2 (en) 2017-11-14 2021-01-26 International Business Machines Corporation Bulk store and load operations of configuration state registers
US10761983B2 (en) 2017-11-14 2020-09-01 International Business Machines Corporation Memory based configuration state registers
US10664181B2 (en) 2017-11-14 2020-05-26 International Business Machines Corporation Protecting in-memory configuration state registers
US10635602B2 (en) 2017-11-14 2020-04-28 International Business Machines Corporation Address translation prior to receiving a storage reference using the address to be translated
US10592164B2 (en) 2017-11-14 2020-03-17 International Business Machines Corporation Portions of configuration state registers in-memory
US10761751B2 (en) 2017-11-14 2020-09-01 International Business Machines Corporation Configuration state registers grouped based on functional affinity
US10996957B1 (en) 2019-06-20 2021-05-04 Marvell Asia Pte, Ltd. System and method for instruction mapping in an out-of-order processor
US11036515B1 (en) 2019-06-20 2021-06-15 Marvell Asia Pte, Ltd. System and method for instruction unwinding in an out-of-order processor
WO2022078599A1 (en) * 2020-10-14 2022-04-21 Telefonaktiebolaget Lm Ericsson (Publ) Apparatus and method for simultaneous multithreaded instruction scheduling in a microprocessor

Family Cites Families (223)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3346851A (en) 1964-07-08 1967-10-10 Control Data Corp Simultaneous multiprocessing computer system
US3718912A (en) 1970-12-22 1973-02-27 Ibm Instruction execution unit
US3789365A (en) 1971-06-03 1974-01-29 Bunker Ramo Processor interrupt system
US3771138A (en) 1971-08-31 1973-11-06 Ibm Apparatus and method for serializing instructions from two independent instruction streams
US3913074A (en) 1973-12-18 1975-10-14 Honeywell Inf Systems Search processing apparatus
US4034349A (en) 1976-01-29 1977-07-05 Sperry Rand Corporation Apparatus for processing interrupts in microprocessing systems
US4128880A (en) 1976-06-30 1978-12-05 Cray Research, Inc. Computer vector register processing
US4212076A (en) 1976-09-24 1980-07-08 Giddings & Lewis, Inc. Digital computer structure providing arithmetic and boolean logic operations, the latter controlling the former
US4315314A (en) 1977-12-30 1982-02-09 Rca Corporation Priority vectored interrupt having means to supply branch address directly
US4200927A (en) 1978-01-03 1980-04-29 International Business Machines Corporation Multi-instruction stream branch processing mechanism
US4228495A (en) 1978-12-19 1980-10-14 Allen-Bradley Company Multiprocessor numerical control system
US4315308A (en) 1978-12-21 1982-02-09 Intel Corporation Interface between a microprocessor chip and peripheral subsystems
US4296470A (en) 1979-06-21 1981-10-20 International Business Machines Corp. Link register storage and restore system for use in an instruction pre-fetch micro-processor interrupt system
JPS5616248A (en) 1979-07-17 1981-02-17 Matsushita Electric Ind Co Ltd Processing system for interruption
JPS6028015B2 (en) 1980-08-28 1985-07-02 日本電気株式会社 information processing equipment
US4434461A (en) 1980-09-15 1984-02-28 Motorola, Inc. Microprocessor with duplicate registers for processing interrupts
JPS5757345A (en) 1980-09-24 1982-04-06 Toshiba Corp Data controller
US4574349A (en) 1981-03-30 1986-03-04 International Business Machines Corp. Apparatus for addressing a larger number of instruction addressable central processor registers than can be identified by a program instruction
US4814979A (en) 1981-04-01 1989-03-21 Teradata Corporation Network to transmit prioritized subtask pockets to dedicated processors
JPS57204125A (en) 1981-06-10 1982-12-14 Hitachi Ltd Electron-ray drawing device
US4482950A (en) 1981-09-24 1984-11-13 Dshkhunian Valery Single-chip microcomputer
US4498134A (en) 1982-01-26 1985-02-05 Hughes Aircraft Company Segregator functional plane for use in a modular array processor
JPS58151655A (en) * 1982-03-03 1983-09-08 Fujitsu Ltd Information processing device
JPS5932045A (en) * 1982-08-16 1984-02-21 Hitachi Ltd Information processor
US4500963A (en) 1982-11-29 1985-02-19 The United States Of America As Represented By The Secretary Of The Army Automatic layout program for hybrid microcircuits (HYPAR)
US4597054A (en) 1982-12-02 1986-06-24 Ncr Corporation Arbiter circuit and method
US4594655A (en) 1983-03-14 1986-06-10 International Business Machines Corporation (k)-Instructions-at-a-time pipelined processor for parallel execution of inherently sequential instructions
US4807115A (en) * 1983-10-07 1989-02-21 Cornell Research Foundation, Inc. Instruction issuing mechanism for processors with multiple functional units
GB8329509D0 (en) 1983-11-04 1983-12-07 Inmos Ltd Computer
JPS60120439A (en) 1983-12-05 1985-06-27 Nec Corp Operation processor
US4561051A (en) 1984-02-10 1985-12-24 Prime Computer, Inc. Memory access method and apparatus in multiple processor systems
JPS60225943A (en) 1984-04-25 1985-11-11 Hitachi Ltd Exceptional interruption processing system
US4648045A (en) 1984-05-23 1987-03-03 The Board Of Trustees Of The Leland Standford Jr. University High speed memory and processor system for raster display
JPS6140650A (en) 1984-08-02 1986-02-26 Nec Corp Microcomputer
US4991081A (en) 1984-10-31 1991-02-05 Texas Instruments Incorporated Cache memory addressable by both physical and virtual addresses
US4775927A (en) 1984-10-31 1988-10-04 International Business Machines Corporation Processor including fetch operation for branch instruction with control tag
JPH0652784B2 (en) 1984-12-07 1994-07-06 富士通株式会社 Gate array integrated circuit device and manufacturing method thereof
US4829467A (en) 1984-12-21 1989-05-09 Canon Kabushiki Kaisha Memory controller including a priority order determination circuit
US5255384A (en) * 1985-02-22 1993-10-19 Intergraph Corporation Memory address translation system having modifiable and non-modifiable translation mechanisms
US4714994A (en) 1985-04-30 1987-12-22 International Business Machines Corp. Instruction prefetch buffer control
JPH0762823B2 (en) 1985-05-22 1995-07-05 株式会社日立製作所 Data processing device
US4613941A (en) 1985-07-02 1986-09-23 The United States Of America As Represented By The Secretary Of The Army Routing method in computer aided customization of a two level automated universal array
US4945479A (en) 1985-07-31 1990-07-31 Unisys Corporation Tightly coupled scientific processing system
US4719569A (en) 1985-10-11 1988-01-12 Sun Microsystems, Inc. Arbitrator for allocating access to data processing resources
US4722049A (en) * 1985-10-11 1988-01-26 Unisys Corporation Apparatus for out-of-order program execution
JPS62152043A (en) 1985-12-26 1987-07-07 Nec Corp Control system for instruction code access
DE3751503T2 (en) 1986-03-26 1996-05-09 Hitachi Ltd Data processor in pipeline structure with the ability to decode and execute multiple instructions in parallel.
JP2545789B2 (en) 1986-04-14 1996-10-23 株式会社日立製作所 Information processing device
US4903196A (en) * 1986-05-02 1990-02-20 International Business Machines Corporation Method and apparatus for guaranteeing the logical integrity of data in the general purpose registers of a complex multi-execution unit uniprocessor
US4811208A (en) 1986-05-16 1989-03-07 Intel Corporation Stack frame cache on a microprocessor chip
JP2684362B2 (en) 1986-06-18 1997-12-03 株式会社日立製作所 Variable length data storage method
US4814978A (en) 1986-07-15 1989-03-21 Dataflow Computer Corporation Dataflow processing element, multiprocessor, and processes
JPS6324428A (en) 1986-07-17 1988-02-01 Mitsubishi Electric Corp Cache memory
US4766566A (en) 1986-08-18 1988-08-23 International Business Machines Corp. Performance enhancement scheme for a RISC type VLSI processor using dual execution units for parallel instruction processing
JPS6393041A (en) 1986-10-07 1988-04-23 Mitsubishi Electric Corp Computer
JPH0793358B2 (en) 1986-11-10 1995-10-09 日本電気株式会社 Block placement processing method
US4841453A (en) 1986-11-10 1989-06-20 Ibm Corporation Multidirectional scan and print capability
JPS63131230A (en) * 1986-11-21 1988-06-03 Hitachi Ltd Information processor
JPH0810430B2 (en) 1986-11-28 1996-01-31 株式会社日立製作所 Information processing device
US5283903A (en) 1986-12-25 1994-02-01 Nec Corporation Priority selector
US5226170A (en) 1987-02-24 1993-07-06 Digital Equipment Corporation Interface between processor and special instruction processor in digital data processing system
US5179689A (en) 1987-03-13 1993-01-12 Texas Instruments Incorporated Dataprocessing device with instruction cache
US4833599A (en) 1987-04-20 1989-05-23 Multiflow Computer, Inc. Hierarchical priority branch handling for parallel execution in a parallel processor
US4858116A (en) 1987-05-01 1989-08-15 Digital Equipment Corporation Method and apparatus for managing multiple lock indicators in a multiprocessor computer system
US4811296A (en) * 1987-05-15 1989-03-07 Analog Devices, Inc. Multi-port register file with flow-through of data
JPH07113903B2 (en) 1987-06-26 1995-12-06 株式会社日立製作所 Cache storage control method
US4992938A (en) * 1987-07-01 1991-02-12 International Business Machines Corporation Instruction control mechanism for a computing system with register renaming, map table and queues indicating available registers
US5134561A (en) 1987-07-20 1992-07-28 International Business Machines Corporation Computer system with logic for writing instruction identifying data into array control lists for precise post-branch recoveries
US4901233A (en) * 1987-07-20 1990-02-13 International Business Machines Corporation Computer system with logic for writing instruction identifying data into array control lists for precise post-branch recoveries
US5150309A (en) 1987-08-04 1992-09-22 Texas Instruments Incorporated Comprehensive logic circuit layout system
US4980817A (en) 1987-08-31 1990-12-25 Digital Equipment Vector register system for executing plural read/write commands concurrently and independently routing data to plural read/write ports
US4991078A (en) 1987-09-29 1991-02-05 Digital Equipment Corporation Apparatus and method for a pipelined central processing unit in a data processing system
EP0312764A3 (en) 1987-10-19 1991-04-10 International Business Machines Corporation A data processor having multiple execution units for processing plural classes of instructions in parallel
US5089951A (en) 1987-11-05 1992-02-18 Kabushiki Kaisha Toshiba Microcomputer incorporating memory
US5197136A (en) 1987-11-12 1993-03-23 Matsushita Electric Industrial Co., Ltd. Processing system for branch instruction
US4823201A (en) 1987-11-16 1989-04-18 Technology, Inc. 64 Processor for expanding a compressed video signal
US5185878A (en) 1988-01-20 1993-02-09 Advanced Micro Device, Inc. Programmable cache memory as well as system incorporating same and method of operating programmable cache memory
US4926323A (en) 1988-03-03 1990-05-15 Advanced Micro Devices, Inc. Streamlined instruction processor
JPH01228865A (en) 1988-03-09 1989-09-12 Minolta Camera Co Ltd Printer controller
US5187796A (en) 1988-03-29 1993-02-16 Computer Motion, Inc. Three-dimensional vector co-processor having I, J, and K register files and I, J, and K execution units
US5301278A (en) 1988-04-29 1994-04-05 International Business Machines Corporation Flexible dynamic memory controller
US5003462A (en) 1988-05-31 1991-03-26 International Business Machines Corporation Apparatus and method for implementing precise interrupts on a pipelined processor with multiple functional units with separate address translation interrupt means
US4897810A (en) 1988-06-13 1990-01-30 Advanced Micro Devices, Inc. Asynchronous interrupt status bit circuit
US5261057A (en) 1988-06-30 1993-11-09 Wang Laboratories, Inc. I/O bus to system interface
US5097409A (en) 1988-06-30 1992-03-17 Wang Laboratories, Inc. Multi-processor system with cache memories
JP2761506B2 (en) 1988-07-08 1998-06-04 株式会社日立製作所 Main memory controller
US5032985A (en) 1988-07-21 1991-07-16 International Business Machines Corporation Multiprocessor system with memory fetch buffer invoked during cross-interrogation
US5148536A (en) 1988-07-25 1992-09-15 Digital Equipment Corporation Pipeline having an integral cache which processes cache misses and loads data in parallel
US5291615A (en) 1988-08-11 1994-03-01 Kabushiki Kaisha Toshiba Instruction pipeline microprocessor
US4974155A (en) 1988-08-15 1990-11-27 Evans & Sutherland Computer Corp. Variable delay branch system
US5101341A (en) 1988-08-25 1992-03-31 Edgcore Technology, Inc. Pipelined system for reducing instruction access time by accumulating predecoded instruction bits a FIFO
US5167035A (en) 1988-09-08 1992-11-24 Digital Equipment Corporation Transferring messages between nodes in a network
DE68927218T2 (en) 1988-10-18 1997-02-06 Hewlett Packard Co Method and device for status code in a central processor
JP2810068B2 (en) 1988-11-11 1998-10-15 株式会社日立製作所 Processor system, computer system, and instruction processing method
JPH0769811B2 (en) 1988-12-21 1995-07-31 松下電器産業株式会社 Data processing device
US5148533A (en) 1989-01-05 1992-09-15 Bull Hn Information Systems Inc. Apparatus and method for data group coherency in a tightly coupled data processing system with plural execution and data cache units
US5125092A (en) 1989-01-09 1992-06-23 International Business Machines Corporation Method and apparatus for providing multiple condition code fields to to allow pipelined instructions contention free access to separate condition codes
JP2736092B2 (en) * 1989-01-10 1998-04-02 株式会社東芝 Buffer device
US5127091A (en) 1989-01-13 1992-06-30 International Business Machines Corporation System for reducing delay in instruction execution by executing branch instructions in separate processor while dispatching subsequent instructions to primary processor
US5067069A (en) * 1989-02-03 1991-11-19 Digital Equipment Corporation Control of multiple functional units with parallel operation in a microcoded execution unit
US4985825A (en) 1989-02-03 1991-01-15 Digital Equipment Corporation System for delaying processing of memory access exceptions until the execution stage of an instruction pipeline of a virtual memory system based digital computer
US5222223A (en) 1989-02-03 1993-06-22 Digital Equipment Corporation Method and apparatus for ordering and queueing multiple memory requests
US5142633A (en) * 1989-02-03 1992-08-25 Digital Equipment Corporation Preprocessing implied specifiers in a pipelined processor
US5109495A (en) * 1989-02-03 1992-04-28 Digital Equipment Corp. Method and apparatus using a source operand list and a source operand pointer queue between the execution unit and the instruction decoding and operand processing units of a pipelined data processor
US5125083A (en) 1989-02-03 1992-06-23 Digital Equipment Corporation Method and apparatus for resolving a variable number of potential memory access conflicts in a pipelined computer system
US5142634A (en) 1989-02-03 1992-08-25 Digital Equipment Corporation Branch prediction
US5167026A (en) * 1989-02-03 1992-11-24 Digital Equipment Corporation Simultaneously or sequentially decoding multiple specifiers of a variable length pipeline instruction based on detection of modified value of specifier registers
US5133074A (en) 1989-02-08 1992-07-21 Acer Incorporated Deadlock resolution with cache snooping
US5226166A (en) 1989-02-10 1993-07-06 Mitsubishi Denki K.K. Parallel operation processor with second command unit
US5293500A (en) 1989-02-10 1994-03-08 Mitsubishi Denki K.K. Parallel processing method and apparatus
US5226126A (en) * 1989-02-24 1993-07-06 Nexgen Microsystems Processor having plurality of functional units for orderly retiring outstanding operations based upon its associated tags
US5768575A (en) * 1989-02-24 1998-06-16 Advanced Micro Devices, Inc. Semi-Autonomous RISC pipelines for overlapped execution of RISC-like instructions within the multiple superscalar execution units of a processor having distributed pipeline control for sepculative and out-of-order execution of complex instructions
US5119485A (en) 1989-05-15 1992-06-02 Motorola, Inc. Method for data bus snooping in a data processing system by selective concurrent read and invalidate cache operation
US5155809A (en) 1989-05-17 1992-10-13 International Business Machines Corp. Uncoupling a central processing unit from its associated hardware for interaction with data handling apparatus alien to the operating system controlling said unit and hardware
US5072364A (en) * 1989-05-24 1991-12-10 Tandem Computers Incorporated Method and apparatus for recovering from an incorrect branch prediction in a processor that executes a family of instructions in parallel
CA2016068C (en) 1989-05-24 2000-04-04 Robert W. Horst Multiple instruction issue computer architecture
US5129067A (en) 1989-06-06 1992-07-07 Advanced Micro Devices, Inc. Multiple instruction decoder for minimizing register port requirements
US5136697A (en) 1989-06-06 1992-08-04 Advanced Micro Devices, Inc. System for reducing delay for execution subsequent to correctly predicted branch instruction using fetch information stored with each block of instructions in cache
EP0407911B1 (en) 1989-07-07 1998-12-09 Hitachi, Ltd. Parallel processing apparatus and parallel processing method
JPH07120284B2 (en) 1989-09-04 1995-12-20 三菱電機株式会社 Data processing device
US5303382A (en) 1989-09-21 1994-04-12 Digital Equipment Corporation Arbiter with programmable dynamic request prioritization
US5179530A (en) 1989-11-03 1993-01-12 Zoran Corporation Architecture for integrated concurrent vector signal processor
US5226125A (en) 1989-11-17 1993-07-06 Keith Balmer Switch matrix having integrated crosspoint logic and method of operation
DE68928980T2 (en) 1989-11-17 1999-08-19 Texas Instruments Inc. Multiprocessor with coordinate switch between processors and memories
US5487156A (en) * 1989-12-15 1996-01-23 Popescu; Valeri Processor architecture having independently fetching issuing and updating operations of instructions which are sequentially assigned and stored in order fetched
JPH03186928A (en) 1989-12-16 1991-08-14 Mitsubishi Electric Corp Data processor
US5179673A (en) 1989-12-18 1993-01-12 Digital Equipment Corporation Subroutine return prediction mechanism using ring buffer and comparing predicated address with actual address to validate or flush the pipeline
US5197130A (en) 1989-12-29 1993-03-23 Supercomputer Systems Limited Partnership Cluster architecture for a highly parallel scalar/vector multiprocessor system
US5251306A (en) * 1990-01-16 1993-10-05 Advanced Micro Devices, Inc. Apparatus for controlling execution of a program in a computing device
JPH061463B2 (en) 1990-01-16 1994-01-05 インターナショナル・ビジネス・マシーンズ・コーポレーション Multiprocessor system and its private cache control method
US5241636A (en) 1990-02-14 1993-08-31 Intel Corporation Method for parallel instruction execution in a computer
US5222240A (en) 1990-02-14 1993-06-22 Intel Corporation Method and apparatus for delaying writing back the results of instructions to a processor
US5230068A (en) * 1990-02-26 1993-07-20 Nexgen Microsystems Cache memory system for dynamically altering single cache memory line as either branch target entry or pre-fetch instruction queue based upon instruction sequence
US5185872A (en) 1990-02-28 1993-02-09 Intel Corporation System for executing different cycle instructions by selectively bypassing scoreboard register and canceling the execution of conditionally issued instruction if needed resources are busy
US5120083A (en) 1990-03-19 1992-06-09 Henkels & Mccoy, Inc. Expansion joint for conduit for cables
JP2818249B2 (en) 1990-03-30 1998-10-30 株式会社東芝 Electronic computer
US5345589A (en) * 1990-04-26 1994-09-06 Rolm Company Centralized monitoring of activity in a distributed processing system
US5201056A (en) 1990-05-02 1993-04-06 Motorola, Inc. RISC microprocessor architecture with multi-bit tag extended instructions for selectively attaching tag from either instruction or input data to arithmetic operation output
US5214763A (en) * 1990-05-10 1993-05-25 International Business Machines Corporation Digital computer system capable of processing two or more instructions in parallel and having a coche and instruction compounding mechanism
EP0457403B1 (en) 1990-05-18 1998-01-21 Koninklijke Philips Electronics N.V. Multilevel instruction cache and method for using said cache
US5249286A (en) 1990-05-29 1993-09-28 National Semiconductor Corporation Selectively locking memory locations within a microprocessor's on-chip cache
DE69131830T2 (en) * 1990-06-11 2000-06-21 Cray Research Inc., Eagan METHOD FOR OPTIMIZING THE COMMAND SEQUENCE
CA2038264C (en) 1990-06-26 1995-06-27 Richard James Eickemeyer In-memory preprocessor for a scalable compound instruction set machine processor
EP0463965B1 (en) 1990-06-29 1998-09-09 Digital Equipment Corporation Branch prediction unit for high-performance processor
US5197132A (en) 1990-06-29 1993-03-23 Digital Equipment Corporation Register mapping system having a log containing sequential listing of registers that were changed in preceding cycles for precise post-branch recovery
US5155843A (en) 1990-06-29 1992-10-13 Digital Equipment Corporation Error transition mode for multi-processor system
DE69127936T2 (en) * 1990-06-29 1998-05-07 Digital Equipment Corp Bus protocol for processor with write-back cache
CA2045773A1 (en) 1990-06-29 1991-12-30 Compaq Computer Corporation Byte-compare operation for high-performance processor
JP3035324B2 (en) 1990-09-03 2000-04-24 日本電信電話株式会社 How to change satellite spin axis
US5222244A (en) * 1990-12-20 1993-06-22 Intel Corporation Method of modifying a microinstruction with operands specified by an instruction held in an alias register
US5303362A (en) 1991-03-20 1994-04-12 Digital Equipment Corporation Coupled memory multiprocessor computer system including cache coherency management protocols
US5261071A (en) * 1991-03-21 1993-11-09 Control Data System, Inc. Dual pipe cache memory with out-of-order issue capability
US5287467A (en) 1991-04-18 1994-02-15 International Business Machines Corporation Pipeline for removing and concurrently executing two or more branch instructions in synchronization with other instructions executing in the execution unit
US5488729A (en) 1991-05-15 1996-01-30 Ross Technology, Inc. Central processing unit architecture with symmetric instruction scheduling to achieve multiple instruction launch and execution
US5355457A (en) * 1991-05-21 1994-10-11 Motorola, Inc. Data processor for performing simultaneous instruction retirement and backtracking
JPH04355628A (en) * 1991-05-31 1992-12-09 Toshiba Corp Dc transmission line short circuit detector
US5630157A (en) * 1991-06-13 1997-05-13 International Business Machines Corporation Computer organization for multiple and out-of-order execution of condition code testing and setting instructions
US5278963A (en) * 1991-06-21 1994-01-11 International Business Machines Corporation Pretranslation of virtual addresses prior to page crossing
KR100299691B1 (en) 1991-07-08 2001-11-22 구사마 사부로 Scalable RSC microprocessor architecture
US5539911A (en) 1991-07-08 1996-07-23 Seiko Epson Corporation High-performance, superscalar-based computer system with out-of-order instruction execution
US5961629A (en) 1991-07-08 1999-10-05 Seiko Epson Corporation High performance, superscalar-based computer system with out-of-order instruction execution
US5493687A (en) 1991-07-08 1996-02-20 Seiko Epson Corporation RISC microprocessor architecture implementing multiple typed register sets
US5440752A (en) 1991-07-08 1995-08-08 Seiko Epson Corporation Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU
EP0547242B1 (en) 1991-07-08 1998-03-25 Seiko Epson Corporation Single chip page printer controller
EP0547240B1 (en) * 1991-07-08 2000-01-12 Seiko Epson Corporation Risc microprocessor architecture implementing fast trap and exception state
US5826055A (en) * 1991-07-08 1998-10-20 Seiko Epson Corporation System and method for retiring instructions in a superscalar microprocessor
US5345569A (en) * 1991-09-20 1994-09-06 Advanced Micro Devices, Inc. Apparatus and method for resolving dependencies among a plurality of instructions within a storage device
GB2260628A (en) 1991-10-11 1993-04-21 Intel Corp Line buffer for cache memory
JPH0820949B2 (en) 1991-11-26 1996-03-04 松下電器産業株式会社 Information processing device
US5285527A (en) 1991-12-11 1994-02-08 Northern Telecom Limited Predictive historical cache memory
US5617554A (en) * 1992-02-10 1997-04-01 Intel Corporation Physical address size selection and page size selection in an address translator
US5398330A (en) * 1992-03-05 1995-03-14 Seiko Epson Corporation Register file backup queue
JPH07504773A (en) 1992-03-18 1995-05-25 セイコーエプソン株式会社 System and method for supporting multi-width memory subsystems
US5371684A (en) 1992-03-31 1994-12-06 Seiko Epson Corporation Semiconductor floor plan for a register renaming circuit
DE69311330T2 (en) 1992-03-31 1997-09-25 Seiko Epson Corp., Tokio/Tokyo COMMAND SEQUENCE PLANNING FROM A RISC SUPER SCALAR PROCESSOR
EP0638183B1 (en) 1992-05-01 1997-03-05 Seiko Epson Corporation A system and method for retiring instructions in a superscalar microprocessor
US5442756A (en) * 1992-07-31 1995-08-15 Intel Corporation Branch prediction and resolution apparatus for a superscalar computer processor
US5619668A (en) * 1992-08-10 1997-04-08 Intel Corporation Apparatus for register bypassing in a microprocessor
US6735685B1 (en) 1992-09-29 2004-05-11 Seiko Epson Corporation System and method for handling load and/or store operations in a superscalar microprocessor
US5524225A (en) * 1992-12-18 1996-06-04 Advanced Micro Devices Inc. Cache system and method for providing software controlled writeback
US5628021A (en) 1992-12-31 1997-05-06 Seiko Epson Corporation System and method for assigning tags to control instruction processing in a superscalar processor
US5604912A (en) 1992-12-31 1997-02-18 Seiko Epson Corporation System and method for assigning tags to instructions to control instruction execution
WO1994016384A1 (en) * 1992-12-31 1994-07-21 Seiko Epson Corporation System and method for register renaming
US5627984A (en) 1993-03-31 1997-05-06 Intel Corporation Apparatus and method for entry allocation for a buffer resource utilizing an internal two cycle pipeline
JPH09500989A (en) 1993-05-14 1997-01-28 インテル・コーポレーション Inference history in branch target buffer
US5577217A (en) 1993-05-14 1996-11-19 Intel Corporation Method and apparatus for a branch target buffer with shared branch pattern tables for associated branch predictions
JPH0728695A (en) 1993-07-08 1995-01-31 Nec Corp Memory controller
US5613132A (en) 1993-09-30 1997-03-18 Intel Corporation Integer and floating point register alias table within processor device
US5446912A (en) 1993-09-30 1995-08-29 Intel Corporation Partial width stalls within register alias table
US5630149A (en) 1993-10-18 1997-05-13 Cyrix Corporation Pipelined processor with register renaming hardware to accommodate multiple size registers
US5689672A (en) 1993-10-29 1997-11-18 Advanced Micro Devices, Inc. Pre-decoded instruction cache and method therefor particularly suitable for variable byte-length instructions
DE69429061T2 (en) 1993-10-29 2002-07-18 Advanced Micro Devices, Inc. Superskalarmikroprozessoren
JP3218524B2 (en) 1993-12-22 2001-10-15 村田機械株式会社 Extrusion detection device for work holder
US5574935A (en) 1993-12-29 1996-11-12 Intel Corporation Superscalar processor with a multi-port reorder buffer
US5630075A (en) 1993-12-30 1997-05-13 Intel Corporation Write combining buffer for sequentially addressed partial line operations originating from a single instruction
US5604877A (en) 1994-01-04 1997-02-18 Intel Corporation Method and apparatus for resolving return from subroutine instructions in a computer processor
US5452426A (en) 1994-01-04 1995-09-19 Intel Corporation Coordinating speculative and committed state register source data and immediate source data in a processor
US5619664A (en) 1994-01-04 1997-04-08 Intel Corporation Processor with architecture for improved pipelining of arithmetic instructions by forwarding redundant intermediate data forms
US5627985A (en) 1994-01-04 1997-05-06 Intel Corporation Speculative and committed resource files in an out-of-order processor
US5577200A (en) 1994-02-28 1996-11-19 Intel Corporation Method and apparatus for loading and storing misaligned data on an out-of-order execution computer system
US5564056A (en) 1994-03-01 1996-10-08 Intel Corporation Method and apparatus for zero extension and bit shifting to preserve register parameters in a microprocessor utilizing register renaming
US5625788A (en) 1994-03-01 1997-04-29 Intel Corporation Microprocessor with novel instruction for signaling event occurrence and for providing event handling information in response thereto
US5608885A (en) 1994-03-01 1997-03-04 Intel Corporation Method for handling instructions from a branch prior to instruction decoding in a computer which executes variable-length instructions
US5630083A (en) 1994-03-01 1997-05-13 Intel Corporation Decoder for decoding multiple instructions in parallel
US5586278A (en) 1994-03-01 1996-12-17 Intel Corporation Method and apparatus for state recovery following branch misprediction in an out-of-order microprocessor
US5623628A (en) 1994-03-02 1997-04-22 Intel Corporation Computer system and method for maintaining memory consistency in a pipelined, non-blocking caching bus request queue
US5394351A (en) 1994-03-11 1995-02-28 Nexgen, Inc. Optimized binary adder and comparator having an implicit constant for an input
US5574927A (en) * 1994-03-25 1996-11-12 International Meta Systems, Inc. RISC architecture computer configured for emulation of the instruction set of a target computer
US5490280A (en) 1994-03-31 1996-02-06 Intel Corporation Apparatus and method for entry allocation for a resource buffer
US5631786A (en) 1994-05-19 1997-05-20 International Business Machines Corporation Termination pad manipulator for a laminated suspension in a data storage system
US5615126A (en) 1994-08-24 1997-03-25 Lsi Logic Corporation High-speed internal interconnection technique for integrated circuits that reduces the number of signal lines through multiplexing
US5819101A (en) * 1994-12-02 1998-10-06 Intel Corporation Method for packing a plurality of packed data elements in response to a pack instruction
CN1094610C (en) * 1994-12-02 2002-11-20 英特尔公司 Microprocessor with packing operation of composite operands
US5666494A (en) 1995-03-31 1997-09-09 Samsung Electronics Co., Ltd. Queue management mechanism which allows entries to be processed in any order
US6385634B1 (en) * 1995-08-31 2002-05-07 Intel Corporation Method for performing multiply-add operations on packed data
US5745375A (en) * 1995-09-29 1998-04-28 Intel Corporation Apparatus and method for controlling power usage
US5778210A (en) * 1996-01-11 1998-07-07 Intel Corporation Method and apparatus for recovering the state of a speculatively scheduled operation in a processor which cannot be executed at the speculated time
US5807115A (en) * 1996-01-31 1998-09-15 Hu; Oliver Yoa-Pu Dissolution apparatus simulating physiological gastrointestinal conditions
US5832205A (en) * 1996-08-20 1998-11-03 Transmeta Corporation Memory controller for a microprocessor for detecting a failure of speculation on the physical nature of a component being addressed
JP4096132B2 (en) 1997-07-24 2008-06-04 富士ゼロックス株式会社 Time-series information specific section determination device, information storage device, and information storage / playback device
US6418529B1 (en) * 1998-03-31 2002-07-09 Intel Corporation Apparatus and method for performing intra-add operation
JP4054638B2 (en) 2002-08-30 2008-02-27 スミダコーポレーション株式会社 Optical pickup
US7897110B2 (en) 2005-12-20 2011-03-01 Asml Netherlands B.V. System and method for detecting at least one contamination species in a lithographic apparatus

Also Published As

Publication number Publication date
EP0849665A2 (en) 1998-06-24
WO1994016384A1 (en) 1994-07-21
DE69330889T2 (en) 2002-03-28
JPH08505724A (en) 1996-06-18
US6970995B2 (en) 2005-11-29
EP1107111A2 (en) 2001-06-13
EP0682789A1 (en) 1995-11-22
US7558945B2 (en) 2009-07-07
US6922772B2 (en) 2005-07-26
DE69320991T2 (en) 1999-01-28
KR960700474A (en) 1996-01-20
US6272617B1 (en) 2001-08-07
HK1025161A1 (en) 2000-11-03
HK1014786A1 (en) 1999-09-30
US6408375B2 (en) 2002-06-18
US20010011343A1 (en) 2001-08-02
US20090235053A1 (en) 2009-09-17
KR100292300B1 (en) 2001-09-17
US20060020773A1 (en) 2006-01-26
US20020194456A1 (en) 2002-12-19
US20020083300A1 (en) 2002-06-27
DE69320991D1 (en) 1998-10-15
US6138231A (en) 2000-10-24
EP0682789B1 (en) 1998-09-09
EP1107111A3 (en) 2002-02-06
EP0849665A3 (en) 1998-07-08
US5590295A (en) 1996-12-31
JP3531166B2 (en) 2004-05-24
US7979678B2 (en) 2011-07-12
US5809276A (en) 1998-09-15
DE69330889D1 (en) 2001-11-08

Similar Documents

Publication Publication Date Title
EP0849665B1 (en) System and method for register renaming
KR0122529B1 (en) Method and system for single cycle dispatch of multiple instruction in a superscalar processor system
US8074052B2 (en) System and method for assigning tags to control instruction processing in a superscalar processor
EP0636256B1 (en) Superscalar risc processor instruction scheduling
JPH06242954A (en) Method and system for improving order dispatch in superscalar processor system by using middle storage area that is independently accessed
JPH06236275A (en) Method and system for dispatch and execution of nonsequential instruction in superscalar processor system

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

17P Request for examination filed

Effective date: 19980227

AC Divisional application: reference to earlier application

Ref document number: 682789

Country of ref document: EP

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB

17Q First examination report despatched

Effective date: 19991007

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AC Divisional application: reference to earlier application

Ref document number: 682789

Country of ref document: EP

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REF Corresponds to:

Ref document number: 69330889

Country of ref document: DE

Date of ref document: 20011108

REG Reference to a national code

Ref country code: GB

Ref legal event code: IF02

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
REG Reference to a national code

Ref country code: DE

Ref legal event code: R082

Ref document number: 69330889

Country of ref document: DE

Representative=s name: PATENTANWAELTE RUFF, WILHELM, BEIER, DAUSTER &, DE

REG Reference to a national code

Ref country code: FR

Ref legal event code: TP

Owner name: SAMSUNG ELECTRONICS CO. LTD., KR

Effective date: 20120510

REG Reference to a national code

Ref country code: DE

Ref legal event code: R082

Ref document number: 69330889

Country of ref document: DE

Representative=s name: PATENTANWAELTE RUFF, WILHELM, BEIER, DAUSTER &, DE

Effective date: 20120502

Ref country code: DE

Ref legal event code: R081

Ref document number: 69330889

Country of ref document: DE

Owner name: SAMSUNG ELECTRONICS CO., LTD., KR

Free format text: FORMER OWNER: SEIKO EPSON CORP., TOKYO, JP

Effective date: 20120502

REG Reference to a national code

Ref country code: GB

Ref legal event code: 732E

Free format text: REGISTERED BETWEEN 20120628 AND 20120704

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20121122

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20121122

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20130130

Year of fee payment: 20

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69330889

Country of ref document: DE

REG Reference to a national code

Ref country code: GB

Ref legal event code: PE20

Expiry date: 20131215

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20131217

Ref country code: GB

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20131215