EP0591084A2 - Trench sidewall structure - Google Patents

Trench sidewall structure Download PDF

Info

Publication number
EP0591084A2
EP0591084A2 EP93480127A EP93480127A EP0591084A2 EP 0591084 A2 EP0591084 A2 EP 0591084A2 EP 93480127 A EP93480127 A EP 93480127A EP 93480127 A EP93480127 A EP 93480127A EP 0591084 A2 EP0591084 A2 EP 0591084A2
Authority
EP
European Patent Office
Prior art keywords
trench
layer
polysilicon
storage node
doped polysilicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP93480127A
Other languages
German (de)
French (fr)
Other versions
EP0591084A3 (en
Inventor
Thekkemadathil Rajeevakumar
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of EP0591084A2 publication Critical patent/EP0591084A2/en
Publication of EP0591084A3 publication Critical patent/EP0591084A3/en
Withdrawn legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/92Capacitors with potential-jump barrier or surface barrier
    • H01L29/94Metal-insulator-semiconductors, e.g. MOS
    • H01L29/945Trench capacitors
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/915Active solid-state devices, e.g. transistors, solid-state diodes with titanium nitride portion or region
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/924Active solid-state devices, e.g. transistors, solid-state diodes with passive device, e.g. capacitor, or battery, as integral part of housing or housing element, e.g. cap

Definitions

  • This invention relates to a trench sidewall structure. More specifically, the invention relates to a sidewall structure which comprises an oxide collar layer, a doped polysilicon layer, and a diffusion barrier layer.
  • the trench sidewall structure reduces trench sidewall leakage between the storage node poly and the oxide collar.
  • parasitic sidewall leakage through the trench sidewalls is due to the formation of a parasitic sidewall transistor as explained in a paper by N.C.C. Lu et al., IEEE J. Solid-State Circuits SC-21: 627 (1986).
  • the parasitic MOS transistor causes a leakage current to pass through a sidewall portion of a channel formed adjacent to the trench. Such leakage can occur from bitline contact to the storage node, and from storage node to the substrate, for example.
  • One way to reduce this parasitic sidewall leakage is to increase the thickness of the oxide collar normally placed around the trench near the top of the trench (the trench neck).
  • collar thickness is increased at the expense of storage node thickness within the trench, the size of the trench opening being fixed.
  • increasing the collar thickness (1) reduces the contact area available for contact with the storage node, (2) increases the RC time constant of the storage node poly, and (3) introduces other process constraints.
  • DRAM dynamic memory
  • the present invention is directed to a trench sidewall structure which reduces leakage through the trench sidewall.
  • the trench sidewall structure disclosed herein is a viable alternative to reduce the parasitic sidewall leakage for the present and future DRAMs.
  • the invention provides a heavily doped polysilicon layer and a diffusion barrier layer placed between the storage node poly of a trench and the oxide collar of the trench.
  • the heavily doped polysilicon layer has the same polarity as the array well into which the trench is placed.
  • the DRAM cell is placed in a well near the surface of the substrate.
  • the polarity of the array well doping is opposite to that of the substrate. For example, consider an n+ substrate with a p-well. If the trench array is placed in a p-well, a p+ polysilicon layer is placed between the storage node poly (generally n+ polysilicon with an n+ substrate) and the oxide collar (for example, tetraethylorthosilicate [TEOS!
  • a diffusion barrier layer is also added, which makes ohmic contact with the p+ polysilicon layer as well as the n+ polysilicon in the storage node, to prevent the formation of a p-n junction.
  • the diffusion barrier layer comprises titanium nitride.
  • tantalum nitride is another material having similar diffusion barrier properties.
  • this trench sidewall structure is to shift the threshold voltage by 1.1 V and thereby reduce the subthreshold leakage through the trench sidewall. This is in addition to the effect of the oxide collar in reducing leakage.
  • leakage current may be reduced without increasing the thickness of the oxide collar.
  • the oxide collar thickness may be reduced while keeping the same leakage, if the trench sidewall structure of the subject invention is utilized.
  • the trench structure is formed by initially etching a trench. This is done by anisotropically etching the silicon substrate to the required trench depth using an oxide or silicon nitride mask.
  • a capacitor insulator is formed, and the trench is filled with polysilicon, planarized, and recessed to a depth more than the well.
  • an n+ substrate, a p-well, and an n+ poly fill is utilized.
  • a thin layer of TEOS for the oxide collar is then deposited followed by a thin p+ polysilicon layer.
  • the polysilicon and the TEOS are then anisotropically etched to form spacers.
  • a thin layer of titanium nitride is then deposited followed by n+ polysilicon deposition.
  • the n+ polysilicon is then planarized and recessed, and the exposed titanium nitride is etched off. Further conventional processing is then used to form the desired cell structure which incorporates the trench having the sidewalls as provided herein.
  • the trench sidewall structure comprises an oxide collar layer 18, adjacent a doped polysilicon layer 20, adjacent a diffusion barrier layer 26.
  • the doped polysilicon layer 20 and the diffusion barrier layer 26 separate the oxide collar layer 18 from the trench storage node polysilicon 28.
  • This sidewall structure helps to reduce leakage through the well adjacent to the trench sidewall, for example from the storage node polysilicon 28 to substrate 10.
  • FIG. 1 an n+ semiconductor substrate 10 having a p-well 12 formed therein is shown.
  • a trench 14 has been formed in the substrate 10 and partially in the p-well 12.
  • the polysilicon fill 16 is recessed to a level below the well 12. 8 shows the end of the well.
  • an oxide collar layer 18 is conformally deposited into the trench, over which a further layer of doped polysilicon 20 is conformally deposited adjacent to the oxide collar layer 18.
  • the oxide collar layer 18 and doped polysilicon layer 20 are then anisotropically etched to remove these layers from the bottom surface 22 of the trench adjacent the polysilicon 16 fill (see FIG. 3). By utilizing anisotropic etching, the oxide collar layer 18 and the doped polysilicon layer 20 remain on the vertical sidewalls 24 of the trench.
  • a diffusion barrier layer 26 is then conformally deposited, such that it is adjacent to the bottom surface 22 and the doped polysilicon 20.
  • the trench is then filled, for example with n+ polysilicon, to form the storage node 28 as shown in FIG. 5.
  • the storage node 28 is planarized and recessed, after which the exposed diffusion barrier layer 26 is etched off (see FIG. 6). This leaves a trench structure comprising the storage node 28 surrounded by the trench sidewall structure of oxide collar 18, doped polysilicon 20, and diffusion barrier layer 26. Further processing according to known techniques can then be utilized to form various cell structures utilizing the trench structure. Such a structure is useful whenever trench sidewall leakage is a problem and the reduction of such leakage can be provided by the subject invention.
  • the trench sidewall structure is utilized in a p-well array on an n+ substrate, with a trench having an n+ polysilicon storage node.
  • a TEOS oxide collar is provided, adjacent a p+ doped polysilicon layer, adjacent a titanium nitride diffusion barrier layer.
  • This structure effectively reduces trench sidewall leakage, for example from the trench storage node to the substrate through the well adjacent to the oxide collar.
  • Other combinations are also possible.
  • an n-well array over a p+ substrate with p+ storage node polysilicon inside can be utilized.
  • an n+ polysilicon layer is placed between the oxide collar and the titanium nitride diffusion barrier.
  • suitable materials for the oxide collar such as silicon nitride or other forms of oxide, may be used.
  • suitable materials for the diffusion barrier layer are tantalum nitride, for example.
  • the p+ doped polysilicon layer has the same polarity as the array well. Therefore, if the trench is placed in an n+ well, an n+ doped polysilicon layer would be placed between the storage node poly and the oxide collar.
  • etching and deposition techniques known in the art can be utilized to form the various layers of the trench sidewall structure.
  • deposition of the oxide collar and the doped polysilicon layers, as well as the diffusion barrier layer should be by a method which results in a conformally deposited layer, such as chemical vapor deposition.
  • Sputtering techniques or plasma deposition could also be utilized as long as conformal deposition is attainable.
  • the anisotropic etch can utilize suitable etchants, which depend upon the material being etched.
  • an anisotropic etch of p+ doped polysilicon may be performed by reactive ion etching using bromine or chlorine based chemistry.
  • the anisotropic etch of the oxide layer is done by reactive ion etching using fluorine based chemistry. Reactive ion etching using chlorine based chemistry may be used to etch titanium nitride.
  • the etching of tantalum nitride is similar to that of titanium nitride.
  • the resulting sidewall structure of the preferred embodiment is placed inside a trench of opening dimensions about 0.5 microns, and has a diffusion barrier layer of a thickness of about 10 nm, a doped polysilicon layer of a thickness of about 100 nm, and an oxide collar layer of a thickness of about 25 nm.
  • These layer thicknesses can be altered depending upon the reduction in leakage desired.
  • the subthreshold leakage is reduced by a voltage bias of 1.1 V (bandgap). It is also possible to reduce the oxide collar thickness, if desirable, while still maintaining the same sidewall leakage as the thicker oxide collar provided, if the sidewall structure of the invention is utilized.

Abstract

The invention provides a trench sidewall structure and a method of forming and using the same to reduce parasitic sidewall leakage through a trench sidewall, for example from bitline contact to storage node or from storage node to substrate. The method involves placing a polysilicon layer (20) of the same polarity as that of the array well, along with a diffusion barrier layer (26) such an titanium nitride, between the storage node poly (28) and the oxide collar (18).

Description

  • This invention relates to a trench sidewall structure. More specifically, the invention relates to a sidewall structure which comprises an oxide collar layer, a doped polysilicon layer, and a diffusion barrier layer. The trench sidewall structure reduces trench sidewall leakage between the storage node poly and the oxide collar.
  • For trench DRAM cells, one serious drawback is the parasitic sidewall leakage through the trench sidewalls. This is due to the formation of a parasitic sidewall transistor as explained in a paper by N.C.C. Lu et al., IEEE J. Solid-State Circuits SC-21: 627 (1986). The parasitic MOS transistor causes a leakage current to pass through a sidewall portion of a channel formed adjacent to the trench. Such leakage can occur from bitline contact to the storage node, and from storage node to the substrate, for example. One way to reduce this parasitic sidewall leakage is to increase the thickness of the oxide collar normally placed around the trench near the top of the trench (the trench neck). However, collar thickness is increased at the expense of storage node thickness within the trench, the size of the trench opening being fixed. Thus, increasing the collar thickness (1) reduces the contact area available for contact with the storage node, (2) increases the RC time constant of the storage node poly, and (3) introduces other process constraints.
  • Minimizing the leakage of stored charge to preserve the stored information is important to the functional operation of dynamic memory (DRAM). For most trench DRAM cells, this means reducing the parasitic sidewall leakage to the lowest levels, without affecting other cell characteristics. Increasing the collar thickness alone is not a viable alternative, especially with increasing memory cell density when memory cells are scaled down. It is therefore desirable to find alternative ways to reduce trench sidewall leakage which do not have these drawbacks associated with increased collar thickness.
  • In furtherance of this objective, the present invention is directed to a trench sidewall structure which reduces leakage through the trench sidewall. The trench sidewall structure disclosed herein is a viable alternative to reduce the parasitic sidewall leakage for the present and future DRAMs.
  • The invention provides a heavily doped polysilicon layer and a diffusion barrier layer placed between the storage node poly of a trench and the oxide collar of the trench. The heavily doped polysilicon layer has the same polarity as the array well into which the trench is placed. In general, the DRAM cell is placed in a well near the surface of the substrate. The polarity of the array well doping is opposite to that of the substrate. For example, consider an n+ substrate with a p-well. If the trench array is placed in a p-well, a p+ polysilicon layer is placed between the storage node poly (generally n+ polysilicon with an n+ substrate) and the oxide collar (for example, tetraethylorthosilicate [TEOS! or other deposited oxide). A diffusion barrier layer is also added, which makes ohmic contact with the p+ polysilicon layer as well as the n+ polysilicon in the storage node, to prevent the formation of a p-n junction. Preferably, the diffusion barrier layer comprises titanium nitride. Another equally good diffusion barrier is tantalum nitride, or other materials having similar diffusion barrier properties.
  • The effect of this trench sidewall structure is to shift the threshold voltage by 1.1 V and thereby reduce the subthreshold leakage through the trench sidewall. This is in addition to the effect of the oxide collar in reducing leakage. Thus, using the subject invention, leakage current may be reduced without increasing the thickness of the oxide collar. Alternatively, the oxide collar thickness may be reduced while keeping the same leakage, if the trench sidewall structure of the subject invention is utilized.
  • The trench structure is formed by initially etching a trench. This is done by anisotropically etching the silicon substrate to the required trench depth using an oxide or silicon nitride mask. A capacitor insulator is formed, and the trench is filled with polysilicon, planarized, and recessed to a depth more than the well. In one example, an n+ substrate, a p-well, and an n+ poly fill is utilized. A thin layer of TEOS for the oxide collar is then deposited followed by a thin p+ polysilicon layer. The polysilicon and the TEOS are then anisotropically etched to form spacers. A thin layer of titanium nitride is then deposited followed by n+ polysilicon deposition. The n+ polysilicon is then planarized and recessed, and the exposed titanium nitride is etched off. Further conventional processing is then used to form the desired cell structure which incorporates the trench having the sidewalls as provided herein.
  • The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention as illustrated in the accompanying drawings in which:
    • FIG. 1 is a cross-section side elevational view of a trench;
    • FIG. 2 is a cross-section side elevational view of the trench shown in FIG. 1 after deposition of an oxide collar and a doped polysilicon layer;
    • FIG. 3 is a cross-section side elevational view of the trench structure shown in FIG. 2 after anisotropic etching of the oxide collar and the doped polysilicon layer to form spacers;
    • FIG. 4 is a cross-section side elevational view of the trench structure shown in FIG. 3 after deposition of a diffusion barrier layer;
    • FIG. 5 is a cross-section side elevational view of the trench structure shown in FIG. 4 after the trench is filled with n+ polysilicon to form the storage node of the trench; and
    • FIG. 6 is a cross-section side elevational view of the trench structure shown in FIG. 5 after the n+ polysilicon is planarized and recessed, and the exposed diffusion barrier layer is etched off.
  • As mentioned previously, the broad concept of the subject invention is directed to a trench sidewall structure which helps reduce trench sidewall leakage. The trench sidewall structure, as is best shown in FIG. 6, comprises an oxide collar layer 18, adjacent a doped polysilicon layer 20, adjacent a diffusion barrier layer 26. The doped polysilicon layer 20 and the diffusion barrier layer 26 separate the oxide collar layer 18 from the trench storage node polysilicon 28. This sidewall structure helps to reduce leakage through the well adjacent to the trench sidewall, for example from the storage node polysilicon 28 to substrate 10.
  • The invention may be more readily understood by describing the process by which the trench sidewall structure is formed. Referring to FIG. 1, an n+ semiconductor substrate 10 having a p-well 12 formed therein is shown. A trench 14 has been formed in the substrate 10 and partially in the p-well 12. The polysilicon fill 16 is recessed to a level below the well 12. 8 shows the end of the well. As shown in FIG. 2, an oxide collar layer 18 is conformally deposited into the trench, over which a further layer of doped polysilicon 20 is conformally deposited adjacent to the oxide collar layer 18. The oxide collar layer 18 and doped polysilicon layer 20 are then anisotropically etched to remove these layers from the bottom surface 22 of the trench adjacent the polysilicon 16 fill (see FIG. 3). By utilizing anisotropic etching, the oxide collar layer 18 and the doped polysilicon layer 20 remain on the vertical sidewalls 24 of the trench.
  • As shown in FIG. 4, a diffusion barrier layer 26 is then conformally deposited, such that it is adjacent to the bottom surface 22 and the doped polysilicon 20. The trench is then filled, for example with n+ polysilicon, to form the storage node 28 as shown in FIG. 5. The storage node 28 is planarized and recessed, after which the exposed diffusion barrier layer 26 is etched off (see FIG. 6). This leaves a trench structure comprising the storage node 28 surrounded by the trench sidewall structure of oxide collar 18, doped polysilicon 20, and diffusion barrier layer 26. Further processing according to known techniques can then be utilized to form various cell structures utilizing the trench structure. Such a structure is useful whenever trench sidewall leakage is a problem and the reduction of such leakage can be provided by the subject invention.
  • Various materials and methods can be utilized to form and to comprise the trench sidewall structure. In the preferred embodiment, the trench sidewall structure is utilized in a p-well array on an n+ substrate, with a trench having an n+ polysilicon storage node. A TEOS oxide collar is provided, adjacent a p+ doped polysilicon layer, adjacent a titanium nitride diffusion barrier layer. This structure effectively reduces trench sidewall leakage, for example from the trench storage node to the substrate through the well adjacent to the oxide collar. Other combinations are also possible. For example, an n-well array over a p+ substrate with p+ storage node polysilicon inside can be utilized. For this structure, an n+ polysilicon layer is placed between the oxide collar and the titanium nitride diffusion barrier. In addition, other suitable materials for the oxide collar, such as silicon nitride or other forms of oxide, may be used. Other suitable materials for the diffusion barrier layer are tantalum nitride, for example. The p+ doped polysilicon layer has the same polarity as the array well. Therefore, if the trench is placed in an n+ well, an n+ doped polysilicon layer would be placed between the storage node poly and the oxide collar.
  • Various etching and deposition techniques known in the art can be utilized to form the various layers of the trench sidewall structure. For example, deposition of the oxide collar and the doped polysilicon layers, as well as the diffusion barrier layer, should be by a method which results in a conformally deposited layer, such as chemical vapor deposition. Sputtering techniques or plasma deposition could also be utilized as long as conformal deposition is attainable. The anisotropic etch can utilize suitable etchants, which depend upon the material being etched. In the case of the preferred embodiment, an anisotropic etch of p+ doped polysilicon may be performed by reactive ion etching using bromine or chlorine based chemistry. The anisotropic etch of the oxide layer is done by reactive ion etching using fluorine based chemistry. Reactive ion etching using chlorine based chemistry may be used to etch titanium nitride. The etching of tantalum nitride is similar to that of titanium nitride.
  • The resulting sidewall structure of the preferred embodiment is placed inside a trench of opening dimensions about 0.5 microns, and has a diffusion barrier layer of a thickness of about 10 nm, a doped polysilicon layer of a thickness of about 100 nm, and an oxide collar layer of a thickness of about 25 nm. These layer thicknesses can be altered depending upon the reduction in leakage desired. In the preferred embodiment, the subthreshold leakage is reduced by a voltage bias of 1.1 V (bandgap). It is also possible to reduce the oxide collar thickness, if desirable, while still maintaining the same sidewall leakage as the thicker oxide collar provided, if the sidewall structure of the invention is utilized.

Claims (17)

  1. A trench structure characterized in that it comprises:
    a) an oxide collar layer;
    b) a doped polysilicon layer adjacent said oxide collar layer; and
    c) a diffusion barrier layer adjacent said doped polysilicon layer.
  2. The trench structure of claim 1 wherein the trench structure extends from a well into a substrate.
  3. The trench structure of claim 1 or 2 wherein said oxide collar layer comprises a material selected from the group consisting of tetraethylorthosilicate, a silicon oxide, and silicon nitride.
  4. The trench structure of claims 1 to 3 wherein said diffusion barrier layer comprises a material having diffusion barrier properties similar to titanium nitride.
  5. The trench structure of claims 1 to 3 wherein said diffusion barrier layer comprises a material selected from the group consisting of titanium nitride and tantalum nitride.
  6. The trench structure of claims 1 to 5 wherein said doped polysilicon layer comprises p+ polysilicon.
  7. The trench structure of claims 1 to 5 wherein said doped polysilicon layer comprises n+ polysilicon.
  8. The trench structure of claims 1 to 5 wherein said doped polysilicon layer has a polarity identical to a polarity of an array well into which said trench is formed.
  9. The trench structure of claim 8 wherein said polarity comprises p+.
  10. The trench structure of claim 8 wherein said polarity comprises n+.
  11. A trench structure of any one of the previous claims characterized in that it surrounds:
    a storage node of polysilicon.
  12. The trench structure of any one of the previous claims wherein the trench structure comprises a portion of a trench DRAM cell structure.
  13. The trench structure of claim 11 wherein said storage node of polysilicon comprises n+ polysilicon.
  14. The trench structure of claim 11 wherein said storage node of polysilicon comprises p+ polysilicon.
  15. A method of forming a trench structure, said method comprising:
    a) etching a trench in a semiconductor substrate, said trench having a substantially vertical sidewall and a substantially horizontal bottom surface;
    b) conformally depositing a layer of an oxide collar onto said vertical sidewall and said bottom surface;
    c) conformally depositing a layer of doped polysilicon onto said layer of oxide collar;
    d) anisotropically etching said doped polysilicon layer and said oxide collar layer overlying said trench bottom surface, leaving only said doped polysilicon layer overlying said oxide collar layer on said vertical sidewall;
    e) conformally depositing a diffusion barrier layer onto said doped polysilicon layer and said trench bottom surface; and
    f) filling the resulting trench structure with polysilicon so as to form a trench storage node, said trench storage node and deposited layers forming a trench structure.
  16. A method of reducing trench sidewall leakage, said method comprising:
    a) forming a trench having a trench storage node of polysilicon and having an oxide collar as a trench sidewall surrounding said trench storage node; and
    b) adding to said trench sidewall a diffusion barrier layer adjacent said storage node, and a doped polysilicon layer adjacent said diffusion barrier layer;
    wherein said diffusion barrier layer and said doped polysilicon layer thereby separate said trench storage node of polysilicon from said oxide collar and thereby reduce trench sidewall leakage from said trench storage node through said oxide collar.
  17. A method of reducing diffusion between a layer of polysilicon and an oxide layer, said method comprising:
    a) forming a doped polysilicon layer adjacent to an oxide layer; and
    b) forming a diffusion barrier layer between said doped polysilicon layer and a second polysilicon layer, said second polysilicon layer being of opposite polarity from said doped polysilicon layer;
    wherein said doped polysilicon layer and said diffusion barrier layer separate said second layer of polysilicon and said oxide layer and thereby reduce diffusion between said separated layers.
EP19930480127 1992-10-02 1993-09-10 Trench sidewall structure. Withdrawn EP0591084A3 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US956125 1992-10-02
US07/956,125 US5283453A (en) 1992-10-02 1992-10-02 Trench sidewall structure

Publications (2)

Publication Number Publication Date
EP0591084A2 true EP0591084A2 (en) 1994-04-06
EP0591084A3 EP0591084A3 (en) 1994-12-07

Family

ID=25497779

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19930480127 Withdrawn EP0591084A3 (en) 1992-10-02 1993-09-10 Trench sidewall structure.

Country Status (3)

Country Link
US (2) US5283453A (en)
EP (1) EP0591084A3 (en)
JP (1) JP2620499B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0794576A2 (en) * 1996-03-04 1997-09-10 Siemens Aktiengesellschaft DRAM trench capacitor with insulating collar

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5451809A (en) * 1994-09-07 1995-09-19 Kabushiki Kaisha Toshiba Smooth surface doped silicon film formation
US5593912A (en) * 1994-10-06 1997-01-14 International Business Machines Corporation SOI trench DRAM cell for 256 MB DRAM and beyond
US6207494B1 (en) * 1994-12-29 2001-03-27 Infineon Technologies Corporation Isolation collar nitride liner for DRAM process improvement
US5618751A (en) * 1996-05-23 1997-04-08 International Business Machines Corporation Method of making single-step trenches using resist fill and recess
DE19621855C2 (en) * 1996-05-31 2003-03-27 Univ Dresden Tech Process for producing metallizations on semiconductor bodies using a pulsed vacuum arc evaporator
US6232233B1 (en) * 1997-09-30 2001-05-15 Siemens Aktiengesellschaft Methods for performing planarization and recess etches and apparatus therefor
US6583457B1 (en) * 1997-10-28 2003-06-24 Micron Technology, Inc. Recessed container cells and method of forming the same
US5963814A (en) * 1997-10-28 1999-10-05 Micron Technology, Inc. Method of forming recessed container cells by wet etching conductive layer and dissimilar layer formed over conductive layer
US6057216A (en) * 1997-12-09 2000-05-02 International Business Machines Corporation Low temperature diffusion process for dopant concentration enhancement
US6190955B1 (en) 1998-01-27 2001-02-20 International Business Machines Corporation Fabrication of trench capacitors using disposable hard mask
US6066566A (en) * 1998-01-28 2000-05-23 International Business Machines Corporation High selectivity collar oxide etch processes
EP0981164A3 (en) 1998-08-18 2003-10-15 International Business Machines Corporation Low resistance fill for deep trench capacitor
GB2341483B (en) * 1998-09-11 2003-10-01 Siemens Plc Improved process for dram cell production
US6194736B1 (en) 1998-12-17 2001-02-27 International Business Machines Corporation Quantum conductive recrystallization barrier layers
US6541371B1 (en) 1999-02-08 2003-04-01 Novellus Systems, Inc. Apparatus and method for depositing superior Ta(N)/copper thin films for barrier and seed applications in semiconductor processing
US6259129B1 (en) 1999-04-20 2001-07-10 International Business Machines Corporation Strap with intrinsically conductive barrier
US6236077B1 (en) 1999-04-20 2001-05-22 International Business Machines Corporation Trench electrode with intermediate conductive barrier layer
US6693320B1 (en) * 1999-08-30 2004-02-17 Micron Technology, Inc. Capacitor structures with recessed hemispherical grain silicon
US6326277B1 (en) 1999-08-30 2001-12-04 Micron Technology, Inc. Methods of forming recessed hemispherical grain silicon capacitor structures
US6303424B1 (en) * 1999-10-21 2001-10-16 United Microelectronics Corp. Method for fabricating a buried bit line in a DRAM cell
DE19956078B4 (en) * 1999-11-22 2006-12-28 Infineon Technologies Ag Method for producing an insulation collar in a trench capacitor
JP4497260B2 (en) * 2000-08-31 2010-07-07 エルピーダメモリ株式会社 Semiconductor integrated circuit device and manufacturing method thereof
US6503845B1 (en) * 2001-05-01 2003-01-07 Applied Materials Inc. Method of etching a tantalum nitride layer in a high density plasma
KR100417211B1 (en) * 2001-12-20 2004-02-05 동부전자 주식회사 Method of making metal wiring in semiconductor device
DE10328634B3 (en) * 2003-06-26 2004-10-21 Infineon Technologies Ag Production of a buried strap contact for a storage capacitor of a storage cell comprises back etching the inner electrode layer in a trench, removing the exposed insulating layer from the trench wall and further processing
US6953724B2 (en) * 2003-09-25 2005-10-11 International Business Machines Corporation Self-limited metal recess for deep trench metal fill
TWI229414B (en) * 2003-10-03 2005-03-11 Promos Technologies Inc Method of fabricating deep trench capacitor
US7754601B2 (en) * 2008-06-03 2010-07-13 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor interconnect air gap formation process
KR101608902B1 (en) * 2009-11-12 2016-04-05 삼성전자주식회사 Semiconductor device having a device isolation structure
US8642423B2 (en) 2011-11-30 2014-02-04 International Business Machines Corporation Polysilicon/metal contact resistance in deep trench
US9881870B2 (en) * 2015-12-30 2018-01-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
US9960118B2 (en) 2016-01-20 2018-05-01 Globalfoundries Inc. Contact using multilayer liner
CN109326596B (en) * 2017-08-01 2022-05-03 联华电子股份有限公司 Semiconductor structure with capacitance connecting pad and manufacturing method of capacitance connecting pad

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0236089A2 (en) * 1986-03-03 1987-09-09 Fujitsu Limited Dynamic random access memory having trench capacitor
EP0264858A2 (en) * 1986-10-17 1988-04-27 International Business Machines Corporation Dynamic RAM cell having shared trench storage capacitor with sidewall-defined bridge contacts and gate electrodes
US4918502A (en) * 1986-11-28 1990-04-17 Hitachi, Ltd. Semiconductor memory having trench capacitor formed with sheath electrode
EP0398249A2 (en) * 1989-05-15 1990-11-22 Kabushiki Kaisha Toshiba Semiconductor memory device

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4605947A (en) * 1983-03-07 1986-08-12 Motorola Inc. Titanium nitride MOS device gate electrode and method of producing
JPS6072261A (en) * 1983-09-28 1985-04-24 Fujitsu Ltd Semiconductor memory
US4914739A (en) * 1984-10-31 1990-04-03 Texas Instruments, Incorporated Structure for contacting devices in three dimensional circuitry
US4621414A (en) * 1985-03-04 1986-11-11 Advanced Micro Devices, Inc. Method of making an isolation slot for integrated circuit structure
US4689871A (en) * 1985-09-24 1987-09-01 Texas Instruments Incorporated Method of forming vertically integrated current source
JPS63193562A (en) * 1987-02-06 1988-08-10 Toshiba Corp Manufacture of bipolar transistor
US4783248A (en) * 1987-02-10 1988-11-08 Siemens Aktiengesellschaft Method for the production of a titanium/titanium nitride double layer
JP2807226B2 (en) * 1987-09-12 1998-10-08 ソニー株式会社 Method for manufacturing semiconductor device
JPH01120050A (en) * 1987-11-02 1989-05-12 Hitachi Ltd Semiconductor memory device
JPH01222469A (en) * 1988-03-01 1989-09-05 Fujitsu Ltd Semiconductor memory device and manufacture thereof
US4914740A (en) * 1988-03-07 1990-04-03 International Business Corporation Charge amplifying trench memory cell
JPH01227468A (en) * 1988-03-08 1989-09-11 Oki Electric Ind Co Ltd Semiconductor storage device
US5021849A (en) * 1989-10-30 1991-06-04 Motorola, Inc. Compact SRAM cell with polycrystalline silicon diode load
US5164333A (en) * 1990-06-19 1992-11-17 Siemens Aktiengesellschaft Method for manufacturing a multi-layer gate electrode for a mos transistor
JPH0449654A (en) * 1990-06-19 1992-02-19 Nec Corp Semiconductor memory

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0236089A2 (en) * 1986-03-03 1987-09-09 Fujitsu Limited Dynamic random access memory having trench capacitor
EP0264858A2 (en) * 1986-10-17 1988-04-27 International Business Machines Corporation Dynamic RAM cell having shared trench storage capacitor with sidewall-defined bridge contacts and gate electrodes
US4918502A (en) * 1986-11-28 1990-04-17 Hitachi, Ltd. Semiconductor memory having trench capacitor formed with sheath electrode
EP0398249A2 (en) * 1989-05-15 1990-11-22 Kabushiki Kaisha Toshiba Semiconductor memory device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
IBM TECHNICAL DISCLOSURE BULLETIN., vol.28, no.7, December 1985, NEW YORK US pages 3149 - 3150 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0794576A2 (en) * 1996-03-04 1997-09-10 Siemens Aktiengesellschaft DRAM trench capacitor with insulating collar
EP0794576A3 (en) * 1996-03-04 2004-01-07 Siemens Aktiengesellschaft DRAM trench capacitor with insulating collar

Also Published As

Publication number Publication date
JPH06196552A (en) 1994-07-15
JP2620499B2 (en) 1997-06-11
US5283453A (en) 1994-02-01
US5521114A (en) 1996-05-28
EP0591084A3 (en) 1994-12-07

Similar Documents

Publication Publication Date Title
US5521114A (en) Trench sidewall structure
US6008104A (en) Method of fabricating a trench capacitor with a deposited isolation collar
US7429507B2 (en) Semiconductor device having both memory and logic circuit and its manufacture
US6806137B2 (en) Trench buried bit line memory devices and methods thereof
US7445987B2 (en) Offset vertical device
US6204140B1 (en) Dynamic random access memory
US6509599B1 (en) Trench capacitor with insulation collar and method for producing the trench capacitor
EP0967644A2 (en) DRAM trench capacitor
EP0967653A2 (en) Semiconductor DRAM trench capacitor
US6437401B1 (en) Structure and method for improved isolation in trench storage cells
EP0703625A2 (en) Deep trench DRAM process on SOI for low leakage DRAM cell
US7157329B2 (en) Trench capacitor with buried strap
US6255684B1 (en) DRAM cell configuration and method for its production
US20060292789A1 (en) Structure and method for collar self-aligned to buried plate
US6605838B1 (en) Process flow for thick isolation collar with reduced length
US6100131A (en) Method of fabricating a random access memory cell
US6373086B1 (en) Notched collar isolation for suppression of vertical parasitic MOSFET and the method of preparing the same
US7030442B2 (en) Stack-film trench capacitor and method for manufacturing the same
US6930345B2 (en) Increase in deep trench capacitance by a central ground electrode
US5512768A (en) Capacitor for use in DRAM cell using surface oxidized silicon nodules
US6404000B1 (en) Pedestal collar structure for higher charge retention time in trench-type DRAM cells
US6583462B1 (en) Vertical DRAM having metallic node conductor
US20030062562A1 (en) Method for fabricating gate oxides in surrounding gate DRAM concepts

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 19950608