EP0257162B1 - Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof - Google Patents
Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof Download PDFInfo
- Publication number
- EP0257162B1 EP0257162B1 EP19860401766 EP86401766A EP0257162B1 EP 0257162 B1 EP0257162 B1 EP 0257162B1 EP 19860401766 EP19860401766 EP 19860401766 EP 86401766 A EP86401766 A EP 86401766A EP 0257162 B1 EP0257162 B1 EP 0257162B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- luminance
- signals
- chrominance
- display
- photographic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/02—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
Definitions
- the present invention relates to display devices for a television screen and more particularly relates to video image display devices on a line-by-line and dot-by-dot scanning screen of use in particular for displaying images in computer industry systems.
- a display device in which the image is formed on the screen with the following elements : a page memory which contains the television description of the image to be displayed ; an address processor which computes the addresses of access to the page memory as a function of the signals it receives from a time base ; a display processor which contains all the elements for controlling the scanning and the red R, green G, blue B inputs of a television set or monitor ; the data of the page memory are transferred in the display processor so as to generate R.G.B. signals at the scanning rate issuing from the time base ; a central processing unit associated with an interface circuit which permits the loading of the contents of the page memory for subsequent display.
- the address processor uses at the minimum two basic address BAZA and display zone PZA pointers in the registers of the address processor. During the signal of the beginning of the raster issuing from the time base, the signal of the beginning of the page memory to be displayed BAZA is transferred in PZA.
- each Req. visu signal issuing from the time base is transmitted to a dynamic access control device DMA associated with the address register and which generates a visualization cycle for extracting the characteristics of the following dots in the page memory.
- the DMA device produces four CAS signals which permit the extraction of four words from the page memory for each Req. visu demand.
- the four words are transferred to four plane registers which await the loading thereof in shifter registers associated with the display monitor.
- each word is composed of 16 bits.
- Four words therefore permit the choice of a colour among sixteen for the following dots.
- the shifter registers associated with the monitor select an address of a palette memory which contains the colour correspondence between the information contained in the planes of the page memory and the R.G.B. outputs through analog-digital converters interposed between the palette memory and the display monitor.
- This display technique is well adapted to the graphic mode which requires a sudden change in the colour for each point of the screen.
- the restoring will not require more than sixty-four colours.
- the same image quality may be restored according to the photo type with 4, 5 or 6 bits.
- the DPCM technique employs the following characteristics : In a photographic image, if the difference of level of each R.G.B. component of a dot of the image to the following dot is analyzed, it is found that 75 % of the spacings between dots are less than 1/256, assuming that there are 256 levels of luminance on each component.
- 50 % of the spacings are less than 2/256.
- 5 % of the spacings are less than 10/256.
- the DPCM technique consists in loading in the page memory the spacings relating to a component.
- the images of graphic type are generally coded in a graphic mode and most television sets accept items of information coded in R.G.B.
- An object of the invention is to provide a device which permits the conversion of the luminance and chrominance coded pictures into R.G.B. levels so as to be in a position to display indifferently images in the graphic and photographic mode in the same image on a television set having R.G.B. inputs.
- the invention therefore provides a device for the composition of color component signals from encoded luminance and chrominance signals, comprising means for computing the relationships relating said encoded luminance and chrominance signals with the color components derived therefrom, said computing means including decoding means for decoding said luminance and chrominance signals, and means for matrixing said decoded luminance and chrominance signals in accordance with relations established between said luminance and chrominance signals on one hand, and said color components on the other hand, characterised in that said luminance and chrominance signals are encoded as differential pulse code modulation DPCM signals, and in that said decoding means and said matrixing means consist only of digital logical means.
- the invention also provides a device for the composition of the type defined hereinbefore, wherein said matrixing means comprise as many matrixing circuits as there are colour components to be obtained and are each constituted by at least one adder adapted to restore the corresponding colour component by effecting the relation relating said colour component with the luminance and chrominance values obtained at the output of the decoder.
- said matrixing means comprise as many matrixing circuits as there are colour components to be obtained and are each constituted by at least one adder adapted to restore the corresponding colour component by effecting the relation relating said colour component with the luminance and chrominance values obtained at the output of the decoder.
- FIG. 1 illustrates the procedure for converting items of information to which the invention is applied for the purpose of achieving the desired display.
- This procedure comprises storing in memory at 1 the data relating to an RGB coded reference photographic image.
- This reference image is for example encoded on eight bits by R, G and B components, namely on in all twenty four bits.
- the R, G, B signals are encoded at 2 into luminance signals Y and chrominance signals DR and DB.
- the reference image is RGB coded with eight resolution bits per R, G, B component, namely 256 levels.
- the histogram of Fig. 6 represents a curve C1 showing the distribution of the differences of luminance between two neighbouring dots and a curve C2 showing the differences of chrominance which are preferably identical for DR and DB.
- Each image has its own histogram.
- quantization values are generally very close from one image to another.
- quantization values may be selected :
- the curve I is an example of a variation in luminance during the scanning of a line.
- the planes Y of the page memory are loaded with the codes corresponding to these values.
- the DPCM decoding is effected at 6 in the course of which the loading of the quantization values and the restoration of Y, DR and DB are achieved.
- the matrixing device according to the invention is fully digital and can therefore be applied to the integrated LSI circuits.
- the display shown in Fig. 2 comprises : a central processing unit 10,termed hereinafter CPU,which is adapted to manage all the operations of the system by means of a program contained in its own memory ; a video display processor 11,termed hereinafter VDP, communicating with the CPU 10, through a bus 12 and a control line 13, the circulation of the data on the bus 12 being ensured in time multiplexing for addresses and data in accordance with the procedure disclosed in particular in FR-A-2541805 filed on February 25, 1983 in the name of the Applicant ; a dynamic general memory 14, termed hereinafter DRAM, which can communicate with the other elements of the system through a time division bus 15, the latter being connected in particular to the CPU 10 through an interface 16 ; a display unit 17 which may be a conventional television set or an equally conventional monitor, this element being adapted to display visual information produced in the system ; an external unit 18 or Didon by means of which the system of Fig.
- the external unit 18 may load the information into the memory 14 to permit, after processing in the system, their display on the screen of the display unit 17.
- the video display processor 11 comprises an address processor 19, a point processor 20 adapted to effect the processing of the dots or"pixels" of the screen of the unit 17, for example for obtaining a change in shapes in the image and a display processor 21, these elements communicating with each other through the time division bus 15 and a bus 22 on which solely data may circulate.
- the buses 15 and 22 are connected to the DRAM memory 14 through an interface 23 permitting the multiplexing of the data and addresses intended for the DRAM 14.
- DMA dynamic access control device 24 of dynamic access to the DRAM memory 14.
- This device hereinafter termed DMA, has been disclosed in detail in FR-A-2 406 250 and in the French patent application 83 03143 filed on February 24, 1983 both in the name of the Applicant.
- a time base circuit 25 is associated with the display processor 21 and in particular communicates with the DMA circuit 24, the monitor 17 and the display processor 21 itself.
- Fig. 3 essentially represents the elements of the device which are part of the display processor 21 of the device of Fig. 2.
- the DRAM memory 14 is connected through the bus 22 to a group of plane registers 26 which may be loaded by the dot processor 20 (Fig. 2) or the DRAM memory 14.
- the plane registers 26 are connected to shift registers 27 in the graphic mode whose outputs are connected to a RAM memory 28 or colour palette memory.
- the clock inputs of the registers 27 are connected to the time base 25. Normally, the shifting frequency is equal to the frequency at which the dots are displayed on the screen.
- the shifter registers 27 may be loaded by the group of plane registers 26 and by a register 29, termed "base colour register" which is part of an attribute storing unit 30.
- the unit 30 may be loaded by the bus 15, for example from the memory 14 or the CPU 10.
- the circuit of Fig. 3 further comprises, according to the invention, a series of shifter registers 31 in photographic mode whose inputs are connected to the plane registers 26 and whose outputs are connected to a first series of inputs of a circuit 32 producing quantization values.
- a second series of inputs of the circuit 32 is connected to the address and data inputs of the colour palette memory 28.
- the circuit 32 producing quantization values is connected to a photographic unit 33 with which is associated a matrixing device 34, the two latter circuits being part of the construction of the device converting the luminance and chrominance signals into R, G, B signals which will be described with reference to Fig. 4.
- the outputs of the matrixing circuit are connected to a circuit 35 processing R, G, B signals of graphic and/or photographic origin which will be described in detail with reference to Fig. 5.
- the circuit 35 is moreover connected by corresponding inputs GR, GG, GB to the outputs GR, GG, GB of the colour palette memory 28.
- the outputs of the processing circuit 35 are connected to the corresponding inputs of digital-analog converters 38, which are connected to the R, G, B terminals of the monitor 17 (Fig. 2).
- This device which includes the photographic unit 33, the matrixing circuit 34, the processing circuit 35 and the digital-analog converters 38, comprises : DPCM decoders 40, 41, 42 ; R, G, B matrixing devices 43, 44, 45, 46 ; the processing device 35 (Fig. 3) ; the digital-analog converters 38, and a control logic 47.
- the corresponding DPCM decoder For each of the channels Y, DR, and DB, the corresponding DPCM decoder comprises an adder 48, 49, 50 whose outputs are connected to a register 51, 52, 53 which stores in memory at each clock signal CPR, CPB, the result of the operation between the value it contains before the clock signal with the quantization value QC or QY delivered by the quantization memory.
- the register 51 is forced to zero by the gate 54.
- DR is equal to zero.
- the samples ⁇ DR are presented to the input of the adder before each clock signal CPR.
- the DPCM decoder 42 of the channel Y uses the same principle, except that the operation is carried out for each clock cycle CP.
- the R, G, B matrixing circuit is composed of four adders 43, 44, 45, 46.
- the inverted ouputs S of the adder 44 give the complement at "1", S , of the result.
- the adder 46 effects the following operation :
- formula (b) which corresponds to the RGB matrixing technique, permits the calculation of the quantization values and the content of the planes ⁇ Y0, ⁇ Y1, ⁇ Y2 ⁇ DR0/ ⁇ DB0, ⁇ DR1/ ⁇ DB1 and ⁇ DR2/ ⁇ DB2 which will permit decompressing in real time the values of Y, DR and DB.
- These values applied in the manner described to the matrixing system enables a correct image quality to be restored.
- the conversion device described with reference to Fig. 4 comprises a gate 54 which has an input PCOUL. A signal applied to this input forces the registers 51 to 52 to zero when it is itself at zero level.
- the adders 43, 46, 45 each have an input SO.
- the signal SO applied to these adders permits a selection of the input B on the outputs of the adders.
- the signal P/G applied to the logic 47 determines the duration of a window of photographic type during the scanning of a line.
- the retarded P/G signal permits a selection either of the image of graphic type whose data issue directly from the registers 27 through the palette 28, or an image of photographic type.
- This circuit essentially comprises a multiplexer 60 having inputs 61 of PR, PG, PB photographic signals connected to the output of the matrixing circuit 34 (Fig. 3) and inputs 62 of GR, GG, GB graphic signals, connected to the corresponding outputs of the colour palette memory 28.
- An OR gate 63 for determining the graphic mode or photographic mode has its three inputs respectively connected to the GR, GG, GB inputs of the multiplexer 60, while its output is connected to a mode control input of said multiplexer.
- the processing circuit 35 finally includes a logic 64 for controlling the multiplexer having a input G adapted to receive data relating to the number of graphic planes and an input P adapted to receive date relating to the number of photographic planes.
- the outputs of the multiplexer are connected to the digital-analog converters 38.
- the data are loaded into the plane registers 26 then transferred into the graphic shifter registers 27 whose ouputs select a colour in the palette memory 28 at the rate of the dot frequency.
- the GR, GG and GB components applied to the processing circuit 35 are oriented directly by the latter to the digital-analog converters 38 so as to be than transmitted to the monitor 17.
- the luminance and chrominance data are loaded into the plane registers 26 in the same way as in the graphic mode, and then transferred to the photographic shifter register 31 whose outputs select quantization values of luminance QY and chrominance QC.
- quantization values form a correspondence table relating to the differences of luminance or chrominance between neighbouring dots loaded into the photographic shifter registers 31.
- the quantization values QY and QC are transmitted to the photographic unit 33 which delivers, in association with the matrixing circuit 34, in the manner indicated in the description relation to Fig. 4, colour components PR, PG and PB which, when applied to the processing circuit 35, will appear on the converters 38 for the purpose of being displayed.
- the processing circuit 35 performs a function of selecting between the graphic GR, GG, GB components, and the photographic PR, PG, PB components.
- the shifter registers 27 and 31 are also used alternately.
- the choice between an image processed in the photographic mode or in the graphic mode is made by the attributes register 29.
- the content of the plane register 26 will be transferred suitably to the graphic and photographic shifter registers 27 and 31.
- the two groups of registers will this time operate in parallel at the rate of the point frequency and will select, on one hand, graphic GR, GG, GB components issuing from the colour palette 28 and, on the other hand, quantization values which, when applied to the photographic unit 33, will permit the production of the PR, PG, PB colour components.
- the processing circuit 35 shown in Fig. 5 performs different functions depending on the envisaged display mode.
- the register 29 is modified in the course of the line scanning and raster scanning and alternatively, there may be had graphic zones which will select the multiplexer 60 on the GR, GG, GB channel or photographic zones which will select the multiplexer on the PR, PG, PB channel.
- the OR gate 63 produces a level 1 which selects by the multiplexer 60 the PR, PG, PB photographic channel.
- the multiplexer selects the graphic channel.
- This for example permits superimposing text or curves on a photographic image dot by dot, the shape of the letters or of the curves appearing in the chosen colour on the photographic image.
- the device for converting luminance and chrominance signals into RGB signals which has been described with reference to Fig. 4 has been considered to be applied to a graphic-photographic display device.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Color Television Systems (AREA)
- Controls And Circuits For Display Device (AREA)
- Processing Of Color Television Signals (AREA)
Description
- The present invention relates to display devices for a television screen and more particularly relates to video image display devices on a line-by-line and dot-by-dot scanning screen of use in particular for displaying images in computer industry systems.
- In FR-A-2566949 filed on June 29, 1984 in the name of the Applicant, there is disclosed a display device in which the image is formed on the screen with the following elements :
a page memory which contains the television description of the image to be displayed ;
an address processor which computes the addresses of access to the page memory as a function of the signals it receives from a time base ;
a display processor which contains all the elements for controlling the scanning and the red R, green G, blue B inputs of a television set or monitor ; the data of the page memory are transferred in the display processor so as to generate R.G.B. signals at the scanning rate issuing from the time base ;
a central processing unit associated with an interface circuit which permits the loading of the contents of the page memory for subsequent display. - Display processes are moreover known which will be briefly described hereinafter.
- For the organization of the display, the address processor uses at the minimum two basic address BAZA and display zone PZA pointers in the registers of the address processor. During the signal of the beginning of the raster issuing from the time base, the signal of the beginning of the page memory to be displayed BAZA is transferred in PZA.
- During the active zone of the screen, each Req. visu signal issuing from the time base is transmitted to a dynamic access control device DMA associated with the address register and which generates a visualization cycle for extracting the characteristics of the following dots in the page memory.
- If four planes are selected in the register of the display processor, the DMA device produces four CAS signals which permit the extraction of four words from the page memory for each Req. visu demand.
- The four words are transferred to four plane registers which await the loading thereof in shifter registers associated with the display monitor.
- By way of example, each word is composed of 16 bits. Four words therefore permit the choice of a colour among sixteen for the following dots.
- At the scanning rate of the television receiver, at each dot clock signal, the shifter registers associated with the monitor select an address of a palette memory which contains the colour correspondence between the information contained in the planes of the page memory and the R.G.B. outputs through analog-digital converters interposed between the palette memory and the display monitor.
- This display technique is well adapted to the graphic mode which requires a sudden change in the colour for each point of the screen.
- For example, if it is required to display a red rectangle on a green background, at the periphery of the rectangle, it is necessary to suddenly change from a maximum level on the green output G to a maximum level on the red output R.
- If the palette memory comprises five bits for each R.G.B. component, each one thereof will be able to have 2⁵ = 32 distinct levels.
- By selecting the different levels on each output, it is possible to obtain 32³, namely 32768 different colours. However, if the number of planes is limited to six for example, the palette memory will only contain 2⁶ = 64 colours which are selected from the aforementioned 32768 colours.
- The choice of the 64 colours is ensured by the loading of the palette memory under the control of the central processing unit.
- In most of the graphic applications, the restoring will not require more than sixty-four colours.
- On the other hand, for restoring photographic images, for example of countrysides or portraits, this number is much too limited.
- In order to correctly restore an image of the aforementioned type, it is possible to :
increase the number of planes ;
use a compression technique. - Experience has shown that without a compression technique, a minimum of fifteen planes are required for correctly restoring most photographic images.
- On the other hand, by using a differential pulse code modulation DPCM, the same image quality may be restored according to the photo type with 4, 5 or 6 bits.
- The DPCM technique employs the following characteristics :
In a photographic image, if the difference of level of each R.G.B. component of a dot of the image to the following dot is analyzed, it is found that 75 % of the spacings between dots are less than 1/256, assuming that there are 256 levels of luminance on each component. - 50 % of the spacings are less than 2/256.
- 5 % of the spacings are less than 10/256.
- The DPCM technique consists in loading in the page memory the spacings relating to a component.
- In order to decrease the memory size of a photographic image, it is preferable to encode it as differences of luminance and chrominance.
- However, two problems arise.
- The images of graphic type are generally coded in a graphic mode and most television sets accept items of information coded in R.G.B.
- An object of the invention is to provide a device which permits the conversion of the luminance and chrominance coded pictures into R.G.B. levels so as to be in a position to display indifferently images in the graphic and photographic mode in the same image on a television set having R.G.B. inputs.
- The invention therefore provides a device for the composition of color component signals from encoded luminance and chrominance signals, comprising means for computing the relationships relating said encoded luminance and chrominance signals with the color components derived therefrom, said computing means including decoding means for decoding said luminance and chrominance signals, and means for matrixing said decoded luminance and chrominance signals in accordance with relations established between said luminance and chrominance signals on one hand, and said color components on the other hand, characterised in that said luminance and chrominance signals are encoded as differential pulse code modulation DPCM signals, and in that said decoding means and said matrixing means consist only of digital logical means.
- The invention also provides a device for the composition of the type defined hereinbefore, wherein said matrixing means comprise as many matrixing circuits as there are colour components to be obtained and are each constituted by at least one adder adapted to restore the corresponding colour component by effecting the relation relating said colour component with the luminance and chrominance values obtained at the output of the decoder.
- A better understanding of the invention will be had from the following description which is given solely by way of example with reference to the accompanying drawings, in which :
- Fig. 1 is a diagram of a procedure for converting items of information and display to which the invention is applied ;
- Fig. 2 is a block diagram of a known display device ;
- Fig. 3 is a more detailed partial diagram of the device of Fig. 1, to which the invention is applied ;
- Fig. 4 is a detail diagram of the device for converting luminance and chrominance signals into R.G.B. signals according to the invention ;
- Fig. 5 is a diagram of the circuit for processing signals which is part of the construction of the device of Fig. 3 ;
- Fig. 6 is a graph showing one histogram example of the differences of luminance and chrominance between neighbouring dots of an image ;
- Fig. 7 is a curve representing the variation of the luminance during the scanning of a line, and
- Fig. 8 shows the signals at particular points of the circuit of Fig. 4.
- The diagram of Fig. 1 illustrates the procedure for converting items of information to which the invention is applied for the purpose of achieving the desired display.
- This procedure comprises storing in memory at 1 the data relating to an RGB coded reference photographic image.
- This reference image is for example encoded on eight bits by R, G and B components, namely on in all twenty four bits.
- Then, the R, G, B signals are encoded at 2 into luminance signals Y and chrominance signals DR and DB.
- The reference image is RGB coded with eight resolution bits per R, G, B component, namely 256 levels.
-
- An analysis of the distribution of the differences between two values close to Y, DR and DB, and a plotting of a histogram of the type shown in Fig. 6 permit proceedding to a selection of quantization values.
- The histogram of Fig. 6 represents a curve C₁ showing the distribution of the differences of luminance between two neighbouring dots and a curve C₂ showing the differences of chrominance which are preferably identical for DR and DB.
- Each image has its own histogram.
- However, the quantization values are generally very close from one image to another.
- There is then effected at 4 the choice of the quantization values and the changing of the planes △ Y, △ DR and △ DB in the page memory.
-
- With the chosen quantization values, it is attempted to follow the theoretical variation of Y, DR and DB as closely as possible.
- As shown in Fig. 7, the curve I is an example of a variation in luminance during the scanning of a line.
- Eight quantization values from 0 to Y are put into the quantization value table. There are employed values such that the plotting of the curve II follows as closely as possible the theoretical curve I.
- The planes Y of the page memory are loaded with the codes corresponding to these values.
- For example :
(6) 1 1 0 for + 16
(5) 1 0 1 for + 4
(3) 0 1 1 for - 1 - Therefore, three planes are sufficient to encode the value Y in the page memory and to obtain it at the output of the DPCM decoder.
- Of course, the chosen number of quantization values represents the quality of the image.
- The same principle is employed for restoring DR and DB.
- After the loading at 5 of the planes △ Y, △ DR and △ DB into the page memory, the DPCM decoding is effected at 6 in the course of which the loading of the quantization values and the restoration of Y, DR and DB are achieved.
- Then, there is effected at 7, according to the invention, the matrixing of the signals Y, DR and DB into R, G, B signals, and, after an appropriate processing at 8, there is effected the display at 9 of the R, G, B image on a screen.
- The encoding of the reference photographic image signals into luminance and chrominance signal Y, DR and DB and the RGB matrixing will be described hereinafter.
- There will also be described hereinafter the processing of the signals resulting from the matrixing operation.
- The matrixing of the luminance and chrominance signals into RGB signals was heretofore achieved by using operational amplifiers.
- Now, in integrated LSI circuits having an extreme integration, it is very difficult to mix the digital techniques with analog sub-assemblies.
- The matrixing device according to the invention is fully digital and can therefore be applied to the integrated LSI circuits.
- The display shown in Fig. 2 comprises :
acentral processing unit 10,termed hereinafter CPU,which is adapted to manage all the operations of the system by means of a program contained in its own memory ;
avideo display processor 11,termed hereinafter VDP, communicating with theCPU 10, through abus 12 and acontrol line 13, the circulation of the data on thebus 12 being ensured in time multiplexing for addresses and data in accordance with the procedure disclosed in particular in FR-A-2541805 filed on February 25, 1983 in the name of the Applicant ;
a dynamicgeneral memory 14, termed hereinafter DRAM, which can communicate with the other elements of the system through atime division bus 15, the latter being connected in particular to theCPU 10 through aninterface 16 ;
adisplay unit 17 which may be a conventional television set or an equally conventional monitor, this element being adapted to display visual information produced in the system ;
anexternal unit 18 or Didon by means of which the system of Fig. 2 can communicate with an external source of information, for example a teletext transmitter connected to the system through a broadcast television channel or through a telephone line ; theexternal unit 18 may load the information into thememory 14 to permit, after processing in the system, their display on the screen of thedisplay unit 17. - The
video display processor 11 comprises anaddress processor 19, a point processor 20 adapted to effect the processing of the dots or"pixels" of the screen of theunit 17, for example for obtaining a change in shapes in the image and adisplay processor 21, these elements communicating with each other through thetime division bus 15 and abus 22 on which solely data may circulate. - The
buses DRAM memory 14 through aninterface 23 permitting the multiplexing of the data and addresses intended for theDRAM 14. - Also provided is a
control device 24 of dynamic access to theDRAM memory 14. This device, hereinafter termed DMA, has been disclosed in detail in FR-A-2 406 250 and in the French patent application 83 03143 filed on February 24, 1983 both in the name of the Applicant. - A
time base circuit 25 is associated with thedisplay processor 21 and in particular communicates with theDMA circuit 24, themonitor 17 and thedisplay processor 21 itself. - There will now be described with reference to Fig. 3 the part of the device of Fig. 2 to which the invention is applied.
- Fig. 3 essentially represents the elements of the device which are part of the
display processor 21 of the device of Fig. 2. - The
DRAM memory 14 is connected through thebus 22 to a group of plane registers 26 which may be loaded by the dot processor 20 (Fig. 2) or theDRAM memory 14. - The plane registers 26 are connected to shift
registers 27 in the graphic mode whose outputs are connected to aRAM memory 28 or colour palette memory. - The clock inputs of the
registers 27 are connected to thetime base 25. Normally, the shifting frequency is equal to the frequency at which the dots are displayed on the screen. - The shifter registers 27 may be loaded by the group of plane registers 26 and by a
register 29, termed "base colour register" which is part of anattribute storing unit 30. Theunit 30 may be loaded by thebus 15, for example from thememory 14 or theCPU 10. - In order to permit controlling a display in graphic mode and/or photographic mode, the circuit of Fig. 3 further comprises, according to the invention, a series of shifter registers 31 in photographic mode whose inputs are connected to the plane registers 26 and whose outputs are connected to a first series of inputs of a
circuit 32 producing quantization values. A second series of inputs of thecircuit 32 is connected to the address and data inputs of thecolour palette memory 28. - The
circuit 32 producing quantization values is connected to aphotographic unit 33 with which is associated amatrixing device 34, the two latter circuits being part of the construction of the device converting the luminance and chrominance signals into R, G, B signals which will be described with reference to Fig. 4. - The outputs of the matrixing circuit are connected to a
circuit 35 processing R, G, B signals of graphic and/or photographic origin which will be described in detail with reference to Fig. 5. - The
circuit 35 is moreover connected by corresponding inputs GR, GG, GB to the outputs GR, GG, GB of thecolour palette memory 28. - It receives on two
control inputs 36, 37 process selection signals and graphic or photographic multiplexing signals. - The outputs of the
processing circuit 35 are connected to the corresponding inputs of digital-analog converters 38, which are connected to the R, G, B terminals of the monitor 17 (Fig. 2). - The device for converting luminance and chrominance signals into R, G, B signals will now be described with reference to Fig. 4.
- This device, which includes the
photographic unit 33, thematrixing circuit 34, theprocessing circuit 35 and the digital-analog converters 38, comprises :
DPCM decoders
R, G,B matrixing devices
the processing device 35 (Fig. 3) ;
the digital-analog converters 38, and
acontrol logic 47. - For each of the channels Y, DR, and DB, the corresponding DPCM decoder comprises an
adder register - As the graph of Fig. 8 shows, the P/G signal which indicates the start of a photographic processing releases the clock signal generator CPR.
- During the low period of the P/G signal, the
register 51 is forced to zero by thegate 54. - In the beginning, DR is equal to zero. The samples △ DR are presented to the input of the adder before each clock signal CPR.
- After the first cycle > 00 + > 10 = > 10 (>hexadecimal), > 10 being the quantization value selected from the value table 32 (Fig. 3) by the output of the
registers 31. - At the second cycle Qc = > 01 DR = > 11 after addition. The following value > FF corresponds to -1 > 11 + > FF = > 10 in the register DR.
- The operation of the part of the circuit of Fig. 4 with respect to DB is identical with a shift point period and by using the samples △ DB shown in Fig. 8.
- The
DPCM decoder 42 of the channel Y uses the same principle, except that the operation is carried out for each clock cycle CP. - There must therefore be a quantization value QY at each point.
- Further, at the input and output of the
register 53 of thedecoder 42 are disposed invertingswitches 55, 56 which permits commencing the accumulation procedure during the scanning of each line of the image with a mean luminance value Y = > 80. - The R, G, B matrixing circuit is composed of four
adders - The
adder 43 restores the Red component by effecting the operation :
Y + DR = R according to the previously-given theoretical formula. -
- The eight bits defining DR are added with the bits of DB shifted one position toward the right, which amounts to adding :
Interposed between theadders 44 and 46 are inverters 57. The inverted ouputs S of theadder 44 give the complement at "1",S , of the result. The adder 46 effects the following operation : - The complemented outputs S to which 1 has been added by the carry input Cn of the adder 46, are also shifted one position to the right and added with Y7 to Y0, which amounts to effecting the operation :
namely
The real equation of V is :
There is therefore a difference beween the theoretical formula (1) and the calculated formula (2) of the Green component obtained by the matrixing circuit. - To correct this difference in such manner that it is not visible in the restoring of the image on the screen, the following equations will be used :
In these formulae, it can be seen that the luminance value Y has been experimentally adapted to obtain the following restored value of F.
By comparing the theoretical formula (a) of the luminance Y = 0.2999R + 0.587 G + 0.114B with the above formula (b), the formulae (a) and (b) show that the errors in the luminance created by the coefficients of the Rd and Blue components are negligible as concerns the visual perception. - On the other hand, the fact of using the formula (a) enables the chrominance to be correctly restored.
- It can be seen that the formula (3) is very close to the formula (2), and this limits to a minimum the differences of luminance and chrominance related with this restoring technique.
- Tests have shown that these differences are not visible by the eye relative to the reference image.
- The use of formula (b) which corresponds to the RGB matrixing technique, permits the calculation of the quantization values and the content of the planes △ Y0, △ Y1, △ Y2 △ DR0/ △ DB0, △ DR1/ △ DB1 and △ DR2/ △ DB2 which will permit decompressing in real time the values of Y, DR and DB. These values applied in the manner described to the matrixing system enables a correct image quality to be restored.
- The conversion device described with reference to Fig. 4 comprises a
gate 54 which has an input PCOUL. A signal applied to this input forces theregisters 51 to 52 to zero when it is itself at zero level. -
- The
adders -
- The signal P/G applied to the
logic 47 determines the duration of a window of photographic type during the scanning of a line. - The retarded P/G signal permits a selection either of the image of graphic type whose data issue directly from the
registers 27 through thepalette 28, or an image of photographic type. - The
signal processing circuit 35 in the construction of the circuit of Fig. 3 will now be described with reference to Fig 5. - This circuit essentially comprises a
multiplexer 60 havinginputs 61 of PR, PG, PB photographic signals connected to the output of the matrixing circuit 34 (Fig. 3) andinputs 62 of GR, GG, GB graphic signals, connected to the corresponding outputs of thecolour palette memory 28. - An OR
gate 63 for determining the graphic mode or photographic mode has its three inputs respectively connected to the GR, GG, GB inputs of themultiplexer 60, while its output is connected to a mode control input of said multiplexer. - The
processing circuit 35 finally includes alogic 64 for controlling the multiplexer having a input G adapted to receive data relating to the number of graphic planes and an input P adapted to receive date relating to the number of photographic planes. - The outputs of the multiplexer are connected to the digital-
analog converters 38. - The operation of the circuit of Fig. 3 will now be described in envisaging a number of display modes.
- In the case of a display in the graphic mode, the data are loaded into the plane registers 26 then transferred into the graphic shifter registers 27 whose ouputs select a colour in the
palette memory 28 at the rate of the dot frequency. The GR, GG and GB components applied to theprocessing circuit 35 are oriented directly by the latter to the digital-analog converters 38 so as to be than transmitted to themonitor 17. - In the case of a display in a photographic mode, the luminance and chrominance data are loaded into the plane registers 26 in the same way as in the graphic mode, and then transferred to the
photographic shifter register 31 whose outputs select quantization values of luminance QY and chrominance QC. - These quantization values form a correspondence table relating to the differences of luminance or chrominance between neighbouring dots loaded into the photographic shifter registers 31.
- The quantization values QY and QC are transmitted to the
photographic unit 33 which delivers, in association with thematrixing circuit 34, in the manner indicated in the description relation to Fig. 4, colour components PR, PG and PB which, when applied to theprocessing circuit 35, will appear on theconverters 38 for the purpose of being displayed. - In the case of the display on the same screen of photographic zones and graphic zones which are distinct, there will be seen on the screen of the monitor images processed by the
photographic unit 33 and images issuing from thecolour palette memory 28. - In this case, the
processing circuit 35 performs a function of selecting between the graphic GR, GG, GB components, and the photographic PR, PG, PB components. The shifter registers 27 and 31 are also used alternately. - The choice between an image processed in the photographic mode or in the graphic mode is made by the attributes register 29.
- In the case of a photographic display with interposition of graphic mode, according to the content of the attributes register 29 which determines the number of planes for representing the graphic mode and separately, the photographic mode, the content of the
plane register 26 will be transferred suitably to the graphic and photographic shifter registers 27 and 31. - The two groups of registers will this time operate in parallel at the rate of the point frequency and will select, on one hand, graphic GR, GG, GB components issuing from the
colour palette 28 and, on the other hand, quantization values which, when applied to thephotographic unit 33, will permit the production of the PR, PG, PB colour components. - The
processing circuit 35 shown in Fig. 5 performs different functions depending on the envisaged display mode. - In the case of the graphic display or photographic display alone, the
circuit 35 will select, once for all of the screen of the monitor, either the graphic channel, or the photographic channel. This selection is effected by themultiplexer 60 controlled by the data of the number of planes (number of colours = 2n planes, n being the number of planes) issuing from the attributes register 29 (Fig. 3). - In the case of the display on the same screen of distinct photographic and graphic zones, the
register 29 is modified in the course of the line scanning and raster scanning and alternatively, there may be had graphic zones which will select themultiplexer 60 on the GR, GG, GB channel or photographic zones which will select the multiplexer on the PR, PG, PB channel. - This alternation is achieved under the control of P and G signals applied by the attributes register 29 to the
logic 64 of theprocessing circuit 35. These signals are at 1 when the number of planes is different from zero. - In the case of a photographic display with superimposition of a graphic mode, there is a number of both photographic planes and graphic planes different from zero. The signals P and B are at 1, which has for result that the
OR gate 63 which detects the presence of colours on the graphic channel, itself puts into action themultiplexer 60. - When GR, GG, GB are at zero, the
OR gate 63 produces alevel 1 which selects by themultiplexer 60 the PR, PG, PB photographic channel. - When at least one of the GR, GG, GB inputs is different from zero, the multiplexer selects the graphic channel.
- This for example permits superimposing text or curves on a photographic image dot by dot, the shape of the letters or of the curves appearing in the chosen colour on the photographic image.
- The device for converting luminance and chrominance signals into RGB signals which has been described with reference to Fig. 4 has been considered to be applied to a graphic-photographic display device.
- However, it will be understood that such a converting device of completely digital design may be used in any application where it is necessary to convert luminance and chrominance signals into R, G, B components.
- This is the case for example for television receivers.
Claims (8)
- A device for the composition of color component signals from encoded luminance and chrominance signals, comprising means for computing the relationships relating said encoded luminance and chrominance signals with the color components derived therefrom, said computing means including decoding means (40,41,42) for decoding said luminance and chrominance signals, and means (43,44,45,46) for matrixing said decoded luminance and chrominance signals in accordance with relations established between said luminance and chrominance signals on one hand, and said color components on the other hand, characterised in that said luminance and chrominance signals are encoded as differential pulse code modulation (DPCM) signals, and in that said decoding means and said matrixing means consist only of digital logical means.
- A device according to claim 1, characterised in that said logic means for decoding the luminance and chrominance signals comprise a DPCM decoder per colour component to be obtained, each of said decoders comprising an adder (48,49,50) of values of quantization of luminance and chrominance obtained by selection after comparison of the values of luminance and chrominance between neighbouring points, and a register (51,52,53) controlled by a gate circuit (54) for transferring the signals contained in the corresponding adder to the associated digital matrixing circuit (43,44,45,46).
- A device according to claim 2, characterised in that said gate circuit (54) comprises an input (PCOUL) controlling the passage from colour display to black an white display.
- A device according to any one of the claims 1 to 3, characterised in that said digital matrixing means comprise as many digital matrixing circuits as there are colour components to be obtained and are each constituted by at least one adder (43,44,46,45) adapted to restore the corresponding colour component by effecting the relation relating said colour component to the luminance and chrominance values obtained at the output of the corresponding decoder (40, 41,42).
- A device for displaying video images on a screen (17) comprising a composite memory in which are stored the image data to be displayed for each raster, said composite memory being connected to a video display processor (21) controlling said screen, to a central processing unit (10) and to an address processor (19) to permit the composition of the image by means of said memory, the extraction from the latter of data relating to the dots to be displayed being effected under the control of a time base (25) in synchronism with the scanning of the screen and of a device (24) controlling dynamic access to the memory, said display processor (21) comprising a palette memory (28) connected to said screen (17) and containing colour codes to be displayed on the latter, a first group of registers (27) of shifter type controlled by said time base (25) and containing in an evolutive manner in the course of the display of a group of dots to be displayed, binary colour values constituting addresses for said palette memory (28), a second group of registers (26) adapted to temporarily store the colour data of a group of dots to be displayed after that whose data is in said shifter registers, characterised in that it further comprises a photographic unit (33) comprising a composition device according to any one of the claims 1 to 5, adapted to ensure the display on the screen (11) in a photographic mode, said photographic unit (33) being connected to the palette memory (28) and being controlled by means (29) for determining the display mode to be achieved.
- A device according to claim 5, characterised in that there is also connected to said photographic unit (33) a circuit (35) for processing signals according to the display mode to be achieved.
- A device according to claim 5 or 6, characterised in that said first group of registers (27) connected to the palette memory is a group of shifter registers in the graphic mode and there are also provided a supplemental group (31) of shifter registers in the photographic mode connected to the second group of registers (26) in parallel with the first group of registers (27), and a circuit (32) for establishing values of quantization of luminance and chrominance (QY, QC) from values contained in said shifter registers in the photographic mode (31), said circuit (32) establishing values of quantization being connected to said photographic unit.
- A device according to claims 6 or 7, characterised in that said processing circuit (35) comprises a multiplexer (60) having inputs in graphic mode (72) directly connected to said colour palette memory (28) and inputs in photographic mode (61) connected to the corresponding outputs of the device for composition of colour component signals from luminance and chrominance signals, said multiplexer being controlled by a logic circuit (64) connected to said means (29) for determining the display in graphic mode or in photographic mode.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR8511252A FR2585530B1 (en) | 1985-07-23 | 1985-07-23 | COLOR COMPONENT SIGNAL COMPOSING DEVICE FROM LUMINANCE AND CHROMINANCE SIGNALS AND VIDEO DISPLAY DEVICE INCLUDING APPLICATION |
EP19860401766 EP0257162B1 (en) | 1986-08-06 | 1986-08-06 | Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof |
DE8686401766T DE3682067D1 (en) | 1986-08-06 | 1986-08-06 | DEVICE FOR COMPILATING COLOR SIGNAL COMPONENTS FROM BRIGHTNESS AND CHROMINANCE SIGNALS AND VIDEO DISPLAY COMPREHENSIVE THIS APPLICATION. |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP19860401766 EP0257162B1 (en) | 1986-08-06 | 1986-08-06 | Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
EP0257162A1 EP0257162A1 (en) | 1988-03-02 |
EP0257162B1 true EP0257162B1 (en) | 1991-10-16 |
Family
ID=8196331
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP19860401766 Expired EP0257162B1 (en) | 1985-07-23 | 1986-08-06 | Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof |
Country Status (3)
Country | Link |
---|---|
EP (1) | EP0257162B1 (en) |
DE (1) | DE3682067D1 (en) |
FR (1) | FR2585530B1 (en) |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1600170A (en) * | 1977-04-06 | 1981-10-14 | Texas Instruments Inc | Digital control system |
JPS5713484A (en) * | 1980-04-11 | 1982-01-23 | Ampex | Video output processor |
GB2083325B (en) * | 1980-09-06 | 1984-03-07 | Int Computers Ltd | Display system |
-
1985
- 1985-07-23 FR FR8511252A patent/FR2585530B1/en not_active Expired
-
1986
- 1986-08-06 DE DE8686401766T patent/DE3682067D1/en not_active Expired - Lifetime
- 1986-08-06 EP EP19860401766 patent/EP0257162B1/en not_active Expired
Also Published As
Publication number | Publication date |
---|---|
EP0257162A1 (en) | 1988-03-02 |
DE3682067D1 (en) | 1991-11-21 |
FR2585530B1 (en) | 1987-11-27 |
FR2585530A1 (en) | 1987-01-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0166966B1 (en) | Video display controller | |
CA1229441A (en) | Color-signal converting circuit | |
EP0002365B1 (en) | System for mixing two sequences of video data | |
US5258747A (en) | Color image displaying system and method thereof | |
US6040876A (en) | Low intensity contouring and color shift reduction using dither | |
US4887151A (en) | Encoding apparatus for color image data with block-by-block individual quantizing or individual encoding of luminosity, structure, and color information | |
JP2923648B2 (en) | Method and apparatus for generating color characteristics of an object | |
CA1250379A (en) | Method and apparatus for providing anti-aliased edges in pixel-mapped computer graphics | |
US4533952A (en) | Digital video special effects system | |
EP0138324B1 (en) | Image processing system | |
EP0310176A3 (en) | Method of and arrangement for generating a two-dimensional image | |
US6147671A (en) | Temporally dissolved dithering | |
US5570461A (en) | Image processing using information of one frame in binarizing a succeeding frame | |
JPH06105337A (en) | Digital image processor for color image transmission | |
JP2578170B2 (en) | Image display device | |
US4791476A (en) | Device for the composition of color component signals from luminance and chrominance signals and video display device comprising the application thereof | |
US5852444A (en) | Application of video to graphics weighting factor to video image YUV to RGB color code conversion | |
US5732205A (en) | Color conversion using 4.5 bit palette | |
EP0554035A2 (en) | Solid state color video camera | |
EP0257162B1 (en) | Device for the composition of colour component signals from luminance and chrominance signals and video display device comprising the application thereof | |
US4636839A (en) | Method of and apparatus for generating color matte signals | |
JPH06118920A (en) | Method and device for image information processing | |
Turkowski | Anti-aliasing in topological color spaces | |
EP0501988B1 (en) | Storage of digital image composition control signal | |
JP3288214B2 (en) | Gradation display control device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19870724 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB NL |
|
17Q | First examination report despatched |
Effective date: 19890206 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB NL |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Effective date: 19911016 |
|
REF | Corresponds to: |
Ref document number: 3682067 Country of ref document: DE Date of ref document: 19911121 |
|
ET | Fr: translation filed | ||
NLV1 | Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19940429 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20010831 Year of fee payment: 16 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: IF02 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20030301 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20030702 Year of fee payment: 18 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20040806 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20040806 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19920831 |