EP0202865A2 - Testable video display generator - Google Patents
Testable video display generator Download PDFInfo
- Publication number
- EP0202865A2 EP0202865A2 EP86303691A EP86303691A EP0202865A2 EP 0202865 A2 EP0202865 A2 EP 0202865A2 EP 86303691 A EP86303691 A EP 86303691A EP 86303691 A EP86303691 A EP 86303691A EP 0202865 A2 EP0202865 A2 EP 0202865A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- display
- memory
- monitor
- information
- logic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/006—Electronic inspection or testing of displays and display drivers, e.g. of LED or LCD displays
Definitions
- the loopback register 34 provides the capability for the graphics processor 10 to write various data patterns into the loopback register 34 and read the data back, to accomplish the verificationtiop of the data paths to and from the graphics processor 10.
- the snapshot register 36 stores an 8-bit output generated by the colour lookup address generator 28 based on a predetermined input, the predetermined input being known information stored in display memories 22 by the graphics processor 10.
- the 8-bit output stored in snapshot register 36 is checked by the graphics processor 10 to determine if the correct output has been generated, thereby verifying several of the logic blocks within the video display generator 11.
- the cursor display logic 18 generates a visible cursor which can be positioned anywhere on the display under control of the graphic controller 10.
- the colour lookup address generation logic 28 determines if the current displayable element is a pixel, alphagraphic, or cursor element (based on the display priority) and uses this determination along with the proper index bits (pixel or alphagraphic) to access a location in the colour lookup memory 16.
- the colour lookup memory 16, at locations having addresses corresponding to the colour addresses applied by the colour lookup address generator logic 28, has stored colour control signals which are used to control the intensity of the electron beams of the colour guns of a conventional colour CRT monitor (not shown) and which determine the colour and intensity of each picture element of the display array as it is scanned. Eight- bit bytes are stored in the colour lookup memory 16 at locations corresponding to the colour addresses applied.
- the colour control signal is read out of colour lookup memory 16 and applied to D to A converters 32, which convert 6 of the 8 bits into analog signals for controlling intensity of the red, green, and blue electron beam guns of the conventional CRt monitor.
- D to A converters 32 which convert 6 of the 8 bits into analog signals for controlling intensity of the red, green, and blue electron beam guns of the conventional CRt monitor.
- two bits of the colour control signal are applied to a fourth D to A converter which converts these two bits into a monochrome analog signal which can be used to produce a permanent record of the raster display using conventional equipment, as is well known in the art.
- FIG. 2 shows the organization of the pixel memory 12 and Figure 3 shows the layout of the CRT monitor display.
- the pixel memory 12 stores characteristic information for each pixel element; namely, planes 0-2 contains colour information, plane 3 contains intensity information, and plane 4 contains blink information.
- graphic memory 14 There is a similar organization for graphic memory 14.
- the active display area of the CRT monitor is divided into 640 horizontal elements and 448 vertical elements.
- the character size is a 5X9 character in an 8X16 character cell (i.e., 8 horizontal pixels by 16 vertical pixels).
- the pixel memory 12 contains five planes, p0, p1, p2, p3, and p4. Each plane is an 8-bit wide by 64K memory. Each location of each plane contains 8 bits of information relating to 8 corresponding picture elements.
- the information in display memory 22 corresponds to the position of the sweep of the CRT monitor (not shown).
- the sweep is a horizontal sweep from let to right, top to bottom, in which the sweep starts at location 0,0 and moves horizontally across the display to location 0,639.
- the information fetched from display memory 22 for display must correspond to the positioning of the sweep of the CRT monitor.
- location 0 of display memory 22 is fetched which corresponds to picture elements 0,0 to 0,7
- location 512 of display memory 22 is fetched which corresponds to the picture elements 0,8 to 0,15
- location 1024 is fetched, etc., up to location 40448 which corresponds to picture elements 0,632 to 0,639.
- the next line of the display (picture element 1, 0 to 1, 639) is scanned and the corresponding information is fetched from the display memory 22 at locations 1, 513, 1025, etc.
- line 447 is completed, the display has been completed and the scanning is restarted at line 0.
- the alphagraphic memory 14 also corresponds to a display which is 640 horizontal elements and 448 vertical elements.
- the graphic memory 14 consists of 2 memory planes with each plane organized such that each 8-bit byte corresponds to 8 horizontal elements by 1 vertical element.
- a dot memory each bit determines if the picture element is a foreground or background colour.
- the behavior memory each 8 bit location determines the behavior index of an entire associated location in the dot memory, and the display priority between the pixel memory 12 and the alphagraphic memory 14.
- a behavior index is 6 bits and a display priority is 2 bits.
- the 6 bits representing the behavior index and the 1 bit identification of each foreground or background colour results in a 7 bit value used as an index into the colour lookup memory 16.
- the 2 priority bits determine the priority of the pixel display with respect to the alphagraphic display.
- Figure 4 shows some of the logic of the video display generator 11 utilized for displaying the information stored in the display memories 22.
- the raster scan logic 20 reads the alphagraphic memory 14 and the pixel memory 12 at the same location; in the example shown in Figure 5, location 0 is being read.
- the 8 bits from the dot memory 14' are loaded into a shift register 26B and the 8 bits from location 0 of the behavior memory 14" are loaded into a latch 26A.
- the contents of location 0 of each plane of the pixel memory 12 are loaded into a corresponding shift register.
- All of the shift registers are shifted such that the colour lookup address generation logic 28 processes the information related to picture element 0,0 from both- the pixel memory 12 and the dot memory 14'. Processing is performed to correspond to the information contained in latch 26A.
- the sweep of the CRT monitor is at location 0,0 of the display.
- the display moves to the next position, i.e., picture element 0,1 of the display and likewise the information corresponding to location 0,1 is shifted into the colour lookup address generation logic 28 from the shift registers 30 and the shift register 26B. Again, this information is processed by the colour lookup address generation logic 28 as defined by the information latched in latch 26A, which is valid for the 8 bits of location 0.
- the process continues until the sweep of the CRT monitor has displayed the 8 picture elements of a horizontal line.
- the next element to be displayed is location 0,8 which corresponds to address 512.
- the raster scan logic 20 causes a read of location 512 from the graphic memory 14 and the pixel memory 12 into the shift registers and latch and the above process continues until the entire line is displayed, and then continues as described above until the entire display area has been processed for display.
- Figure 5 is a partial functional logic block diagram of the raster scan logic 20.
- the counters shown in Figure 5 are part of the raster scan logic 20 which is verified by the verification apparatus, and include a divide-by-eight circuit 42 for the pixel clock signal, horizontal address counter 44, vertical address counter 46, an odd/even frame counter 48, an end-of-line detector 50, and an end-of-frame detector 52.
- the outputs of the horizontal address counter 44, vertical address counter 46, and odd/even frame counter 48 are coupled to the display memory 22 for addressing the display memory.
- the outputs of the horizontal address counter 44, the vertical address counter 46, and the odd/even frame counter 48 make up the display memory address.
- the output of the odd/even frame counter 48 makes up the least significant bit portion
- the 8 bits outputted from the vertical address counter 46 makes up the next least significant bits of the memory address
- the 7 bits outputted from the horizontal address counter make up the most significant bit portion of the display memory address.
- the pixels are read from the display memory 22 in groups of eight pixels at a time and loaded into shift registers and latches 26, 30 as described above, therefore requiring the pixel clock signal to be divided by eight when clocking the horizontal address counter 44.
- the horizontal address counter 44 is allowed to continue to count during horizontal retrace, the count being used for generating synchronizing signals.
- the retrace count for the horizontal address counter 44 is 16 cells, which results in a total count of 768 for each horizontal line.
- the video display generator 11 is an interlace system, two frames of the display comprising a single complete display. One frame is all of the even horizontal lines of the display and the other frame is all of the odd horizontal lines of the display. During successive vertical scans of the CRT monitor, the frames are alternated as a result of the odd/even frame counter 48.
- the vertical address counter 46 is similar in operation to the horizontal address counter 44 except that the vertical address counter 46 is only incremented at the end of each horizontal scan line. When the end-of-frame detector 52 senses that the display is at the end of the frame an end-of-frame signal is generated, the vertical address counter 46 is reset to - 16, and the odd/even frame counter 48 is toggled. While the vertical address counter 46 is counting from the count of -16 to 0, the CRT display is blanked and the video display generator 11 is generating the synchronization signals to the CRT monitor.
- Figure 6 shows the apparatus added to the video display generator 11 to provide the on-line verification function.
- the end-of-frame signal is utilized as a vertical retrace interrupt signal back to the microprocessor of the graphics processor 10.
- point 447, 639 the odd frame is completed and the vertical retrace signal is generated (point 446, 639 is the last point for the even frame).
- location 449 of the display memories 22 which corresponds to the points 449,0 to 449,7 - (for the even frame the location to be addressed and accessed is location 448 which corresponds to points 448,0 to 448,7).
- locations 448,0-7 and 449,0-7 are in the "hole" area of display memory 22 (i.e., there is no corresponding active display area for these locations), test data is prestored into locations 448 and 449. Since the logic of the video display generator 11 is active, the counters of raster scan 20 are counting during the retrace period, and the locations in the hole area are being accessed.
- the end-of-frame signal (or vertical retrace interrupt which is active for 8 pixel times, i.e., 8 bits) enables a serial-to- parallel shift register 39 during a portion of the retrace period while location 449 is being addressed (location 448 for the even frame).
- the address information contained on the data lines from colour lookup address generator 28 corresponds to the 8 bits of address information generated by the counters and shift registers of the logic of video display generator 11 based on the test data stored in location 449 (location 448 for the even frame retrace).
- An interrupt routine in the graphics processor 10 sets up the loopback register 34 such that a MUX 37 sequentially inputs the generated address information from the colour lookup address generator 28 into the serial-to-parallel shift register 39.
- the shift register 39 is full the data is read by the graphics processor 10 and compared to an expected result.
- the test data stored in the display memory 22 is varied by the graphics processor 10 to different patterns to ensure all the logic of the video display generator 11 is adequately tested. Since the colour lookup memory is a RAM, the colour lookup memory 16 can be tested by reading and writing into the RAM.
- the loopback register 34 is utilized to verify the data paths from the graphics processor 10 to the video display generator 11 and can be done in an off-line as well as an on-line mode.
- loopback register 34 is set up to select bit 0 of the output of colour lookup address generator 28, and the results stored in the shift register 39 are for the first pixel, bit 0, second pixel, bit 0, etc., to the eighth pixel, bit 0.
- loopback register is set up by graphic controller 10 to read bit 1, etc., until the eighth retrace when bit 7 for all eight pixels of the test word are read.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Controls And Circuits For Display Device (AREA)
- Testing, Inspecting, Measuring Of Stereoscopic Televisions And Televisions (AREA)
- Digital Computer Display Output (AREA)
- Traffic Control Systems (AREA)
- Closed-Circuit Television Systems (AREA)
Abstract
Description
- This invention relates to video display systems, and more particularly to an apparatus for the on-line verification of the functionality of the various subsystems within the video display system.
- In existing video display systems which include logic such as raster scan logic, counters, video memories, and shift registers, verification of the system while still on-line is accomplished by displaying a test pattern for the user to examine. It is left for the user to observe the test pattern and conclude that everything is functioning properly if the test pattern conforms to the expected display. This technique has worked whenever the user is looking for something wrong, but the first drawback is that the user has to think something is wrong. The present invention takes the user out of the loop for determining if something is wrong and verifies that the system is functioning properly on-line without interfering with the information being displayed, and without intervention by the user. Accordingly, it is an object of the present invention to provide an apparatus for automatic on-line verification of a display system.
- Accordingly the invention provides a display monitor comprising:
- a memory for storing display information;
- scan logic which accesses the memory at locations corresponding to the position of the scan beam of the monitor; and
- a generator which receives display information from the memory and generates display control information,
- An embodiment of the invention will now be described, by way of example, with reference to the drawings, in which:-
- Figure 1 shows a display generator system;
- Figure 2 shows the organization of a pixel memory of the system;
- Figure 3 shows the layout of the CRT display for the system as it corresponds to the pixel memory organization;
- Figure 4 shows some of the logic of the system utilized for displaying the information stored in the display memories;
- Figure 5 is a partial functional logic block diagram of the raster scan logic of the system; and
- Figure 6 is a block diagram of the apparatus added to the system to provide the on-line verification function.
- The present system comprises apparatus for the on-line verification of the functionality of a video display system. A display generation system has a monitor for providing a visual display projected on a display surface by a scan beam associated with the monitor in response to position control signals and information control signals, and apparatus for on-line verification of the display generation system, comprising a memory with a display portion and an inactive portion, the display portion of the memory being utilized for storing display information to be displayed on the monitor, and the inactive portion being utilized for storing test data. Scan logic, connected to the memory, controls the monitor, including providing the position control signals to the monitor. The scan logic accesses the memory at a predetermined location corresponding to a predetermined position of the scan beam of the monitor. A generator, connected to the memory, generates display control information from the display information, the display control information being coupled to the monitor to provide the information control signals to the scan beam thereby providing the visual display corresponding to the display information stored in the display portion of the memory. A register, connected to the generator, stores display control information generated from the test data stored in the inactive portion of the memory, the register being enabled by a control signal generated from the scan logic indicating the end of a display frame. The control signal corresponds in time to when the test data is being accessed by the scan logic. The scan logic is operative during a period of time that the monitor is blanked the scan beam of the monitor is being positioned to a beginning point of the visual display. An element, connected to the register, compares the display control information stored in the register corresponding to test data with an expected result, the comparison being performed during the period of time the monitor is blanked, thereby verifying on-line-that the display generation system is functioning correctly and indicating an error when the match fails.
- Figure 1 shows a display generation system. A
graphics processor 10 includes a microprocessor and an associated RAM (not shown), and interfaces with avideo display generator 11 which provides the necessary signals to generate displays on and to control a raster scan CRT monitor (not shown). Thevideo display generator 11 includes various display andcontrol memories cursor display logic 18,raster scan logic 20, colour lookupaddress generator logic 28, and a D/A converter 32. Apixel clock 24 is included to produce the required clocking signals for the video display generator. Latches andshift registers display memory 22, and along with the clocking signals from thepixel clock 24, are shifted in a synchronous fashion to correspond to the scanning of the beam of the CRT monitor in order to produce the desired display. - There is also a
loopback register 34 and asnapshot register 36. Theloopback register 34 provides the capability for thegraphics processor 10 to write various data patterns into theloopback register 34 and read the data back, to accomplish the verificatiop of the data paths to and from thegraphics processor 10. Thesnapshot register 36 stores an 8-bit output generated by the colourlookup address generator 28 based on a predetermined input, the predetermined input being known information stored indisplay memories 22 by thegraphics processor 10. The 8-bit output stored insnapshot register 36 is checked by thegraphics processor 10 to determine if the correct output has been generated, thereby verifying several of the logic blocks within thevideo display generator 11. These added registers permit thevideo display generator 11 to be tested while continuing to provide operational displays on the CRT monitor, i.e., the testing is performed in an on-line mode. - The
raster scan logic 20 generates all of the timing and sync signals for the raster scan CRT monitor (not shown) and the necessary timing and control signals for all accesses of thedisplay memories 22. Counters (not shown) in theraster scan logic 20 determine which displayable element on the raster scan CRT monitor is currently being displayed and which address to access in thedisplay memories 22. - The
display memories 22 are organized in two different forms referred to as the picture element - (pixel)memory 12 and the alphagraphic memory - (also referred to as the graphic memory) 14, described in more detail later. - The
cursor display logic 18 generates a visible cursor which can be positioned anywhere on the display under control of thegraphic controller 10. - The colour lookup
address generation logic 28 determines if the current displayable element is a pixel, alphagraphic, or cursor element (based on the display priority) and uses this determination along with the proper index bits (pixel or alphagraphic) to access a location in thecolour lookup memory 16. Thecolour lookup memory 16, at locations having addresses corresponding to the colour addresses applied by the colour lookupaddress generator logic 28, has stored colour control signals which are used to control the intensity of the electron beams of the colour guns of a conventional colour CRT monitor (not shown) and which determine the colour and intensity of each picture element of the display array as it is scanned. Eight- bit bytes are stored in thecolour lookup memory 16 at locations corresponding to the colour addresses applied. In synchronism with the scanning of each pixel of the display, the colour control signal is read out ofcolour lookup memory 16 and applied to D toA converters 32, which convert 6 of the 8 bits into analog signals for controlling intensity of the red, green, and blue electron beam guns of the conventional CRt monitor. In addition, two bits of the colour control signal are applied to a fourth D to A converter which converts these two bits into a monochrome analog signal which can be used to produce a permanent record of the raster display using conventional equipment, as is well known in the art. - Before proceeding with describing the on-line verification, an underestanding of the operation of some of the components of the
video display generator 11 is in order. - Figure 2 shows the organization of the
pixel memory 12 and Figure 3 shows the layout of the CRT monitor display. Thepixel memory 12 stores characteristic information for each pixel element; namely, planes 0-2 contains colour information,plane 3 contains intensity information, andplane 4 contains blink information. There is a similar organization forgraphic memory 14. The active display area of the CRT monitor is divided into 640 horizontal elements and 448 vertical elements. The character size is a 5X9 character in an 8X16 character cell (i.e., 8 horizontal pixels by 16 vertical pixels). Thepixel memory 12 contains five planes, p0, p1, p2, p3, and p4. Each plane is an 8-bit wide by 64K memory. Each location of each plane contains 8 bits of information relating to 8 corresponding picture elements. Hence,location 0 of thepixel memory 12 contains information relating topicture elements location 0 ofpixel memory 12 contains information relating topicture element location 0 ofpixel memory 12 contains information relating topicture element - In order to display the information of the
display memory 22, it is necessary that the information indisplay memory 22 correspond to the position of the sweep of the CRT monitor (not shown). In raster scan CRT monitors, generally the sweep is a horizontal sweep from let to right, top to bottom, in which the sweep starts atlocation display memory 22 for display must correspond to the positioning of the sweep of the CRT monitor. Namely,location 0 ofdisplay memory 22 is fetched which corresponds topicture elements location 512 ofdisplay memory 22 is fetched which corresponds to thepicture elements location 1024 is fetched, etc., up to location 40448 which corresponds to picture elements 0,632 to 0,639. The next line of the display (picture element display memory 22 atlocations 1, 513, 1025, etc. Whenline 447 is completed, the display has been completed and the scanning is restarted atline 0. - The hole area in memory corresponds to the display area 448 -511. Hence, locations 448 to 511, 960 to 1023, 1472 to 1535, etc., of
display memory 22 have no corresponding active display area. The fetch of the information fromdisplay memory 22 is performed by logic in theraster scan logic 20. By adding 1 to bit 9 (i.e., to the 512 bit position) of an address counter, the correct addressing scheme is generated corresponding to the CRT beam as it is swept across a horizontal line. By allowing the hole area in memory, the implementation of incrementing the counter of the raster scan logic is simplified. The area of the display from 640 to 1023 also corresponds to a memory hole area from locations 40960 to 64K (i.e., 65535). The apparent inefficient use of memory is more than negated by the ease of implementing an addressing scheme corresponding to the display layout. - Although a line by line scanning of the display area has been described, alternative vertical scanning techniques are well known. Interlace scanning is implemented with the organization of the
display memory 22 just described. The raster scan logic is implemented such that the low order bit position of the counter for accessing thedisplay memory 22 is alternately set between a 1 and a 0 on successive vertical scans as will be described hereinunder. - The
alphagraphic memory 14 also corresponds to a display which is 640 horizontal elements and 448 vertical elements. Thegraphic memory 14 consists of 2 memory planes with each plane organized such that each 8-bit byte corresponds to 8 horizontal elements by 1 vertical element. In a first plane, denoted a dot memory, each bit determines if the picture element is a foreground or background colour. In a second plane, denoted the behavior memory, each 8 bit location determines the behavior index of an entire associated location in the dot memory, and the display priority between thepixel memory 12 and thealphagraphic memory 14. Of the 8 bits, a behavior index is 6 bits and a display priority is 2 bits. The 6 bits representing the behavior index and the 1 bit identification of each foreground or background colour results in a 7 bit value used as an index into thecolour lookup memory 16. The 2 priority bits determine the priority of the pixel display with respect to the alphagraphic display. - Figure 4 shows some of the logic of the
video display generator 11 utilized for displaying the information stored in thedisplay memories 22. Theraster scan logic 20 reads thealphagraphic memory 14 and thepixel memory 12 at the same location; in the example shown in Figure 5,location 0 is being read. The 8 bits from the dot memory 14' are loaded into a shift register 26B and the 8 bits fromlocation 0 of thebehavior memory 14" are loaded into a latch 26A. Likewise, the contents oflocation 0 of each plane of thepixel memory 12 are loaded into a corresponding shift register. Thus, the 8 bits oflocation 0 fromeplane 0 are loaded into shift register SR-0, the 8 bits fromlocation 0 ofplane 1 are loaded into SR-1, etc., up to the 8 bits fromlocation 0 ofplane 4 which are loaded into SR-4. - All of the shift registers are shifted such that the colour lookup
address generation logic 28 processes the information related topicture element pixel memory 12 and the dot memory 14'. Processing is performed to correspond to the information contained in latch 26A. At this point in time the sweep of the CRT monitor is atlocation picture element location address generation logic 28 from the shift registers 30 and the shift register 26B. Again, this information is processed by the colour lookupaddress generation logic 28 as defined by the information latched in latch 26A, which is valid for the 8 bits oflocation 0. The process continues until the sweep of the CRT monitor has displayed the 8 picture elements of a horizontal line. The next element to be displayed islocation raster scan logic 20 causes a read oflocation 512 from thegraphic memory 14 and thepixel memory 12 into the shift registers and latch and the above process continues until the entire line is displayed, and then continues as described above until the entire display area has been processed for display. - Figure 5 is a partial functional logic block diagram of the
raster scan logic 20. The counters shown in Figure 5 are part of theraster scan logic 20 which is verified by the verification apparatus, and include a divide-by-eightcircuit 42 for the pixel clock signal,horizontal address counter 44,vertical address counter 46, an odd/even frame counter 48, an end-of-line detector 50, and an end-of-frame detector 52. The outputs of thehorizontal address counter 44,vertical address counter 46, and odd/even frame counter 48 are coupled to thedisplay memory 22 for addressing the display memory. The outputs of thehorizontal address counter 44, thevertical address counter 46, and the odd/even frame counter 48, make up the display memory address. The output of the odd/even frame counter 48 makes up the least significant bit portion, the 8 bits outputted from thevertical address counter 46 makes up the next least significant bits of the memory address, and the 7 bits outputted from the horizontal address counter make up the most significant bit portion of the display memory address. - The pixels are read from the
display memory 22 in groups of eight pixels at a time and loaded into shift registers and latches 26, 30 as described above, therefore requiring the pixel clock signal to be divided by eight when clocking thehorizontal address counter 44. Thehorizontal address counter 44 is allowed to continue to count during horizontal retrace, the count being used for generating synchronizing signals. The retrace count for thehorizontal address counter 44 is 16 cells, which results in a total count of 768 for each horizontal line. When the end-of-line detector 50 determines that thehorizontal address counter 44 is at the end of a current scan line, the end-of-line detector 50 sends an end-of-line signal back to thehorizontal address counter 44 which resets the counters to a value of - 14. While the counters are incrementing from -14 to 0 the display is blanked and thevideo display generator 11 is generating horizontal synchronization signals to the CRT monitor (not shown). Also, when the end-of-line detector 50 sends the end-of-line signal, thevertical address counter 46 is incremented. - The
video display generator 11 is an interlace system, two frames of the display comprising a single complete display. One frame is all of the even horizontal lines of the display and the other frame is all of the odd horizontal lines of the display. During successive vertical scans of the CRT monitor, the frames are alternated as a result of the odd/even frame counter 48. Thevertical address counter 46 is similar in operation to thehorizontal address counter 44 except that thevertical address counter 46 is only incremented at the end of each horizontal scan line. When the end-of-frame detector 52 senses that the display is at the end of the frame an end-of-frame signal is generated, thevertical address counter 46 is reset to - 16, and the odd/even frame counter 48 is toggled. While thevertical address counter 46 is counting from the count of -16 to 0, the CRT display is blanked and thevideo display generator 11 is generating the synchronization signals to the CRT monitor. - What has been described thus far is the normal operation of the
video display generator 11. Figure 6 shows the apparatus added to thevideo display generator 11 to provide the on-line verification function. In order to permit the on-line verification of thevideo display generator 11, the end-of-frame signal is utilized as a vertical retrace interrupt signal back to the microprocessor of thegraphics processor 10. Referring back to Figures 2 and 3, when the video sweep has reached thepoint point horizontal address counter 44 and thevertical address counter 46 continue to count during retrace, the logic will address location 449 of thedisplay memories 22 which corresponds to thepoints 449,0 to 449,7 - (for the even frame the location to be addressed and accessed is location 448 which corresponds topoints 448,0 to 448,7). Although locations 448,0-7 and 449,0-7 are in the "hole" area of display memory 22 (i.e., there is no corresponding active display area for these locations), test data is prestored into locations 448 and 449. Since the logic of thevideo display generator 11 is active, the counters ofraster scan 20 are counting during the retrace period, and the locations in the hole area are being accessed. - Referring back to Figure 6, the end-of-frame signal (or vertical retrace interrupt which is active for 8 pixel times, i.e., 8 bits) enables a serial-to-
parallel shift register 39 during a portion of the retrace period while location 449 is being addressed (location 448 for the even frame). The address information contained on the data lines from colourlookup address generator 28 corresponds to the 8 bits of address information generated by the counters and shift registers of the logic ofvideo display generator 11 based on the test data stored in location 449 (location 448 for the even frame retrace). An interrupt routine in thegraphics processor 10 sets up theloopback register 34 such that aMUX 37 sequentially inputs the generated address information from the colourlookup address generator 28 into the serial-to-parallel shift register 39. When theshift register 39 is full the data is read by thegraphics processor 10 and compared to an expected result. The test data stored in thedisplay memory 22 is varied by thegraphics processor 10 to different patterns to ensure all the logic of thevideo display generator 11 is adequately tested. Since the colour lookup memory is a RAM, thecolour lookup memory 16 can be tested by reading and writing into the RAM. Theloopback register 34 is utilized to verify the data paths from thegraphics processor 10 to thevideo display generator 11 and can be done in an off-line as well as an on-line mode. Thus, all the logic of thevideo display generator 11 can be verified on-line up to the inputs to the D to Aconverters 32. If the data read from theshift register 39 does not contain the expected result an error signal can be raised, or a number of retries can be executed until a hard failure is signalled, the determination of the hard failure being a design choice. - In the present system, eight vertical frames are necessary to verify the test word addresses generated by the colour
lookup address generator 28. The choice to capture the generated addresses in the above described manner results in less hardware and is a matter of design choice. Thus, for example, in the present system, during the first retrace,loopback register 34 is set up to selectbit 0 of the output of colourlookup address generator 28, and the results stored in theshift register 39 are for the first pixel,bit 0, second pixel,bit 0, etc., to the eighth pixel,bit 0. For the next vertical retrace, loopback register is set up bygraphic controller 10 to readbit 1, etc., until the eighth retrace whenbit 7 for all eight pixels of the test word are read.
characterized in that
the memory has an inactive portion storing test data, and, during blank periods when the scan beam of the monitor is being repositioned to the start, the scan logic accesses the test data, the test data is passed through the generator to a test register, and the contents of the test register are checked against the expected result to detect any malfunction of the system.
Claims (1)
characterized in that
the memory has an inactive portion (HOLE) storing test data, and, during blank periods when the scan beam of the monitor is being repositioned to the start, the scan logic accesses the test data, the test data is passed through the generator to a test register (34, 36), and the contents of the test register are checked (10) against the expected result to detect any malfunction of the system.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US73524185A | 1985-05-17 | 1985-05-17 | |
US735241 | 1985-05-17 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0202865A2 true EP0202865A2 (en) | 1986-11-26 |
EP0202865A3 EP0202865A3 (en) | 1988-09-14 |
EP0202865B1 EP0202865B1 (en) | 1991-11-06 |
Family
ID=24954934
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP86303691A Expired - Lifetime EP0202865B1 (en) | 1985-05-17 | 1986-05-15 | Testable video display generator |
Country Status (8)
Country | Link |
---|---|
EP (1) | EP0202865B1 (en) |
JP (1) | JPH0642132B2 (en) |
AU (1) | AU579928B2 (en) |
CA (1) | CA1254683A (en) |
DE (1) | DE3682322D1 (en) |
NO (1) | NO169926C (en) |
SG (1) | SG2392G (en) |
ZA (1) | ZA862964B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0582546A2 (en) * | 1992-08-06 | 1994-02-09 | De La Rue Giori S.A. | Method and apparatus for monitoring image processing operations |
EP0642085A1 (en) * | 1993-07-22 | 1995-03-08 | Texas Instruments Incorporated | Sampling circuits |
GB2337603A (en) * | 1998-03-30 | 1999-11-24 | Samsung Electronics Co Ltd | Monitor manufacturing apparatus and method |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01149124A (en) * | 1987-12-07 | 1989-06-12 | Yokogawa Electric Corp | Graphic display device |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0009828A2 (en) * | 1978-10-11 | 1980-04-16 | Westinghouse Electric Corporation | Digital display exerciser |
EP0105791A1 (en) * | 1982-09-30 | 1984-04-18 | The Bendix Corporation | Programmable video test pattern generator for display systems |
EP0125181A2 (en) * | 1983-05-09 | 1984-11-14 | Digital Equipment Corporation | Diagnostic system for a digital computer |
EP0132925A1 (en) * | 1983-06-30 | 1985-02-13 | Tektronix, Inc. | Diagnostic system for a raster scan type display device |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4663619A (en) * | 1985-04-08 | 1987-05-05 | Honeywell Inc. | Memory access modes for a video display generator |
-
1986
- 1986-03-18 CA CA000504431A patent/CA1254683A/en not_active Expired
- 1986-03-19 NO NO861057A patent/NO169926C/en not_active IP Right Cessation
- 1986-04-21 ZA ZA862964A patent/ZA862964B/en unknown
- 1986-05-05 AU AU57121/86A patent/AU579928B2/en not_active Ceased
- 1986-05-15 DE DE8686303691T patent/DE3682322D1/en not_active Expired - Fee Related
- 1986-05-15 EP EP86303691A patent/EP0202865B1/en not_active Expired - Lifetime
- 1986-05-16 JP JP61112458A patent/JPH0642132B2/en not_active Expired - Lifetime
-
1992
- 1992-01-09 SG SG23/92A patent/SG2392G/en unknown
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0009828A2 (en) * | 1978-10-11 | 1980-04-16 | Westinghouse Electric Corporation | Digital display exerciser |
EP0105791A1 (en) * | 1982-09-30 | 1984-04-18 | The Bendix Corporation | Programmable video test pattern generator for display systems |
EP0125181A2 (en) * | 1983-05-09 | 1984-11-14 | Digital Equipment Corporation | Diagnostic system for a digital computer |
EP0132925A1 (en) * | 1983-06-30 | 1985-02-13 | Tektronix, Inc. | Diagnostic system for a raster scan type display device |
Non-Patent Citations (2)
Title |
---|
1982 IEEE INTERNATIONAL AUTOMATIC TESTING CONFERENCE, Dayton, Ohio, 1982, pages 526-535, IEEE; H.F.WILENSKY et al.: "Programmable video test pattern generator for avionic CRT displays" * |
IBM TECHNICAL DISCLOSURE BULLETIN, vol. 23, no. 7B, December 1980, pages 3100-3101, New York, US; G.T.DAVIS et al.: "Signature analysis test or self-test of CRT blinking attributes in a microprocessor-based system" * |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0582546A2 (en) * | 1992-08-06 | 1994-02-09 | De La Rue Giori S.A. | Method and apparatus for monitoring image processing operations |
EP0582546B1 (en) * | 1992-08-06 | 1999-03-24 | De La Rue Giori S.A. | Apparatus for monitoring image processing operations |
EP0642085A1 (en) * | 1993-07-22 | 1995-03-08 | Texas Instruments Incorporated | Sampling circuits |
US5825786A (en) * | 1993-07-22 | 1998-10-20 | Texas Instruments Incorporated | Undersampling digital testability circuit |
GB2337603A (en) * | 1998-03-30 | 1999-11-24 | Samsung Electronics Co Ltd | Monitor manufacturing apparatus and method |
GB2337603B (en) * | 1998-03-30 | 2002-07-17 | Samsung Electronics Co Ltd | Monitor manufacturing apparatus and method |
Also Published As
Publication number | Publication date |
---|---|
JPH0642132B2 (en) | 1994-06-01 |
CA1254683A (en) | 1989-05-23 |
JPS61267087A (en) | 1986-11-26 |
NO169926B (en) | 1992-05-11 |
EP0202865A3 (en) | 1988-09-14 |
SG2392G (en) | 1992-03-20 |
AU5712186A (en) | 1986-11-20 |
DE3682322D1 (en) | 1991-12-12 |
NO169926C (en) | 1992-08-19 |
EP0202865B1 (en) | 1991-11-06 |
ZA862964B (en) | 1986-12-30 |
AU579928B2 (en) | 1988-12-15 |
NO861057L (en) | 1986-11-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3066597B2 (en) | Method and apparatus for detecting changes in raster data | |
US4591842A (en) | Apparatus for controlling the background and foreground colors displayed by raster graphic system | |
US4775857A (en) | On-line verification of video display generator | |
US4742344A (en) | Digital display system with refresh memory for storing character and field attribute data | |
CA1199438A (en) | Fast filling polygons displayed by a raster graphic system | |
KR100363061B1 (en) | Bitmap type on-screen display device for television receiver | |
US4668947A (en) | Method and apparatus for generating cursors for a raster graphic display | |
US4663619A (en) | Memory access modes for a video display generator | |
US4246578A (en) | Pattern generation display system | |
US5479184A (en) | Videotex terminal system using CRT display and binary-type LCD display | |
US4574277A (en) | Selective page disable for a video display | |
CA1065513A (en) | Electronic display system | |
EP0202865B1 (en) | Testable video display generator | |
EP0123381B1 (en) | Logic waveform display apparatus | |
US5093902A (en) | Memory control apparatus for accessing an image memory in cycle stealing fashion to read and write videotex signals | |
KR920005328B1 (en) | Display contribution system and method thereof | |
JPS6333711B2 (en) | ||
US4935893A (en) | Data display apparatus | |
US5467109A (en) | Circuit for generating data of a letter to be displayed on a screen | |
EP0132925B1 (en) | Diagnostic system for a raster scan type display device | |
JP2001100686A (en) | Display data take-in method and comparison inspecting device | |
JP2995902B2 (en) | Video display control circuit | |
JP3035958B2 (en) | Diagnosis method of display data | |
KR100283886B1 (en) | Display of video graphics array | |
JP2817483B2 (en) | Video display control circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): BE DE FR GB NL |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): BE DE FR GB NL |
|
17P | Request for examination filed |
Effective date: 19890310 |
|
17Q | First examination report despatched |
Effective date: 19891026 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): BE DE FR GB NL |
|
REF | Corresponds to: |
Ref document number: 3682322 Country of ref document: DE Date of ref document: 19911212 |
|
ET | Fr: translation filed | ||
ET1 | Fr: translation filed ** revision of the translation of the patent or the claims | ||
K2C2 | Correction of patent specification (partial reprint) published |
Effective date: 19911106 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
NLXE | Nl: other communications concerning ep-patents (part 3 heading xe) |
Free format text: ON 921029 A NEW PAGE 12 OF THE TRANSLATION OF THE PATENT SPECIFICATION HAVE BEEN RECEIVED IN CONNECTION WITH A CORRECTION ISSUED BY THE EUROPEAN PATENT OFFICE |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19940314 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 19940317 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19940319 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: BE Payment date: 19940426 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 19940531 Year of fee payment: 9 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19950515 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Effective date: 19950531 |
|
BERE | Be: lapsed |
Owner name: HONEYWELL INC. Effective date: 19950531 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Effective date: 19951201 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 19950515 |
|
NLV4 | Nl: lapsed or anulled due to non-payment of the annual fee |
Effective date: 19951201 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Effective date: 19960201 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19960229 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |