EP0107724A4 - Electronic dictionary with speech synthesis. - Google Patents
Electronic dictionary with speech synthesis.Info
- Publication number
- EP0107724A4 EP0107724A4 EP19830901968 EP83901968A EP0107724A4 EP 0107724 A4 EP0107724 A4 EP 0107724A4 EP 19830901968 EP19830901968 EP 19830901968 EP 83901968 A EP83901968 A EP 83901968A EP 0107724 A4 EP0107724 A4 EP 0107724A4
- Authority
- EP
- European Patent Office
- Prior art keywords
- word
- memory
- text
- binary data
- words
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09B—EDUCATIONAL OR DEMONSTRATION APPLIANCES; APPLIANCES FOR TEACHING, OR COMMUNICATING WITH, THE BLIND, DEAF OR MUTE; MODELS; PLANETARIA; GLOBES; MAPS; DIAGRAMS
- G09B5/00—Electrically-operated educational appliances
- G09B5/06—Electrically-operated educational appliances with both visual and audible presentation of the material to be studied
- G09B5/065—Combinations of audio and video presentations, e.g. videotapes, videodiscs, television systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/16—Sound input; Sound output
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09B—EDUCATIONAL OR DEMONSTRATION APPLIANCES; APPLIANCES FOR TEACHING, OR COMMUNICATING WITH, THE BLIND, DEAF OR MUTE; MODELS; PLANETARIA; GLOBES; MAPS; DIAGRAMS
- G09B19/00—Teaching not covered by other main groups of this subclass
- G09B19/06—Foreign languages
Definitions
- This invention relates to electronic teaching aids for the teaching of reading and foreign languages.
- the device and method of the copending application enable improved student motivation in that the reading material used for learning to read can be selected from material which is interesting to the student even though a reasonably largepercentage of the words in the text are not in the student's current reading vocabulary.
- This method of teaching supplements the phonics methods since so many words in the english language or in other languages do not decode audibly in a regular manner.
- These devices aid students in gaining a sight reading vocabulary and employ the sounding approach to the reinforcement of learning and speed up learn ing foreign languages by quickly providing def i n i t i ons o r tr ans la t ions i n the s tu dent' s nat ive language .
- This system is configured around a microprocessor and employs a different format for the storage and retrieval of the information to be displayed as compared to the earlier system r eferenced above by the same inventors. These changes enable the device to provide the same user benefits butpermit reduction in the cost of the required hardware and r eduction in the cost of the softw are as well.
- the system of this invention is configured to receive a plug-in devicecontaining the reading material to be studied in the form of a programmed ROM (Read Only Memory) .
- the ROM does not contain the data for the words in the reading material in concatented from as in our earlier system but contains a pointer to the start addresses for those words with reference to an iternally provided standard dictionary.
- the system is configured around a microprocessor which interfaces to a ROM (called Source ROM) which contains pointers to the data representative of the material to be studied and displayed. This data is called the Source data.
- Source ROM ROM
- the Dictionary memory is in two parts, a standard and non-standard section, each containing binary data for each preselected word in a sequential format as follows: ASCII text, delimiter, speech data, delimiter, ASCII definitions, delimiter. For these purposes, "definition" is understood to include the meaning or translation in a different language.
- the standard section of Dictionary memory can have any order with respect to its text words since the start addresses of the data corresponding to each word is the preferred manner in which the data is retrieved.
- the Dictionary memory by arranging the Dictionary memory so that the data for each new Dictionary word starts on a predetermined binary boundary, it is possible to expand the retrievable memory bytes above the 65000 normally considered addressable by an 8 bit processor. For example, if the boundary is present to 16 bytes, the addressing capacity can be increased to the equivalent of a
- the format of the data in Source also includes a special address format indicating punctuation, single ASCII characters, or control characters. For example, using an 8 bit processor, address OOxxH or FFxxH indicates that the next data is punctuation or control where the data xxH is the hexidecimal ASCII value of the data.
- Capital letters are provided for in the text at the beginning of a sentence by the operating program and in the middle of the line by special control characters.
- This scheme permits significant reduction in the amount of data in the Source ROM required to uniquely specify textual material.
- a 65K bit ROM used as a Source can provide 4000 starts addresses. This is sufficient to point to approximately 40 pages of text material, assuming 100 words per page, considering punctuation and control bytes.
- a 256K bit ROM would provide pointers to approximately 160 pages of text.
- Fig. 1 is a functional block diagram of a preferred embodiment of the microprocessor based teaching aid device.
- Fig. 2A is the memory map for the microprocessor of Fig. 1.
- Fig. 2B is functional diagram depicting one technique to expand addressable memory using a 16 byte boundary.
- Fig. 2C is a functional diagram depicting another technique to expand addressable memory using a 128 byte boundry.
- Fig. 3A-Fig. 3D depict the format of the data in Dictionary memory.
- Fig. 4 depicts the format of data in Source ROM.
- Fig. 5A-Fig. 5C depict format of data as stored in the Concatenated Page Buffer.
- Fig. 6 and Fig. 7 are flow diagrams for the execution program controlling the microprocessor.
- a microprocessor based control system 1, incorporating for example an 8 bit Z80 microprocessor chip, is shown schematically connected to memory elements 2,2',3,3',4 and 6, to output latch 11, and keypad decorder 5' and keypad 5 via address bus 14, data bus 13, and control bus 18.
- the microprocessor based control system includes a clocking oscillator, control line decoders, power supply, power on reset circuit, address bus output drivers, three state drivers for the data bus, etc.
- Fig. 2A depicts a preferred memory map for an 8 bit processor Teaching aid of Fig. 1.
- the first 8000 bytes, 20, are reserved for the execution program which is contained in Program ROM 3 Fig. 1.
- the following 1Kbyte, 22, is set as ide for the video memory static RAM 6 of Fig. 1.
- Keypad decoder 5' of F ig. 2 requires only a few bytes of address space; however , to s implify the decoding process, 1000 bytes, 22', of memory map Fig. 2A are reserved for it.
- the next 18K bytes of memory map Fig. 2A are reserved for RAM , 3' of Fig. 1.
- the RAM memory space is allocated by the program into the Address Page Buffer 23 of 300 bytes , the Concatenated Page Buffer 24 of 2700 bytes, a text RAM 25 , a speech RAM 26 and definition RAM 27 of 1024 , 3000 , and 1024 bytes respectively. Since the described embodiment is primarily intended for teaching of lower grade level reading there is little space reserved for definitions. For foreign language instructions, reserved definition space needs to be much larger , A 14K bytes por tion called wor k ing RAM , 28 , for tables and other operations follows:
- the Source ROM memory 29 space starts at 32K and extends to 49K bytes at which point the Dictionary ROM 21 space commences.
- the first part of the Source ROM memory space is r eserved for Dictionary data po inter s , punctuation, and control bytes as explained below.
- a portion 29' of the Source ROM memory space is used as a non-standard dictionary.
- the dictionary ROM space occupies the las t 16K address bytes in a typical 8 bit microprocessor system. As explained below in conjunction with Fig. 2B and 2C, if more dictionary space is required the effective address space can be increased by the Extended Dictionary ROM space 21' of Fig. 2A.
- the dictionary memory can be extended beyond the 65K boundary normally determined by the 16 bit address bus using the technique depicted in conjunction with Fig. 2B and 2C.
- element 252 depicts a 2 byte word in the Source ROM 4 of Fig. 1. Recall that data in Source ROM 4 is to point to the start address of the data for the word it represents in Dictionary ROM.
- the lowest portion of the data word, 254 is depicted as controlling lines 4 through 13 of the address bus instead of A0-A9. Since the words in Dictionary ROM are arranged so that their data always s starts on a 16 byte boundary as measured from the start of the Dictionary ROM, i.e. E000H, E010H, E020H, etc., (hexidecimal notation) hence it is unnecessary to provide the lowest four bits in Source ROM data to define the start address of a word in Dictionary ROM since these first 4 bits are always zeros. Therefore it is possible to shift the pointer data in Source ROM to the right by 4 bits and make use of the most significant bits to control a latch which supplied the higher address bus lines. Hence, we provide, in total, 4 additional address lines to the
- Latch 250 can be memory mapped using one of the unused addresses in keypad space 21' of Fig. 2A. The address is selected by Latch Address Decoder 257, combined with the MEMW signal (Memory write from the processor control bus) and fed to the clock input of latch 250.
- MEMW Memory write from the processor control bus
- Dictionary ROM select signal 258 is obtained by decoding the address lines A14 and A15. When A14 and A15 are both true the output of the decoder activates the chip select input.
- the Dictionary ROM output enable receives its input from the MEMR control bus signal.
- the program Whenever the Dictionary ROM is to be addressed, the program provides true signals on A14 and A15, and the appropriate signals on A0-A13.
- the lowest nine bits of the Source ROM data provide the address lines A4-A13 while the next six bits provide the address lines M14-M19.
- the A0-A3 address lines are all zeros for the start of each word and are provided from the program. This scheme will provide up to 1 megabytes maximum addressable Dictionary ROM memory and would be adequate for a phoneme based system. Ths scheme also has the advantage of permitting normal address bus use of A0-A15 lines since only Dictionary ROM address lines M14-M19 are under latch 250 control.
- Fig. 2C The technique of Fig. 2C is preferred for a synthesizer system employing a digital filter because greater amounts of data can be stored. Note, if the boundary is selected as 128 bytes, it is then possible to provide an additional seven address lines because in this case the lowest 7 bits are not provided by the Source data since they are known to be zero. The upper nine bits are used to extend the addressable memory space to 23 lines.
- the chip select is determined the same as earlier; namely it is supplied by set of A14 and A15 by the program. This scheme will support a maximum of 8M byte retrieval or approximately 13000 words at 640 bytes per word. It is understood that the ROM and RAM memories of
- Fig. 1 have address decoding circuits to permit proper address selection.
- program ROM 3 could consist of a single ROM masked chip.
- the 13 lower address lines A0-A12 could be coupled directly to the corresponding address pins on the chip.
- Address lines A13-A15 could be coupled to the input of an OR gate with the gate output coupled to the CE (Chip enable) pin of the chip. This would enable the ROM chip only if A13-A15 were all zeros, making the memory active only when the address is in the range 0 through 8191. It is not necessary that a single memory chip be used as program ROM.
- Well known address decoding schemes can provide the chip enable signal as necessary.
- the Source ROM 4 of Fig. 1 is preferably a single semiconductor dual in line package (DIP), containing data organization in 8Kx8 format, although 64Kxl organization will also be easily accoraodated.
- Source ROM 4 is connected to the address bus, the control bus and the data bus which enables direct addressing of the data in Source ROM 4 as 8 bit bytes for high speed data transfer on the system data bus.
- the address decoder and latch 11 serves to interface the system data bus with the speech synthesizer 12, such as the VOTRAX SC-01 phoneme based speech synthesizer chip.
- the synthesizer typically accepts data serially or in bytes as interfaced via the output latch 11. It is understood that in the case of serial data transfer, latch 11 serves as a shift register to provide the proper sequence of bits to the speech synthesizer 12.
- a key pad 5 is shown containing 12 or more keys. Four arrow keys are to enable the user to control the position of a cursor on ghe visual display 9.
- the key “S” permits the user to command the system to cause the synthesizer to iniciate audible sounds for the word designated by the cursor on the display. If the key "S” is continued to be depressed the designated word will be repeatedly sounded until the key is released.
- the key “D” will enable the user to select the definition mode and will display the definition of the word designated by the cursor on the display. Depressing the "C” key will clear the definition from the display and return the full page of text to the display.
- the "+” key will command the system to load the next page from the Source ROM, and then to return to the portion of the execution program to cause the Compilation of new concatenated data for the new page and then return to the cursor mode.
- the "_" key will decrement and cause the next previous page to load.
- the "J” key will command the system to the Jump mode which permits a jump to any page keyed in by the operator. The operator will use the
- the Character generator and Buffer 7 function in the same manner as described in our parent application. Specifically, the ASCII text data is loaded into video RAM
- the buffer and character generator 7 synchronize the timing and generate the dots in the proper position of the scan of the electron beam of video display to create visual images of the text characters. If plasma or liquid crystal display is employed, a different form of addressing and writing to the display is required.
- the RF modulator 8 receives the pulse sequence for the dots from the character generator 7 which then creates the RF carrier modulated by the dot sequence permitting a standard TV set 9 to be used as a display. Alternatively, modulator 8 and TV set 9 can be replaced by a standard video display monitor.
- the program ROM 3 and working RAM 3' depict the memory for containing the execution program for the microprocessor and to enable table manipulation and other tasks to carry out the program objectives.
- a 16 bit processor may be desirable for use with multistage digital filter synthesizers to accomodate the much larger memory requirements and higher speeds.
- the first byte 40 is 00 and indicates that the next byte is a control or character byte in ASCII notation.
- Byte 41 is hexidecimal 0AH which is ASCII "LF".
- the ASCII LF is used as a control symbol to indicate to the microprocessor the startof a new page.
- the next byte, 42 is reserved for the page number 00-FFH, hexidecimal, of the data to follow.
- tes 44 & 45 which are 00 & 0D respectively which designates ASCII control character "CR" and which can note the line start in this design.
- 00 & 1EH are next, elements 46 & 47, which indicates tht the line to follow is a new paragraph and is to be indented in the text.
- the address of the pointer to start of the first word referenced to the Dictionary memory appears.
- Bytes 48 & 49 are hexidecimal 0C03H which for illustrative purpose is representative of the start of the word data in Fig. 3A, element 150, of the Dictionary memory.
- Completing the small portion of the Source ROM illustrated in Fig. 4 are the control 00 and 22H, for quotation marks, followed by C008H, elements 54 & 55, which represent the start addresses for "get”. Next is 0D01H standing for the start of the Dictionary data for the "away”. The final illustrated bytes are control 00 & 22H, elements 60 & 61 for the final quotation marks.
- the execution program causes a selected page to be loaded into the Address Page Buffer 23, Fig. 2A, as depicted in Fig. 6 block 204.
- the execution program then causes the creation of the data for the selected page, block 205, in a concatenated format essentially the same as the format described in our copending parent application in respect to Fig. 6A-6B of that application.
- this complete page data in concatenated form was preassemblied and contained in the external source data memory and was loaded into the system in concatenated format.
- the concatenation is accomplished in resident memory under control of the execution program. A portion of memory is reserved for this data and is called
- Concatenated Page Buffer Fig. 2, element 24.
- the portion of the execution program to create the concatenated data responds to the internal control bytes and the address indicator data contained in the Source ROM.
- the concatenated data is now examined and a table is created to cross reference each word with a line and word number for each word in the text to be displayed. Also, the concatenated data for that page is then divided into seperate areas of working memories called text RAM 25, speech RAM 26 and definitions RAM 27. The start address of the speech and definition data for eachword on each line in text is cross referenced in a table in working memory 28 so that it is immediately retrievable by reference to the line and word number designated. A
- a direct search through the dictionary for a word corresponding to the spelling of the designated word could also be employed.
- the data from the text memory 25, Fig. 2A is loaded to the video RAM memory 22 and hence displayed on the viewer, as depicted by block 207, Fig. 7.
- the program now analyzes the text memory data to determine a line and word number for each word in the text memory.
- One such technique is to interleave between each byte of each word in the text memory a byte which is coded to represent the line and word number on that line.
- the text memory derived from the concatenation data of Fig. 5A-5C contains the word "zing" as the second word on line one.
- code bytes indicative of the line and word number are interleaved so that they appear as follows: /x/01/I/01/N/01/G/01/./01/.
- the byte inserted between each ASCII character in text memory can be a hexidecimal byte from 00H-FFH.
- the left most portion of the byte represents the line number and the right side represents the word number, i.e. 00H is linel, wordl and FFH represents line 16, word 16.
- 01H is line 1, word 2.
- Fig. 7, block 209 depicts a keypad scan portion of the program.
- the keypad is continually scanned for a depression of a page change key, such as "+", "-" or "J" or one of the cursor move arrow keys.
- the page selector register is reset. Fig. 7 at block 210, and the execution program causes the processor to jump back to the portion of the program to search the Source ROM for the selected page, at block 201 of Fig. 6. This would then cause a new page to be loaded from the Source ROM to the
- a cursor such as an underlining character, a special character, inverse highlight character or blinking character is displayed as a moveable designator which is under the control of the keyboard arrows. So long as an arrow key remains depressed the cursor moves in the direction of the key command, as depicted in Fig. 7 by the branch 220. Therefore, the cursor can be moved to align with any word on the screen to be designated for speech or definition.
- the "S" and "D" keys via branch 225 are examined and if key "S" or "D" are depressed the speech mode or the definition mode is entered.
- a light pen designator or joy stick cursor controller could also be employed to designate a selected word as described in our present application referred to earlier.
- the address of the cursor in the video display is offset indexed to the text memory to he corresponding character in the text RAM.
- the code byte stored in the next memory location is retrieved. If an operator requested the sounding of designated word, the line and word code is determined and then used to search in the cross reference table of starting addresses for the speech RAM data. Next the data starting at that indicated address in the speech RAM is feed to the synthesizer 12 of Fig. 1. If the "S" key remains depressed, as depicted by branch 226 of Fig. 7 the word will be repeatedly sounded until the key is released. After release of the key, the program will jump back to the cursor mode for the designation of any other word on the screen.
- depression of the "D" key will initiate displayof the definition of the selected word on the screen as depicted at block 218 of Fig. 7, if the definition is encoded. If the definition is not encoded, a code byte is coded which causes the display to indicate that to the user that the selected word is not defined by this program material. To display definitions, all or a portion of the screen is cleared and the definition is displayed. After the user is finished reading the definition or translation, the user can depress the "C" key to clear the screen and redisplay the page of text by the jump back to block 207 as depicted at branch 223.
- the above description was in reference to data in the
- Source memory 4 Fig. 1, having the format of Fig. 4. All words are indicated by a two byte address in the Dictionary memory. Since this is restrictive on the words which can be used in the textual material, provision can be made to enable flexibility in this respect by enabling the appendage to the standard Dictionary of a section called the non-standard Dictionary.
- Non-standard Dictionary data would also be derived from the Source ROM 4 and could be located at the top end of Source ROM memory as indicated by 29* in memory map Fig. 2A.
- the addresses of the non-standard dictionary words need only be known at the time of the Source ROM, making it practical to develop additional Source material after release of the Dictionary ROM. For systems which use direct search through the Dictionary as described above, and indication must be provided in the Source ROM of the start of the non-standard dictionary.
- Source ROM code could be used than the format described above in conjunction with Fig.4. Rather than use the 00 byte marker for control characters, punctuation and single characters, as described, these symbols could be encoded without the 00 byte if the most significant bit of the first byte of all two byte pointers were always set to 1. Since all ASCII control characters, punctuation and alphanumerics have a zero in the most significant bit, the pointer data would always be distinct.
- This format would reduce the amount of Source ROM memory required for a given amount of text material but also limits the Dictionary to a maximum of 32K words. In this case, the Dictionary ROM of Fig. 2B and 2C would have a maximum number of address lines of 19 and 22 respectively, which is one less than shown.
- the execution program depicted in Fig. 6 and Fig. 7 initiates a search through the Source ROM, as shown at block 201, 202 and 203 for the page to match the page number in the Page Selection Register.
- the Page Seletion Register is a pair of reserved bytes located in high working memory which are caused to store the default page number or the page number selected by the user as illustrated in Fig. 7 at 209.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Business, Economics & Management (AREA)
- Educational Administration (AREA)
- Educational Technology (AREA)
- Entrepreneurship & Innovation (AREA)
- Health & Medical Sciences (AREA)
- Audiology, Speech & Language Pathology (AREA)
- General Health & Medical Sciences (AREA)
- Human Computer Interaction (AREA)
- General Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Machine Translation (AREA)
Abstract
A microprocessor (1) based electronic teaching aid which enables a student viewing a display (9) containing text material being studied to designate any word or portion of text for definition or for vocalization by synthesized speech techniques wherein the reading material being studied is supplied in the form of a programmed Source ROM (3) which contains pointers to the start addresses for the words of the reading material with reference to an internally provided dictionary (2 and 2'). A program causes the creation of the text display responsive to the Source ROM data (4), and includes techniques for being able to define and vocalize any selected word.
Description
Electronic Dictionary With Speech Synthesis.
This application is a continuation-in-part of our application serial number 362666, filed March 29, 1982 which is a continuation of application serial number 62286, filed July 31, 1979, entitled "Electronic Teaching Aid."
TECHNICAL FIELD
This invention relates to electronic teaching aids for the teaching of reading and foreign languages.
BACKGROUND OF THE INVENTION Electronic devices which permit a student to read quickly through a text which contains words not in the reading vocabulary of the student by interactively providing the sounding or definitions of selected words are described in our copending parent patent application, serial no. 62286, filed July 31, 1979.
The device and method of the copending application enable improved student motivation in that the reading material used for learning to read can be selected from material which is interesting to the student even though a reasonably largepercentage of the words in the text are not in the student's current reading vocabulary. This method of teaching supplements the phonics methods since so many words in the english language or in other languages do not decode audibly in a regular manner. These devices aid students in gaining a sight reading vocabulary and employ
the sounding approach to the reinforcement of learning and speed up learn ing foreign languages by quickly providing def i n i t i ons o r tr ans la t ions i n the s tu dent' s nat ive language .
SUMMARY OF THE INVENTION
This system is configured around a microprocessor and employs a different format for the storage and retrieval of the information to be displayed as compared to the earlier system r eferenced above by the same inventors. These changes enable the device to provide the same user benefits butpermit reduction in the cost of the required hardware and r eduction in the cost of the softw are as well. The system of this invention is configured to receive a plug-in devicecontaining the reading material to be studied in the form of a programmed ROM (Read Only Memory) . The ROM does not contain the data for the words in the reading material in concatented from as in our earlier system but contains a pointer to the start addresses for those words with reference to an iternally provided standard dictionary.
It is the primary objective of this invention to reconfigure our earlier system to substantially reduce the cost so that this great improvement in aid of teaching can be made available to the largest number of people.
GENERAL DESCRIPTION OF THE INVENTION
In view of the poor reliability of lower cost tape players for digital systems and the higher cost of disk drives, these items are eliminated in this inventive embodiment. The system is configured around a microprocessor which interfaces to a ROM (called Source ROM) which contains pointers to the data representative of the material to be studied and displayed. This data is called the Source data. To be able to reduce the expenses of introducing the Source data it was determined to format the Source ROM data to contain mostly pointers to the starting address for the intended words of the text as contained in a portion of memory called a Dictionary.
The above described configuration required the storage of the data for preselected words in Dictionary Memory.
The Dictionary memory is in two parts, a standard and non- standard section, each containing binary data for each preselected word in a sequential format as follows: ASCII text, delimiter, speech data, delimiter, ASCII definitions, delimiter. For these purposes, "definition" is understood to include the meaning or translation in a different language. The standard section of Dictionary memory can have any order with respect to its text words since the start addresses of the data corresponding to each word is the preferred manner in which the data is retrieved.
However, it will facilitate the system if the words in the
standard dictionary are arranged alphabetically.
In an 8 bit microprocessor, since typically 16 address lines are available, approximately 65000 direct addresses are retrievable. If all this memory were useable for Dictionary purposes, since on average, using the phoneme type synthesizer, approximately 20 bytes/word is required (without definitions) a maximum of 3200 Dictionary words would be directly addressable. Using peripheral management circuits, such as an Intel 8255 Programmable Peripheral Interface, greater storage could be achieved at some additional complexity. Since significantly greater storage is required if the speech synthesizer is the LPC or digital filter type, such as 600 bits/word, a 16 or 32 bit microprocessor may be advantageously used. The Intel 8086, a 16 bit microprocessor, has 20 address lines which implies the ability to directly address 1 million words of 16 bits each. Assuming the 600 bit/word requirement, 24000 words maximum could be addressable with the 8086.
Alternatively, by arranging the Dictionary memory so that the data for each new Dictionary word starts on a predetermined binary boundary, it is possible to expand the retrievable memory bytes above the 65000 normally considered addressable by an 8 bit processor. For example, if the boundary is present to 16 bytes, the addressing capacity can be increased to the equivalent of a
20 bit address bus or 1.0 Mbytes for an 8 bit processor.
In the configuration of this invention, provision can be
made in a non-standard dictionary to add to the contained standard dictionary a smaller number of words in order to expand the selection of materials for study. If a word is to be used in the Source which is not in the standard Dictionary memory, then all the necessary concatention of data to display the three forms of the word are placed into the Source ROM in a predetermined area called the non- standard Dictionary, and this data is appended to the standard Dictionary memory when the Source ROM is connected to the system.
The format of the data in Source also includes a special address format indicating punctuation, single ASCII characters, or control characters. For example, using an 8 bit processor, address OOxxH or FFxxH indicates that the next data is punctuation or control where the data xxH is the hexidecimal ASCII value of the data. Capital letters are provided for in the text at the beginning of a sentence by the operating program and in the middle of the line by special control characters. This scheme permits significant reduction in the amount of data in the Source ROM required to uniquely specify textual material. A 65K bit ROM used as a Source can provide 4000 starts addresses. This is sufficient to point to approximately 40 pages of text material, assuming 100 words per page, considering punctuation and control bytes. A 256K bit ROM would provide pointers to approximately 160 pages of text. These capacities are
signif icantly reduced if a large number of non-standard words provided in the Source ROM.
BRIEF DESCRIPTION OF THE DRAWINGS
Fig. 1 is a functional block diagram of a preferred embodiment of the microprocessor based teaching aid device.
Fig. 2A is the memory map for the microprocessor of Fig. 1.
Fig. 2B is functional diagram depicting one technique to expand addressable memory using a 16 byte boundary. Fig. 2C is a functional diagram depicting another technique to expand addressable memory using a 128 byte boundry.
Fig. 3A-Fig. 3D depict the format of the data in Dictionary memory. Fig. 4 depicts the format of data in Source ROM.
Fig. 5A-Fig. 5C depict format of data as stored in the Concatenated Page Buffer.
Fig. 6 and Fig. 7 are flow diagrams for the execution program controlling the microprocessor.
DETAILED DESCRIPTION OF INVENTION
The microprocessor system depicted in Fig. 1 will implement an embodiment of the inventive teaching aid. For illustrative purposes, a microprocessor based control system 1, incorporating for example an 8 bit Z80
microprocessor chip, is shown schematically connected to memory elements 2,2',3,3',4 and 6, to output latch 11, and keypad decorder 5' and keypad 5 via address bus 14, data bus 13, and control bus 18. The microprocessor based control system includes a clocking oscillator, control line decoders, power supply, power on reset circuit, address bus output drivers, three state drivers for the data bus, etc. A review of the requirements for interfacing a microprocessor system can be found in the book entitled "Microprocessor Interfacing Techniques", by Lesea and Zaks,
Sybex Inc., Berkeley, Ca. The Dictionary ROM 2, and 2' are shown separately to illustrate that additional ROM may be inserted in the system and blocks of memory. This configuration enables a flexible system permitting insertion of additional Dictionary ROM if it is desired to expand the available vocabulary. If a 16 bit processor is used, such as an INTEL 8086, the data bus would be 16 bits and the address bus would be 20 bits as is indicated in parenthesis on Fig. 1. Alternatively, additional Source ROM may be added to an 8 bit processor system using the hardware and software technique similar to that explained below with aid of Fig. 2B and 2C with reference to the Dictionary ROM.
Fig. 2A depicts a preferred memory map for an 8 bit processor Teaching aid of Fig. 1. The first 8000 bytes, 20, are reserved for the execution program which is contained in Program ROM 3 Fig. 1. The following 1Kbyte,
22, is set as ide for the video memory static RAM 6 of Fig. 1. Keypad decoder 5' of F ig. 2 requires only a few bytes of address space; however , to s implify the decoding process, 1000 bytes, 22', of memory map Fig. 2A are reserved for it. The next 18K bytes of memory map Fig. 2A are reserved for RAM , 3' of Fig. 1. The RAM memory space is allocated by the program into the Address Page Buffer 23 of 300 bytes , the Concatenated Page Buffer 24 of 2700 bytes, a text RAM 25 , a speech RAM 26 and definition RAM 27 of 1024 , 3000 , and 1024 bytes respectively. Since the described embodiment is primarily intended for teaching of lower grade level reading there is little space reserved for definitions. For foreign language instructions, reserved definition space needs to be much larger , A 14K bytes por tion called wor k ing RAM , 28 , for tables and other operations follows:
Next, the Source ROM memory 29 space starts at 32K and extends to 49K bytes at which point the Dictionary ROM 21 space commences. The first part of the Source ROM memory space is r eserved for Dictionary data po inter s , punctuation, and control bytes as explained below. In the case where words are to be introduced by the Source ROM that are not contained in the Dictionary ROM 21 or 21' a portion 29' of the Source ROM memory space is used as a non-standard dictionary.
The dictionary ROM space occupie s the las t 16K address bytes in a typical 8 bit microprocessor system. As
explained below in conjunction with Fig. 2B and 2C, if more dictionary space is required the effective address space can be increased by the Extended Dictionary ROM space 21' of Fig. 2A. The dictionary memory can be extended beyond the 65K boundary normally determined by the 16 bit address bus using the technique depicted in conjunction with Fig. 2B and 2C. With reference to Fig. 2B, element 252 depicts a 2 byte word in the Source ROM 4 of Fig. 1. Recall that data in Source ROM 4 is to point to the start address of the data for the word it represents in Dictionary ROM. However, note that the lowest portion of the data word, 254, is depicted as controlling lines 4 through 13 of the address bus instead of A0-A9. Since the words in Dictionary ROM are arranged so that their data always s starts on a 16 byte boundary as measured from the start of the Dictionary ROM, i.e. E000H, E010H, E020H, etc., (hexidecimal notation) hence it is unnecessary to provide the lowest four bits in Source ROM data to define the start address of a word in Dictionary ROM since these first 4 bits are always zeros. Therefore it is possible to shift the pointer data in Source ROM to the right by 4 bits and make use of the most significant bits to control a latch which supplied the higher address bus lines. Hence, we provide, in total, 4 additional address lines to the
Dictionary ROM. The upper 6 bits of the Source ROM data 253, Fig. 2B, are shown schematically being latched by
program control into latch 250 which provides 6 latched address lines to the Dictionary ROM 251. Latch 250 can be memory mapped using one of the unused addresses in keypad space 21' of Fig. 2A. The address is selected by Latch Address Decoder 257, combined with the MEMW signal (Memory write from the processor control bus) and fed to the clock input of latch 250.
Dictionary ROM select signal 258 is obtained by decoding the address lines A14 and A15. When A14 and A15 are both true the output of the decoder activates the chip select input. The Dictionary ROM output enable receives its input from the MEMR control bus signal. Whenever the Dictionary ROM is to be addressed, the program provides true signals on A14 and A15, and the appropriate signals on A0-A13. The lowest nine bits of the Source ROM data provide the address lines A4-A13 while the next six bits provide the address lines M14-M19. The A0-A3 address lines are all zeros for the start of each word and are provided from the program. This scheme will provide up to 1 megabytes maximum addressable Dictionary ROM memory and would be adequate for a phoneme based system. Ths scheme also has the advantage of permitting normal address bus use of A0-A15 lines since only Dictionary ROM address lines M14-M19 are under latch 250 control.
The technique of Fig. 2C is preferred for a synthesizer system employing a digital filter because greater amounts of data can be stored. Note, if the
boundary is selected as 128 bytes, it is then possible to provide an additional seven address lines because in this case the lowest 7 bits are not provided by the Source data since they are known to be zero. The upper nine bits are used to extend the addressable memory space to 23 lines. The chip select is determined the same as earlier; namely it is supplied by set of A14 and A15 by the program. This scheme will support a maximum of 8M byte retrieval or approximately 13000 words at 640 bytes per word. It is understood that the ROM and RAM memories of
Fig. 1 have address decoding circuits to permit proper address selection. For example, program ROM 3 could consist of a single ROM masked chip. The 13 lower address lines A0-A12 could be coupled directly to the corresponding address pins on the chip. Address lines A13-A15 could be coupled to the input of an OR gate with the gate output coupled to the CE (Chip enable) pin of the chip. This would enable the ROM chip only if A13-A15 were all zeros, making the memory active only when the address is in the range 0 through 8191. It is not necessary that a single memory chip be used as program ROM. Well known address decoding schemes can provide the chip enable signal as necessary.
The Source ROM 4 of Fig. 1 is preferably a single semiconductor dual in line package (DIP), containing data organization in 8Kx8 format, although 64Kxl organization will also be easily accoraodated. Source ROM 4 is connected
to the address bus, the control bus and the data bus which enables direct addressing of the data in Source ROM 4 as 8 bit bytes for high speed data transfer on the system data bus. The address decoder and latch 11 serves to interface the system data bus with the speech synthesizer 12, such as the VOTRAX SC-01 phoneme based speech synthesizer chip. The synthesizer typically accepts data serially or in bytes as interfaced via the output latch 11. It is understood that in the case of serial data transfer, latch 11 serves as a shift register to provide the proper sequence of bits to the speech synthesizer 12.
A key pad 5 is shown containing 12 or more keys. Four arrow keys are to enable the user to control the position of a cursor on ghe visual display 9. The key "S" permits the user to command the system to cause the synthesizer to iniciate audible sounds for the word designated by the cursor on the display. If the key "S" is continued to be depressed the designated word will be repeatedly sounded until the key is released. The key "D" will enable the user to select the definition mode and will display the definition of the word designated by the cursor on the display. Depressing the "C" key will clear the definition from the display and return the full page of text to the display. The "+" key will command the system to load the next page from the Source ROM, and then to return to the portion of the execution program to cause the
Compilation of new concatenated data for the new page and then return to the cursor mode. The "_" key will decrement and cause the next previous page to load. The "J" key will command the system to the Jump mode which permits a jump to any page keyed in by the operator. The operator will use the
"10" and "1" key to additively enter any number from
1-99 which will appear on the display as these keys are being pressed. Depressing the "+" or "_" key will then cause the indicated page to be loaded from Source ROM 4 to the Address Page Buffer 23. Alternatively, ten keys 0-9 could be provided in the key pad for direct page number selection.
The Character generator and Buffer 7 function in the same manner as described in our parent application. Specifically, the ASCII text data is loaded into video RAM
6 for each character of text to be displayed. The buffer and character generator 7 synchronize the timing and generate the dots in the proper position of the scan of the electron beam of video display to create visual images of the text characters. If plasma or liquid crystal display is employed, a different form of addressing and writing to the display is required. The RF modulator 8 receives the pulse sequence for the dots from the character generator 7 which then creates the RF carrier modulated by the dot sequence permitting a standard TV set 9 to be used as a display. Alternatively, modulator 8 and TV set 9 can be replaced by a standard video display monitor.
The program ROM 3 and working RAM 3' depict the memory for containing the execution program for the microprocessor and to enable table manipulation and other tasks to carry out the program objectives. While this description is with respect to a phoneme synthesizer and the use of an 8 bit microprocessor, a 16 bit processor may be desirable for use with multistage digital filter synthesizers to accomodate the much larger memory requirements and higher speeds. With reference to Fig. 4, the preferred format of the data in the Source ROM 4 is illustrated. The first byte 40 is 00 and indicates that the next byte is a control or character byte in ASCII notation. Byte 41 is hexidecimal 0AH which is ASCII "LF". The ASCII LF is used as a control symbol to indicate to the microprocessor the startof a new page. The next byte, 42, is reserved for the page number 00-FFH, hexidecimal, of the data to follow. Next appears bytes 44 & 45 which are 00 & 0D respectively which designates ASCII control character "CR" and which can note the line start in this design. 00 & 1EH are next, elements 46 & 47, which indicates tht the line to follow is a new paragraph and is to be indented in the text. Now, the address of the pointer to start of the first word referenced to the Dictionary memory appears. Bytes 48 & 49 are hexidecimal 0C03H which for illustrative purpose is representative of the start of the word data in Fig. 3A, element 150, of the Dictionary memory. Note the word
"another" starts at 0C030H memory location in Dictionary memory. The next bytes EA1BH, 50 & 51, indicate the start address EA1B0H for the word "zing". Fig. 3D element 151. Next, appears the punctuation, specifically the 00 control byte then 2EH, the ASCII byte standing for the ".".
Completing the small portion of the Source ROM illustrated in Fig. 4 are the control 00 and 22H, for quotation marks, followed by C008H, elements 54 & 55, which represent the start addresses for "get". Next is 0D01H standing for the start of the Dictionary data for the "away". The final illustrated bytes are control 00 & 22H, elements 60 & 61 for the final quotation marks.
The execution program causes a selected page to be loaded into the Address Page Buffer 23, Fig. 2A, as depicted in Fig. 6 block 204. With reference to Fig. 6, the execution program then causes the creation of the data for the selected page, block 205, in a concatenated format essentially the same as the format described in our copending parent application in respect to Fig. 6A-6B of that application. However in our earlier case, this complete page data in concatenated form was preassemblied and contained in the external source data memory and was loaded into the system in concatenated format. In this invention the concatenation is accomplished in resident memory under control of the execution program. A portion of memory is reserved for this data and is called
"Concatenated Page Buffer" Fig. 2, element 24. The portion
of the execution program to create the concatenated data responds to the internal control bytes and the address indicator data contained in the Source ROM.
With reference to Fig.6, at 206, the concatenated data is now examined and a table is created to cross reference each word with a line and word number for each word in the text to be displayed. Also, the concatenated data for that page is then divided into seperate areas of working memories called text RAM 25, speech RAM 26 and definitions RAM 27. The start address of the speech and definition data for eachword on each line in text is cross referenced in a table in working memory 28 so that it is immediately retrievable by reference to the line and word number designated. Alernatively, if the processor is extremely fast, a direct search through the dictionary for a word corresponding to the spelling of the designated word could also be employed. However, this technique would make it difficult to customize the definition to a particular use of a word in the context of the text material. Next, with reference to the flow diagram of Fig. 7, the data from the text memory 25, Fig. 2A, is loaded to the video RAM memory 22 and hence displayed on the viewer, as depicted by block 207, Fig. 7. The program now analyzes the text memory data to determine a line and word number for each word in the text memory. One such technique is to interleave between each byte of each word in the text memory a byte which is coded to represent the line and
word number on that line. As an example, assume that the text memory derived from the concatenation data of Fig. 5A-5C contains the word "zing" as the second word on line one. In the text memory, code bytes indicative of the line and word number are interleaved so that they appear as follows: /x/01/I/01/N/01/G/01/./01/. The byte inserted between each ASCII character in text memory can be a hexidecimal byte from 00H-FFH. The left most portion of the byte represents the line number and the right side represents the word number, i.e. 00H is linel, wordl and FFH represents line 16, word 16. In the example above 01H is line 1, word 2.
Fig. 7, block 209, depicts a keypad scan portion of the program. The keypad is continually scanned for a depression of a page change key, such as "+", "-" or "J" or one of the cursor move arrow keys.
If one of the page change keys is depressed, the page selector register is reset. Fig. 7 at block 210, and the execution program causes the processor to jump back to the portion of the program to search the Source ROM for the selected page, at block 201 of Fig. 6. This would then cause a new page to be loaded from the Source ROM to the
Address Page Buffer. If a page change key is not depressed and a cursor arrow key is depressed, a cursor such as an underlining character, a special character, inverse highlight character or blinking character is displayed as a moveable designator which is under the control of the
keyboard arrows. So long as an arrow key remains depressed the cursor moves in the direction of the key command, as depicted in Fig. 7 by the branch 220. Therefore, the cursor can be moved to align with any word on the screen to be designated for speech or definition. When an arrow key is no longer depressed, the "S" and "D" keys via branch 225 are examined and if key "S" or "D" are depressed the speech mode or the definition mode is entered. A light pen designator or joy stick cursor controller could also be employed to designate a selected word as described in our present application referred to earlier.
In both speech or definition modes, to determine the line and word number of the designated word, the address of the cursor in the video display is offset indexed to the text memory to he corresponding character in the text RAM.
Since the text memory has the code word interleaved between text bytes which represents line and word number of the word, the code byte stored in the next memory location is retrieved. If an operator requested the sounding of designated word, the line and word code is determined and then used to search in the cross reference table of starting addresses for the speech RAM data. Next the data starting at that indicated address in the speech RAM is feed to the synthesizer 12 of Fig. 1. If the "S" key remains depressed, as depicted by branch 226 of Fig. 7 the word will be repeatedly sounded until the key is released. After release of the key, the program will jump back to the
cursor mode for the designation of any other word on the screen.
In a like manner, depression of the "D" key will initiate displayof the definition of the selected word on the screen as depicted at block 218 of Fig. 7, if the definition is encoded. If the definition is not encoded, a code byte is coded which causes the display to indicate that to the user that the selected word is not defined by this program material. To display definitions, all or a portion of the screen is cleared and the definition is displayed. After the user is finished reading the definition or translation, the user can depress the "C" key to clear the screen and redisplay the page of text by the jump back to block 207 as depicted at branch 223. The above description was in reference to data in the
Source memory 4, Fig. 1, having the format of Fig. 4. All words are indicated by a two byte address in the Dictionary memory. Since this is restrictive on the words which can be used in the textual material, provision can be made to enable flexibility in this respect by enabling the appendage to the standard Dictionary of a section called the non-standard Dictionary. Non-standard Dictionary data would also be derived from the Source ROM 4 and could be located at the top end of Source ROM memory as indicated by 29* in memory map Fig. 2A. The addresses of the non-standard dictionary words need only be known at the time of the Source ROM, making it practical
to develop additional Source material after release of the Dictionary ROM. For systems which use direct search through the Dictionary as described above, and indication must be provided in the Source ROM of the start of the non-standard dictionary.
A somewhat more compact form of Source ROM code could be used than the format described above in conjunction with Fig.4. Rather than use the 00 byte marker for control characters, punctuation and single characters, as described, these symbols could be encoded without the 00 byte if the most significant bit of the first byte of all two byte pointers were always set to 1. Since all ASCII control characters, punctuation and alphanumerics have a zero in the most significant bit, the pointer data would always be distinct. This format would reduce the amount of Source ROM memory required for a given amount of text material but also limits the Dictionary to a maximum of 32K words. In this case, the Dictionary ROM of Fig. 2B and 2C would have a maximum number of address lines of 19 and 22 respectively, which is one less than shown.
The execution program depicted in Fig. 6 and Fig. 7 initiates a search through the Source ROM, as shown at block 201, 202 and 203 for the page to match the page number in the Page Selection Register. The Page Seletion Register is a pair of reserved bytes located in high working memory which are caused to store the default page number or the page number selected by the user as
illustrated in Fig. 7 at 209.
The embodiements of the invention, being primarily intended for the teaching of reading, have been described in conjunction with the retrieval of a single word. However, it is envisioned that there are certian learning disabilities which would be most effectively treated by returning an output display of more than a single word upon selection of part of a line or paragraph by an operator.
We claim the following:
Claims
1. A visual and auditory display system comprising: first and second memory means, said first memory means being formatted to contain first binary data being pointer addresses to said second memory, said first binary pointer addresses data indicating starting addresses for second binary data representing human language words in said second memory means, said second binary data including data adapted to provide at least two different forms of representation of said human language words ; means responsive to said first binary data and said second binary data for compiling third binary data representative of a contiguous passage of text; visual display means responsive to said third binary data representative of a contiguous passage of text for displaying said passage of text; means for designating one word of said contiguous passage of text; and means responsive to said designating means for providing an output display of one of said forms of said designated one word.
2. The system of claim 1 wherein said output display is a synthesized audible sounding of said designated word.
3. The system of claim 1 wherein said output display is the definition of said designated word.
4. The system of claim 1 wherein said output display of said designated word is in a human language different from the language of the visual display.
5. A visual and auditory display system comprising: means for cooperating with a first and second memory, said first memory means storing data pointing to the starting address of text material in said second memory; means responsive to said first and second memory for providing electrical binary signals representative of a contiguous passage of said text material; means responsive to said electrical binary signals for visually displaying said contiguous passage of text material; means for selecting a word of said contiguous passage of text; and means responsive to said selecting means for providing a synthesized audible sounding of said selected one word.
6. A new method of using digital electronic apparatus to aid students in learning comprising: storing in a first memory first binary data pointers representative of a contiguous passage of text, said binary data pointers indicating the start addresses for the contiguous text words stored in a second memory, binary data in said second memory being representative of a preselected listing of human language words, said second binary data being representative of at least two different forms of said human language words; selecting and displaying a contiguous passage of said text; designating one word of said contiguous passage of text responsive to student operator instructions; and
providing a synthesized audible output substantially immediately responsive to a speech request, said audible output being representative of the spoken form of said designated word.
7. The new method of claim 6 further comprising: displaying in legible form the definition of said designated one word substantially immediately responsive to a definition request from said student.
8. The system of claim 5 comprising: means responsive to said designating and selecting means for visually displaying a definition of said selected word.
9. The system of claim 2 wherein said synthesized audible sounding of said designated one word is in a human language different from the human language of said text.
10. The system of claim 3 wherein said definition of said designated word is in a human language different from the human language of said text.
11. The method of claim 6 wherein the synthesized audible output representative of the spoken form of said designated word is in a human language different from the language of said text.
12. A new method of using digital electronic apparatus to aid students in learning human language comprising: storing in a first memory binary data pointers representative of a list of human language words, said first binary data pointers indicating the start
addresses for each word stored in a second memory, said second memory containing binary data representative of at least two different forms of said human language words; selecting and displaying a portion of words from said list of words; designating a word from said portion of selected and displayed words responsive to a student operator; and providing an output display representative of one of said different forms of said designated word.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US37159182A | 1982-04-26 | 1982-04-26 | |
US371591 | 1982-04-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
EP0107724A1 EP0107724A1 (en) | 1984-05-09 |
EP0107724A4 true EP0107724A4 (en) | 1985-04-11 |
Family
ID=23464582
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP19830901968 Withdrawn EP0107724A4 (en) | 1982-04-26 | 1983-04-25 | Electronic dictionary with speech synthesis. |
Country Status (2)
Country | Link |
---|---|
EP (1) | EP0107724A4 (en) |
WO (1) | WO1983003914A1 (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4695975A (en) * | 1984-10-23 | 1987-09-22 | Profit Technology, Inc. | Multi-image communications system |
EP0294202A3 (en) * | 1987-06-03 | 1989-10-18 | Kabushiki Kaisha Toshiba | Digital sound data storing device |
JP2990703B2 (en) * | 1989-08-22 | 1999-12-13 | ソニー株式会社 | Learning device |
GB2286078B (en) * | 1994-01-26 | 1997-12-03 | Inventec Corp | Portable language-learning apparatus |
DE19681251T1 (en) * | 1995-12-14 | 1998-08-20 | Motorola Inc | Method and device for storing and displaying text |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2946856A1 (en) * | 1978-12-27 | 1980-05-22 | Sharp Kk | WORD STORAGE DEVICE |
GB2078412A (en) * | 1980-06-10 | 1982-01-06 | Sharp Kk | Electronic translator with attachment |
JPS5760463A (en) * | 1980-09-29 | 1982-04-12 | Sharp Corp | Electronic translating machine |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3932859A (en) * | 1974-03-07 | 1976-01-13 | Anastasios Kyriakides | Electronic dictionary with word length responsive decoder |
BG24190A1 (en) * | 1976-09-08 | 1978-01-10 | Antonov | Method of synthesis of speech and device for effecting same |
US4337375A (en) * | 1980-06-12 | 1982-06-29 | Texas Instruments Incorporated | Manually controllable data reading apparatus for speech synthesizers |
-
1983
- 1983-04-25 WO PCT/US1983/000572 patent/WO1983003914A1/en not_active Application Discontinuation
- 1983-04-25 EP EP19830901968 patent/EP0107724A4/en not_active Withdrawn
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2946856A1 (en) * | 1978-12-27 | 1980-05-22 | Sharp Kk | WORD STORAGE DEVICE |
GB2078412A (en) * | 1980-06-10 | 1982-01-06 | Sharp Kk | Electronic translator with attachment |
JPS5760463A (en) * | 1980-09-29 | 1982-04-12 | Sharp Corp | Electronic translating machine |
Non-Patent Citations (2)
Title |
---|
PATENTS ABSTRACTS OF JAPAN, vol. 6, no. 137 (P-130)[1015], 24th July 1982; & JP-A-57 060 463 (SHARP K.K.) 12-04-1982 (Cat. Y) * |
See also references of WO8303914A1 * |
Also Published As
Publication number | Publication date |
---|---|
WO1983003914A1 (en) | 1983-11-10 |
EP0107724A1 (en) | 1984-05-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4579533A (en) | Method of teaching a subject including use of a dictionary and translator | |
US4779080A (en) | Electronic information display systems | |
US5576953A (en) | Electronic translating device | |
US4355370A (en) | Storage format in a word memory of electronic dictionary and language interpreter | |
JPS5938627B2 (en) | portable translation device | |
EP0369829B1 (en) | Information searching apparatus | |
JPH0225214B2 (en) | ||
US4613944A (en) | Electronic translator having removable data memory and controller both connectable to any one of terminals | |
US4551818A (en) | Electronic apparatus for translating one language into another | |
US4758977A (en) | Electronic dictionary with groups of words stored in sets and subsets with display of the first and last words thereof | |
JPS645347B2 (en) | ||
JPH0620192Y2 (en) | Chinese display | |
WO1983003914A1 (en) | Electronic dictionary with speech synthesis | |
US4608665A (en) | Sentence modifiable electronic dictionary and language interpreter | |
JPH0117185B2 (en) | ||
JPS6024503B2 (en) | electronic translator | |
JPH0514934B2 (en) | ||
JPS5887659A (en) | Electronic device | |
JPS60135983A (en) | Electronic learning apparatus | |
JPH0123817B2 (en) | ||
JPS5814688B2 (en) | Kanji-mixed sentence input device that sequentially displays homophones | |
JP3278447B2 (en) | Electronic dictionary | |
JPH11184854A (en) | Electronic dictionary | |
JPH0724057B2 (en) | Electronics | |
JPH0225544B2 (en) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 19840711 |