DK0498177T3 - Method and apparatus for generating a transmit multiplex signal and for synchronizing a receive multiplex signal - Google Patents

Method and apparatus for generating a transmit multiplex signal and for synchronizing a receive multiplex signal

Info

Publication number
DK0498177T3
DK0498177T3 DK92100594T DK92100594T DK0498177T3 DK 0498177 T3 DK0498177 T3 DK 0498177T3 DK 92100594 T DK92100594 T DK 92100594T DK 92100594 T DK92100594 T DK 92100594T DK 0498177 T3 DK0498177 T3 DK 0498177T3
Authority
DK
Denmark
Prior art keywords
multiplex signal
clock
dummy bits
synchronizing
generating
Prior art date
Application number
DK92100594T
Other languages
Danish (da)
Inventor
Hans-Otto Dipl-Ing Kersten
Horst Dipl-Ing Wild
Original Assignee
Siemens Ag
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens Ag filed Critical Siemens Ag
Application granted granted Critical
Publication of DK0498177T3 publication Critical patent/DK0498177T3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/07Synchronising arrangements using pulse stuffing for systems with different or fluctuating information rates or bit rates

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Time-Division Multiplex Systems (AREA)
  • Mobile Radio Communication Systems (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Reduction Or Emphasis Of Bandwidth Of Signals (AREA)
  • Circuits Of Receivers In General (AREA)

Abstract

In the plesiochronous digital hierarchy, digital signals of one level only have approximately the same clock frequencies and are therefore processed plesiochronously throughout. However, synchronous operation of transmitted and received multiplex signal are also required. This is possible if auxiliary frames are generated in the transmitting and receiving section of a device, into which frames dummy bits (LB) are inserted in between the data bytes (SD) (Figure 2). These dummy bits are eliminated with the cooperation of a common auxiliary clock in serial/parallel conversion (Figure 3), storage and parallel/serial conversion (Figure 4). The receiving clock is in each case aligned with the transmitting clock by adding or removing one or a number of dummy bits between two data bytes (SD) in the receiving section. <IMAGE>
DK92100594T 1991-01-30 1992-01-15 Method and apparatus for generating a transmit multiplex signal and for synchronizing a receive multiplex signal DK0498177T3 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE4102722 1991-01-30

Publications (1)

Publication Number Publication Date
DK0498177T3 true DK0498177T3 (en) 1998-11-30

Family

ID=6423998

Family Applications (1)

Application Number Title Priority Date Filing Date
DK92100594T DK0498177T3 (en) 1991-01-30 1992-01-15 Method and apparatus for generating a transmit multiplex signal and for synchronizing a receive multiplex signal

Country Status (7)

Country Link
EP (1) EP0498177B1 (en)
AT (1) ATE164714T1 (en)
DE (1) DE59209257D1 (en)
DK (1) DK0498177T3 (en)
ES (1) ES2114541T3 (en)
GR (1) GR3026720T3 (en)
RU (1) RU2099873C1 (en)

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2412962B2 (en) * 1974-03-18 1976-02-26 Siemens AG, 1000 Berlin und 8000 München METHOD FOR TIME MULTIPLEX TRANSMISSION OF DATA
DE2712775C2 (en) * 1977-03-23 1979-03-22 Siemens Ag, 1000 Berlin Und 8000 Muenchen Circuit arrangement for the evaluation of identification bits at the receiving end and for frame synchronization of a time division multiplex system with the aid of permanently specified synchronization words
AR242878A1 (en) * 1986-11-27 1993-05-31 Siemens Ag Method and circuit for the recovery of the clock and/or the phase of a synchronous or plesiochronous data signal

Also Published As

Publication number Publication date
ES2114541T3 (en) 1998-06-01
DE59209257D1 (en) 1998-05-07
GR3026720T3 (en) 1998-07-31
RU2099873C1 (en) 1997-12-20
ATE164714T1 (en) 1998-04-15
EP0498177B1 (en) 1998-04-01
EP0498177A2 (en) 1992-08-12
EP0498177A3 (en) 1995-02-08

Similar Documents

Publication Publication Date Title
CA2088156A1 (en) Method and means for transferring a data payload from a first sonet signal to a sonet signal of different frequency
KR880001130A (en) Digital Block Multiplexers, Demultiplexers, and Digital Transmission Systems
GB1407891A (en) Asynchronous time division multiplexer and demultiplexer
ES8602328A1 (en) Multiplexer system for automatic meter reading.
AU4450793A (en) Means for identifying data structures
FI82348C (en) Encoder for moving image with fill character with inner code word
CA2055823A1 (en) Clock information transmitting device and clock information receiving device
DE3360307D1 (en) Digital telecommunication system
AU3010492A (en) N-bit parallel input to variable-bit parallel output shift register
US6438175B1 (en) Data transmission method and apparatus
DK0498177T3 (en) Method and apparatus for generating a transmit multiplex signal and for synchronizing a receive multiplex signal
AU1540188A (en) Jitter control in digital communications links
DK129086A (en) SYSTEM FOR SYNCHRONIZING DIGITAL INFORMATION SIGNALS
US7058090B1 (en) System and method for paralleling digital wrapper data streams
DK0597349T3 (en) Method and apparatus for recovering plesiochronic signals transmitted in function data blocks
EP0949778A2 (en) Dummy bit elimination device and coding apparatus for FEC code word
ATE75087T1 (en) SYNCHRONIZING DEVICE FOR A DIGITAL SIGNAL DEMULTIPLEXER.
ATE43463T1 (en) TRANSMISSION METHOD FOR A DIGITAL SIGNAL MULTIPLEX DEVICE|T.
KR100237456B1 (en) Frame structure for time divisional multiplex
DE3769827D1 (en) DEMULTIPLEX LEVEL OF A DIGITAL SIGNAL TRANSMISSION DEVICE.
JPH0530336B2 (en)
KR950004499Y1 (en) Remoting loop back circuit of synchronous optical fiber multi plexing device
KR100201332B1 (en) A local loop back circuit of vc1 in synchronous multiplexer
KR100201331B1 (en) A remote loop-back circuit using a v4 byte in a synchronous multiplexer
JPH03126340A (en) Frame identification code transmission system