DE3473093D1 - Vlsi integrated circuit having improved density - Google Patents
Vlsi integrated circuit having improved densityInfo
- Publication number
- DE3473093D1 DE3473093D1 DE8484115019T DE3473093T DE3473093D1 DE 3473093 D1 DE3473093 D1 DE 3473093D1 DE 8484115019 T DE8484115019 T DE 8484115019T DE 3473093 T DE3473093 T DE 3473093T DE 3473093 D1 DE3473093 D1 DE 3473093D1
- Authority
- DE
- Germany
- Prior art keywords
- integrated circuit
- improved density
- vlsi integrated
- vlsi
- density
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11801—Masterslice integrated circuits using bipolar technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Geometry (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Bipolar Integrated Circuits (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US56702083A | 1983-12-30 | 1983-12-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3473093D1 true DE3473093D1 (en) | 1988-09-01 |
Family
ID=24265411
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8484115019T Expired DE3473093D1 (en) | 1983-12-30 | 1984-12-11 | Vlsi integrated circuit having improved density |
Country Status (3)
Country | Link |
---|---|
EP (1) | EP0151267B1 (de) |
JP (1) | JPH0758761B2 (de) |
DE (1) | DE3473093D1 (de) |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3365707A (en) * | 1967-06-23 | 1968-01-23 | Rca Corp | Lsi array and standard cells |
US4032962A (en) * | 1975-12-29 | 1977-06-28 | Ibm Corporation | High density semiconductor integrated circuit layout |
NL185431C (nl) * | 1977-05-31 | 1990-04-02 | Fujitsu Ltd | Geintegreerde halfgeleiderschakeling, omvattende een halfgeleiderlichaam met ten minste twee basisschakelingen van complementaire veldeffekttransistoren met geisoleerde stuurelektrode. |
CA1102009A (en) * | 1977-09-06 | 1981-05-26 | Algirdas J. Gruodis | Integrated circuit layout utilizing separated active circuit and wiring regions |
JPS5483787A (en) * | 1977-12-16 | 1979-07-04 | Fujitsu Ltd | Master slice semiconductor device |
US4295149A (en) * | 1978-12-29 | 1981-10-13 | International Business Machines Corporation | Master image chip organization technique or method |
JPS55163859A (en) * | 1979-06-07 | 1980-12-20 | Fujitsu Ltd | Manufacture of semiconductor device |
JPH0630376B2 (ja) * | 1981-05-27 | 1994-04-20 | 日本電気株式会社 | 半導体装置の製造方法 |
-
1984
- 1984-09-20 JP JP59195904A patent/JPH0758761B2/ja not_active Expired - Lifetime
- 1984-12-11 DE DE8484115019T patent/DE3473093D1/de not_active Expired
- 1984-12-11 EP EP19840115019 patent/EP0151267B1/de not_active Expired
Also Published As
Publication number | Publication date |
---|---|
JPS60148145A (ja) | 1985-08-05 |
JPH0758761B2 (ja) | 1995-06-21 |
EP0151267A1 (de) | 1985-08-14 |
EP0151267B1 (de) | 1988-07-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB2134708B (en) | Integrated circuits | |
GB8430050D0 (en) | Circuit arrangements | |
GB8421200D0 (en) | Semiconductor integrated circuit | |
GB8401959D0 (en) | Integrated circuit | |
GB8425824D0 (en) | Large scale integrated circuit | |
GB8402650D0 (en) | Circuit | |
DE3474623D1 (en) | Complementary logic integrated circuit | |
DE3476842D1 (en) | Integrated circuit processing methods | |
GB8317769D0 (en) | Flip-flop circuits | |
DE3467068D1 (en) | Complementary logic integrated circuit | |
GB8327868D0 (en) | Integrated circuits | |
GB8411125D0 (en) | Latching circuits | |
GB8410849D0 (en) | Circuit | |
GB8300732D0 (en) | Circuit | |
GB8430687D0 (en) | Circuit | |
GB2140639B (en) | An integrated circuit | |
GB8411891D0 (en) | Circuit | |
GB8324713D0 (en) | Circuits | |
GB8411875D0 (en) | Circuits | |
GB8401153D0 (en) | Thick-film circuits | |
GB8431534D0 (en) | Semiconductor integrated circuit | |
GB8401298D0 (en) | Circuit | |
GB8430729D0 (en) | Circuit arrangements | |
DE3473093D1 (en) | Vlsi integrated circuit having improved density | |
GB8424996D0 (en) | Integrated circuit memories |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |