DE3473093D1 - Vlsi integrated circuit having improved density - Google Patents

Vlsi integrated circuit having improved density

Info

Publication number
DE3473093D1
DE3473093D1 DE8484115019T DE3473093T DE3473093D1 DE 3473093 D1 DE3473093 D1 DE 3473093D1 DE 8484115019 T DE8484115019 T DE 8484115019T DE 3473093 T DE3473093 T DE 3473093T DE 3473093 D1 DE3473093 D1 DE 3473093D1
Authority
DE
Germany
Prior art keywords
integrated circuit
improved density
vlsi integrated
vlsi
density
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE8484115019T
Other languages
English (en)
Inventor
Haluk Ozdemir Askin
John Balyoz
Doyle Edmund Beaty
Joseph Richard Cavaliere
Guy Rabbat
Achilles Aristotle Sarris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Application granted granted Critical
Publication of DE3473093D1 publication Critical patent/DE3473093D1/de
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/118Masterslice integrated circuits
    • H01L27/11801Masterslice integrated circuits using bipolar technology
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Geometry (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Bipolar Integrated Circuits (AREA)
DE8484115019T 1983-12-30 1984-12-11 Vlsi integrated circuit having improved density Expired DE3473093D1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US56702083A 1983-12-30 1983-12-30

Publications (1)

Publication Number Publication Date
DE3473093D1 true DE3473093D1 (en) 1988-09-01

Family

ID=24265411

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8484115019T Expired DE3473093D1 (en) 1983-12-30 1984-12-11 Vlsi integrated circuit having improved density

Country Status (3)

Country Link
EP (1) EP0151267B1 (de)
JP (1) JPH0758761B2 (de)
DE (1) DE3473093D1 (de)

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3365707A (en) * 1967-06-23 1968-01-23 Rca Corp Lsi array and standard cells
US4032962A (en) * 1975-12-29 1977-06-28 Ibm Corporation High density semiconductor integrated circuit layout
NL185431C (nl) * 1977-05-31 1990-04-02 Fujitsu Ltd Geintegreerde halfgeleiderschakeling, omvattende een halfgeleiderlichaam met ten minste twee basisschakelingen van complementaire veldeffekttransistoren met geisoleerde stuurelektrode.
CA1102009A (en) * 1977-09-06 1981-05-26 Algirdas J. Gruodis Integrated circuit layout utilizing separated active circuit and wiring regions
JPS5483787A (en) * 1977-12-16 1979-07-04 Fujitsu Ltd Master slice semiconductor device
US4295149A (en) * 1978-12-29 1981-10-13 International Business Machines Corporation Master image chip organization technique or method
JPS55163859A (en) * 1979-06-07 1980-12-20 Fujitsu Ltd Manufacture of semiconductor device
JPH0630376B2 (ja) * 1981-05-27 1994-04-20 日本電気株式会社 半導体装置の製造方法

Also Published As

Publication number Publication date
JPS60148145A (ja) 1985-08-05
JPH0758761B2 (ja) 1995-06-21
EP0151267A1 (de) 1985-08-14
EP0151267B1 (de) 1988-07-27

Similar Documents

Publication Publication Date Title
GB2134708B (en) Integrated circuits
GB8430050D0 (en) Circuit arrangements
GB8421200D0 (en) Semiconductor integrated circuit
GB8401959D0 (en) Integrated circuit
GB8425824D0 (en) Large scale integrated circuit
GB8402650D0 (en) Circuit
DE3474623D1 (en) Complementary logic integrated circuit
DE3476842D1 (en) Integrated circuit processing methods
GB8317769D0 (en) Flip-flop circuits
DE3467068D1 (en) Complementary logic integrated circuit
GB8327868D0 (en) Integrated circuits
GB8411125D0 (en) Latching circuits
GB8410849D0 (en) Circuit
GB8300732D0 (en) Circuit
GB8430687D0 (en) Circuit
GB2140639B (en) An integrated circuit
GB8411891D0 (en) Circuit
GB8324713D0 (en) Circuits
GB8411875D0 (en) Circuits
GB8401153D0 (en) Thick-film circuits
GB8431534D0 (en) Semiconductor integrated circuit
GB8401298D0 (en) Circuit
GB8430729D0 (en) Circuit arrangements
DE3473093D1 (en) Vlsi integrated circuit having improved density
GB8424996D0 (en) Integrated circuit memories

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee