CN218125029U - Circuit board and optical module - Google Patents

Circuit board and optical module Download PDF

Info

Publication number
CN218125029U
CN218125029U CN202222379089.XU CN202222379089U CN218125029U CN 218125029 U CN218125029 U CN 218125029U CN 202222379089 U CN202222379089 U CN 202222379089U CN 218125029 U CN218125029 U CN 218125029U
Authority
CN
China
Prior art keywords
signal line
speed
line group
row
receiving
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202222379089.XU
Other languages
Chinese (zh)
Inventor
王欣南
邵宇辰
姚建伟
张加傲
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hisense Broadband Multimedia Technology Co Ltd
Original Assignee
Hisense Broadband Multimedia Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hisense Broadband Multimedia Technology Co Ltd filed Critical Hisense Broadband Multimedia Technology Co Ltd
Priority to CN202222379089.XU priority Critical patent/CN218125029U/en
Application granted granted Critical
Publication of CN218125029U publication Critical patent/CN218125029U/en
Priority to PCT/CN2023/097788 priority patent/WO2024051224A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Structure Of Printed Boards (AREA)

Abstract

The application provides a circuit board and an optical module, wherein the circuit board comprises a top layer, a bottom layer and a plurality of intermediate layers which are stacked between the top layer and the bottom layer, a data processing chip and a first row of golden fingers and a second row of golden fingers are arranged on the surface of the top layer, and the first row of golden fingers is closer to the edge of the circuit board than the second row of golden fingers; first and second high-speed transmitting signal line groups and first and second high-speed receiving signal line groups are symmetrically arranged on the middle layer, the second high-speed transmitting and receiving signal line group is positioned between the first high-speed transmitting and receiving signal line groups, the first high-speed transmitting and receiving signal line groups are connected with the second row of golden fingers and the data processing chip, and the second high-speed transmitting and receiving signal line groups are connected with the first row of golden fingers and the data processing chip. According to the optical module, the plurality of symmetrically arranged high-speed transmitting and receiving signal lines are arranged on the middle layer, so that the symmetric layout and signal integrity of the high-speed signal lines are met, the layout space of the high-speed signals is saved, and the high-speed performance of the optical module is greatly improved.

Description

Circuit board and optical module
Technical Field
The application relates to the technical field of optical communication, in particular to a circuit board and an optical module.
Background
With the development of new services and application modes such as cloud computing, mobile internet, video and the like, the development and progress of the optical communication technology become increasingly important. In the optical communication technology, an optical module is a tool for realizing the interconversion of optical signals and is one of key devices in optical communication equipment, and the transmission rate of the optical module is continuously increased along with the development requirement of the optical communication technology.
With the increasing transmission rate of the optical module, the number of channels increases, and usually, the communication channel for high-speed signal transmission is implemented by a gold finger and a high-speed signal line. In order to realize the ever-increasing signal transmission between the high-speed signal lines, the PCB mostly adopts a multilayer circuit board, and the density of high-speed lines in the PCB is gradually increased. The packaging size and high-density integration of the high-speed optical module are limited, the layout space of the high-speed signal line is obviously insufficient, and the requirement of the optical module with higher speed cannot be met.
SUMMERY OF THE UTILITY MODEL
The embodiment of the application provides a circuit board and an optical module, so that the space of the circuit board is saved, the integration level is improved, and the requirement of the optical module with higher speed is met.
In a first aspect, the present application provides a circuit board comprising:
the top layer is positioned on the upper surface of the circuit board, the surface of the top layer is provided with a data processing chip, a first row of transmitting golden fingers, a first row of receiving golden fingers, a second row of transmitting golden fingers and a second row of receiving golden fingers, and the first row of golden fingers are closer to the edge of the circuit board than the second row of golden fingers;
the bottom layer is positioned on the lower surface of the circuit board;
the middle layers are arranged between the top layer and the bottom layer in a stacked mode, a first high-speed transmitting and receiving signal line set and a second high-speed transmitting and receiving signal line set are distributed on one middle layer, and the second high-speed transmitting and receiving signal line set is located between the first high-speed transmitting and receiving signal line set; one side of the first high-speed transmitting signal line group is connected with the second row of transmitting golden fingers, one side of the second high-speed transmitting signal line group is connected with the first row of transmitting golden fingers, one side of the first high-speed receiving signal line group is connected with the second row of receiving golden fingers, one side of the second high-speed receiving signal line group is connected with the first row of receiving golden fingers, and the first high-speed transmitting and receiving signal line group and the other side of the second high-speed transmitting and receiving signal line group are respectively connected with the data processing chip through via holes; the first high-speed transmitting and receiving signal line groups are symmetrically arranged, and the second high-speed transmitting and receiving signal line groups are symmetrically arranged.
In a second aspect, the present application provides an optical module, which includes the circuit board described in the first aspect.
As can be seen from the above embodiments, the circuit board provided in the embodiments of the present application includes a top layer, a bottom layer, and a plurality of middle layers stacked between the top layer and the bottom layer, wherein the top layer is located on an upper surface of the circuit board, and the bottom layer is located on a lower surface of the circuit board; the surface of the top layer is provided with a data processing chip, a first row of transmitting golden fingers, a second row of transmitting golden fingers, a first row of receiving golden fingers and a second row of receiving golden fingers, and the first row of golden fingers are closer to the edge of the circuit board than the second row of golden fingers, so that the number of signal transmission channels is increased, and the signal transmission rate can be improved; a first high-speed transmitting signal line group, a second high-speed transmitting signal line group, a first high-speed receiving signal line group and a second high-speed receiving signal line group are distributed on the middle layer, and the second high-speed transmitting signal line group and the second high-speed receiving signal line group are positioned between the first high-speed transmitting signal line group and the first high-speed receiving signal line group; one side of the first high-speed transmitting signal line group is connected with a second row of transmitting golden fingers, one side of the second high-speed transmitting signal line group is connected with a first row of transmitting golden fingers, one side of the first high-speed receiving signal line group is connected with a second row of receiving golden fingers, one side of the second high-speed receiving signal line group is connected with a first row of receiving golden fingers, and the other sides of the first high-speed transmitting signal line group, the second high-speed transmitting signal line group, the first high-speed receiving signal line group and the second high-speed receiving signal line group are respectively connected with the data processing chip through via holes so as to realize the connection of the data processing chip and the double rows of golden fingers through the high-speed signal lines and realize high-speed signal transmission; the first high-speed transmitting signal line group and the first high-speed receiving signal line group are symmetrically arranged, and the second high-speed transmitting signal line group and the second high-speed receiving signal line group are symmetrically arranged. Therefore, the circuit board adopts a multilayer circuit board, the high-speed signal line is not arranged on the top layer of the circuit board, but the high-speed transmitting signal line and the high-speed receiving signal line are arranged on the middle layer, so that the layout space on the top layer can be saved, the high-speed transmitting signal line and the high-speed receiving signal line are symmetrically arranged, the layout symmetry design and the signal integrity of the high-speed signal line can be met, the signal quality and the performance of a product can be improved, and the final performance index of the optical module is increased.
Drawings
In order to more clearly illustrate the technical solutions in the present disclosure, the drawings needed to be used in some embodiments of the present disclosure will be briefly described below, and it is apparent that the drawings in the following description are only drawings of some embodiments of the present disclosure, and other drawings can be obtained by those skilled in the art according to the drawings. Furthermore, the drawings in the following description may be regarded as schematic diagrams, and do not limit the actual size of products, the actual flow of methods, the actual timing of signals, and the like, involved in the embodiments of the present disclosure.
FIG. 1 is a connection diagram of an optical communication system according to some embodiments;
FIG. 2 is a block diagram of a light module according to some embodiments;
FIG. 3 is a block diagram of an optical module according to some embodiments;
FIG. 4 is a partially exploded schematic view of a light module according to some embodiments;
fig. 5 is a schematic partial assembly diagram of a circuit board and a data processing chip in an optical module according to an embodiment of the present disclosure;
fig. 6 is a schematic cross-sectional structure diagram of a circuit board in an optical module according to an embodiment of the present disclosure;
fig. 7 is a schematic structural diagram of a top layer in an optical module according to an embodiment of the present disclosure;
fig. 8 is a first cross-sectional view of a connection of a local signal line between a circuit board and a data processing chip in an optical module according to an embodiment of the present disclosure;
fig. 9 is a first schematic structural diagram of a second intermediate layer in an optical module according to an embodiment of the present disclosure;
fig. 10 is a second sectional view illustrating a connection between a circuit board and a local signal line of a data processing chip in an optical module according to an embodiment of the present disclosure;
fig. 11 is a second schematic structural diagram of a second intermediate layer in an optical module according to an embodiment of the present application;
fig. 12 is a schematic structural diagram of a middle bottom layer of an optical module according to an embodiment of the present disclosure;
fig. 13 is a third cross-sectional view of signal line connection between a circuit board and a data processing chip in an optical module according to an embodiment of the present disclosure;
fig. 14 is a schematic structural diagram of a seventh intermediate layer in an optical module according to an embodiment of the present application.
Detailed Description
Technical solutions in some embodiments of the present disclosure will be clearly and completely described below with reference to the accompanying drawings, and it is obvious that the described embodiments are only a part of the embodiments of the present disclosure, and not all of the embodiments. All other embodiments obtained by a person of ordinary skill in the art based on the embodiments provided by the present disclosure belong to the protection scope of the present disclosure.
In an optical communication system, an optical signal is used to carry information to be transmitted, and the optical signal carrying the information is transmitted to information processing equipment such as a computer through information transmission equipment such as an optical fiber or an optical waveguide, so as to complete information transmission. Since light has a passive transmission characteristic when transmitted through an optical fiber or an optical waveguide, low-cost, low-loss information transmission can be realized. Further, since a signal transmitted by an information transmission device such as an optical fiber or an optical waveguide is an optical signal and a signal that can be recognized and processed by an information processing device such as a computer is an electrical signal, it is necessary to perform interconversion between the electrical signal and the optical signal in order to establish an information connection between the information transmission device such as an optical fiber or an optical waveguide and the information processing device such as a computer.
The optical module realizes the function of interconversion between the optical signal and the electrical signal in the technical field of optical communication. The optical module comprises an optical port and an electrical port, the optical module realizes optical communication with information transmission equipment such as optical fibers or optical waveguides and the like through the optical port, realizes electrical connection with an optical network terminal (such as an optical modem) through the electrical port, and the electrical connection is mainly used for power supply, I2C signal transmission, data information transmission, grounding and the like; the optical network terminal transmits the electric signal to the computer and other information processing equipment through a network cable or a wireless fidelity (Wi-Fi).
Fig. 1 is a connection diagram of an optical communication system. As shown in fig. 1, the optical communication system includes a remote server 1000, a local information processing device 2000, an optical network terminal 100, an optical module 200, an optical fiber 101, and a network cable 103.
One side of the optical fiber 101 is connected to the remote server 1000, and the other side is connected to the optical network terminal 100 through the optical module 200. The optical fiber itself can support long-distance signal transmission, for example, signal transmission of thousands of meters (6 km to 8 km), on the basis of which if a repeater is used, theoretically infinite distance transmission can be realized. Therefore, in a typical optical communication system, the distance between the remote server 1000 and the optical network terminal 100 may be several kilometers, tens of kilometers, or hundreds of kilometers.
One side of the network cable 103 is connected to the local information processing apparatus 2000, and the other side is connected to the optical network terminal 100. The local information processing apparatus 2000 may be any one or several of the following apparatuses: router, switch, computer, cell-phone, panel computer, TV set etc..
The physical distance between the remote server 1000 and the optical network terminal 100 is greater than the physical distance between the local information processing apparatus 2000 and the optical network terminal 100. The connection between the local information processing apparatus 2000 and the remote server 1000 is made by the optical fiber 101 and the network cable 103; and the connection between the optical fiber 101 and the network cable 103 is completed by the optical module 200 and the optical network terminal 100.
The optical module 200 includes an optical port configured to access the optical fiber 101 and an electrical port, so that the optical module 200 establishes a bidirectional optical signal connection with the optical fiber 101; the electrical port is configured to be accessed into the optical network terminal 100, so that the optical module 200 establishes a bidirectional electrical signal connection with the optical network terminal 100. The optical module 200 converts an optical signal and an electrical signal to each other, so that an information connection is established between the optical fiber 101 and the optical network terminal 100. For example, an optical signal from the optical fiber 101 is converted into an electrical signal by the optical module 200 and then input to the optical network terminal 100, and an electrical signal from the optical network terminal 100 is converted into an optical signal by the optical module 200 and input to the optical fiber 101. Since the optical module 200 is a tool for implementing the interconversion between the optical signal and the electrical signal, and has no function of processing data, information is not changed in the above-mentioned photoelectric conversion process.
The optical network terminal 100 includes a housing (housing) having a substantially rectangular parallelepiped shape, and an optical module interface 102 and a network cable interface 104 provided on the housing. The optical module interface 102 is configured to access the optical module 200, so that the optical network terminal 100 establishes a bidirectional electrical signal connection with the optical module 200; the network cable interface 104 is configured to access the network cable 103 such that the optical network terminal 100 establishes a bi-directional electrical signal connection with the network cable 103. The optical module 200 is connected to the network cable 103 via the optical network terminal 100. For example, the optical network terminal 100 transmits the electrical signal from the optical module 200 to the network cable 103, and transmits the electrical signal from the network cable 103 to the optical module 200, so that the optical network terminal 100 can monitor the operation of the optical module 200 as an upper computer of the optical module 200. The upper computer of the Optical module 200 may include an Optical Line Terminal (OLT) in addition to the Optical network Terminal 100.
The remote server 1000 establishes a bidirectional signal transmission channel with the local information processing device 2000 through the optical fiber 101, the optical module 200, the optical network terminal 100, and the network cable 103.
Fig. 2 is a configuration diagram of the optical network terminal, and fig. 2 only shows a configuration of the optical module 200 of the optical network terminal 100 in order to clearly show a connection relationship between the optical module 200 and the optical network terminal 100. As shown in fig. 2, the optical network terminal 100 further includes a circuit board 105 disposed within the housing, a cage 106 disposed on a surface of the circuit board 105, a heat sink 107 disposed on the cage 106, and an electrical connector disposed inside the cage 106. The electrical connector is configured to access an electrical port of the optical module 200; the heat sink 107 has a projection such as a fin that increases a heat radiation area.
The optical module 200 is inserted into a cage 106 of the optical network terminal 100, the cage 106 holds the optical module 200, and heat generated by the optical module 200 is conducted to the cage 106 and then diffused by a heat sink 107. After the optical module 200 is inserted into the cage 106, the electrical port of the optical module 200 is connected to the electrical connector inside the cage 106, so that the optical module 200 is connected to the optical network terminal 100 by a bidirectional electrical signal. Further, the optical port of the optical module 200 is connected to the optical fiber 101, and the optical module 200 establishes bidirectional optical signal connection with the optical fiber 101.
Fig. 3 is a block diagram of a light module according to some embodiments, and fig. 4 is an exploded view of a light module according to some embodiments. As shown in fig. 3 and 4, the optical module 200 includes a housing (shell), a circuit board 300 disposed in the housing, and an optical transceiver module 400.
The shell comprises an upper shell 201 and a lower shell 202, wherein the upper shell 201 is covered on the lower shell 202 to form the shell with two openings; the outer contour of the housing generally appears square.
In some embodiments of the present disclosure, the lower housing 202 includes a bottom plate and two lower side plates located at both sides of the bottom plate and disposed perpendicular to the bottom plate; the upper case 201 includes a cover plate covering both lower side plates of the lower case 202 to form the above case.
In some embodiments, the lower housing 202 includes a bottom plate and two lower side plates disposed at both sides of the bottom plate and perpendicular to the bottom plate; the upper housing 201 includes a cover plate and two upper side plates located at two sides of the cover plate and perpendicular to the cover plate, and the two upper side plates are combined with the two lower side plates to cover the upper housing 201 on the lower housing 202.
The direction of the connecting line of the two openings 204 and 205 may be the same as the length direction of the optical module 200, or may not be the same as the length direction of the optical module 200. For example, the opening 204 is located at an end portion (right end in fig. 3) of the optical module 200, and the opening 205 is also located at an end portion (left end in fig. 3) of the optical module 200. Alternatively, the opening 204 is located at an end of the optical module 200, and the opening 205 is located at a side of the optical module 200. The opening 204 is an electrical port from which a gold finger of the circuit board 300 extends and is inserted into an upper computer (e.g., the optical network terminal 100); the opening 205 is an optical port configured to access the external optical fiber 101, so that the external optical fiber 101 is connected to the optical transceiver module 400 inside the optical module 200.
The upper shell 201 and the lower shell 202 are combined in an assembly mode, so that the circuit board 300, the optical transceiver module 400 and other devices can be conveniently installed in the shells, and the upper shell 201 and the lower shell 202 form encapsulation protection for the devices. In addition, when the components such as the circuit board 300 and the optical transceiver module 400 are assembled, the positioning components, the heat dissipation components and the electromagnetic shielding components of the components are convenient to arrange, and the automatic production is facilitated.
In some embodiments, the upper housing 201 and the lower housing 202 are generally made of metal materials, which is beneficial to achieve electromagnetic shielding and heat dissipation.
In some embodiments, the optical module 200 further includes an unlocking component 203 located outside the housing thereof, and the unlocking component 203 is configured to implement a fixed connection between the optical module 200 and an upper computer or release the fixed connection between the optical module 200 and the upper computer.
Illustratively, the unlocking member 203 is located on the outer walls of the two lower side plates of the lower housing 202, and has a snap-fit member that mates with a host cage (e.g., the cage 106 of the optical network terminal 100). When the optical module 200 is inserted into the cage of the upper computer, the optical module 200 is fixed in the cage of the upper computer by the engaging member of the unlocking member 203; when the unlocking member 203 is pulled, the engaging member of the unlocking member 203 moves along with the unlocking member, and the connection relationship between the engaging member and the upper computer is changed, so that the engagement relationship between the optical module 200 and the upper computer is released, and the optical module 200 can be drawn out from the cage of the upper computer.
The circuit board 300 includes circuit traces, electronic components, and chips, and the electronic components and the chips are connected together by the circuit traces according to a circuit design to implement functions of power supply, electrical signal transmission, grounding, and the like. Examples of the electronic components include capacitors, resistors, transistors, and Metal-Oxide-Semiconductor Field-Effect transistors (MOSFETs). The chip includes, for example, a Micro Controller Unit (MCU), a laser driving chip, a limiting amplifier (limiting amplifier), a Clock and Data Recovery (CDR) chip, a power management chip, and a Digital Signal Processing (DSP) chip.
The circuit board 300 is generally a rigid circuit board, which can also perform a bearing function due to its relatively rigid material, for example, the rigid circuit board can stably bear the electronic components and chips; when the optical transceiver module 400 is located on the circuit board, the rigid circuit board can also provide smooth bearing; the rigid circuit board can also be inserted into an electric connector in the cage of the upper computer.
The circuit board 300 further includes a gold finger formed on an end surface thereof, the gold finger being composed of a plurality of pins independent of each other. The circuit board 300 is inserted into the cage 106 and electrically connected to the electrical connector in the cage 106 by gold fingers. The gold fingers may be disposed on only one side surface (e.g., the front surface shown in fig. 4) of the circuit board 300, or may be disposed on both upper and lower surfaces of the circuit board 300, so as to adapt to the situation where the requirement of the number of pins is large. The golden finger is configured to establish an electrical connection with the upper computer to realize power supply, grounding, I2C signal transmission, data signal transmission and the like.
Of course, a flexible circuit board is also used in some optical modules. Flexible circuit boards are commonly used in conjunction with rigid circuit boards to supplement the rigid circuit boards. For example, a flexible circuit board may be used to connect the optical transceiver module 400 to a rigid circuit board.
With the development requirement of optical communication technology, the transmission rate of an optical module is continuously increased, the number of channels is continuously increased, and generally, a communication channel for high-speed signal transmission is realized by a gold finger and a high-speed signal line, so that the number of the high-speed signal line needs to be increased.
In order to realize the ever-increasing signal transmission between the high-speed signal lines, the circuit board 300 mostly adopts a multilayer circuit board, and the golden fingers on the circuit board 300 adopt double rows of golden fingers, so that the density of high-speed lines on the circuit board is gradually increased, the high-speed lines are limited by the packaging size of a high-speed optical module and high-density integration, the layout space of the high-speed signal lines is obviously insufficient, and the requirements of the optical module with higher speed cannot be met.
Fig. 5 is a schematic partial assembly diagram of a circuit board and a data processing chip according to an embodiment of the present disclosure. As shown in fig. 5, in order to solve the above problem, the present application provides a circuit board, where the circuit board 300 adopts a multilayer circuit board, the double rows of gold fingers 301 and the data processing chip 302 are disposed on the top layer of the circuit board 300, the multiple high-speed signal lines are disposed on the middle layer of the circuit board 300, and the double rows of gold fingers 301 and the data processing chip 302 are connected by the multiple high-speed signal lines, so that the layout space of the high-speed signal lines can be ensured, high-speed layout and wiring of 400G and 800G products can be completed on a single circuit board, the space of the circuit board can be saved, and the high-speed performance of the optical module can be improved.
Fig. 6 is a schematic cross-sectional structure diagram of a circuit board according to an embodiment of the present application. As shown in fig. 6, the circuit board 300 includes a Top layer (Top layer) 310, a first intermediate layer 311, a second intermediate layer 312, a third intermediate layer 313, a fourth intermediate layer 314, a fifth intermediate layer 315, a sixth intermediate layer 316, a seventh intermediate layer 317, an eighth intermediate layer 318, a Bottom layer (Bottom layer) 319, the Top layer 310, the first intermediate layer 311, the second intermediate layer 312, the third intermediate layer 313, the fourth intermediate layer 314, the fifth intermediate layer 315, the sixth intermediate layer 316, the seventh intermediate layer 317, the eighth intermediate layer 318, and the Bottom layer 319, which are stacked from Top to Bottom, wherein the Top layer 310 is located on the upper surface of the circuit board 300, the Bottom layer 319 is located on the lower surface of the circuit board 300, and the first intermediate layer 311, the second intermediate layer 312, the third intermediate layer 313, the fourth intermediate layer 314, the fifth intermediate layer 315, the sixth intermediate layer 316, the seventh intermediate layer 317, and the eighth intermediate layer 318 are located between the Top layer 310 and the Bottom layer 319.
Fig. 7 is a schematic structural diagram of a top layer in a circuit board according to an embodiment of the present application. As shown in fig. 7, the Top layer 310 has a data processing chip 302, a first row of gold fingers and a second row of gold fingers disposed on the surface thereof, where the first row of gold fingers is closer to the edge of the circuit board 300 than the second row of gold fingers, i.e. the first row of gold fingers is located on the right side of the second row of gold fingers.
The first row of golden fingers comprises a first row of transmitting golden fingers and a first row of receiving golden fingers, the second row of golden fingers comprises a second row of transmitting golden fingers and a second row of receiving golden fingers, the first row of transmitting golden fingers and the receiving golden fingers transmit in a second row, and the receiving golden fingers are close to the edge of the circuit board 300, namely, the first row of transmitting golden fingers and the first row of receiving golden fingers are positioned on the right side of the circuit board 300, the second row of transmitting golden fingers and the second row of receiving golden fingers are positioned on the left side of the circuit board 300, the first row of transmitting golden fingers and the second row of transmitting golden fingers are positioned on the upper side of the circuit board 300, and the first row of receiving golden fingers and the second row of receiving golden fingers are positioned on the lower side of the circuit board 300.
When the optical module is 400G, four high-speed transmission signal lines and four high-speed reception signal lines may be disposed in the middle layer of the circuit board 300, and at this time, 4 transmission golden fingers and 4 reception golden fingers are disposed on the Top layer 310, and the 4 transmission golden fingers and the 4 reception golden fingers are all disposed in a double row. Therefore, the Top310 is provided with a first emitting gold finger 3011, a second emitting gold finger 3012, a third emitting gold finger 3013 and a fourth emitting gold finger 3014, the first emitting gold finger 3011 and the third emitting gold finger 3013 are arranged in a first row up and down, and the second emitting gold finger 3012 and the fourth emitting gold finger 3014 are arranged in a second row up and down.
The Top layer 310 is further provided with a first receiving gold finger 3015, a second receiving gold finger 3016, a third receiving gold finger 3017 and a fourth receiving gold finger 3018, the first receiving gold finger 3015 and the third receiving gold finger 3017 are arranged in a first row from Top to bottom, and the second receiving gold finger 3016 and the fourth receiving gold finger 3018 are arranged in a second row from Top to bottom.
Because the package size and high-density integration of the high-speed optical module are limited, the wiring space of the Top layer 310 in the circuit board 300 needs to be saved, and therefore, the Top layer 310 does not have the high-speed signal lines connecting the first emitting gold finger 3011, the second emitting gold finger 3012, the third emitting gold finger 3013, the fourth emitting gold finger 3014, the first receiving gold finger 3015, the second receiving gold finger 3016, the third receiving gold finger 3017 and the fourth receiving gold finger 3018, but has the high-speed signal lines arranged on the second intermediate layer 312.
Fig. 8 is a cross-sectional view illustrating a connection between a circuit board and a data processing chip according to an embodiment of the present disclosure, and fig. 9 is a first structural diagram of a second interlayer in the circuit board according to the embodiment of the present disclosure. As shown in fig. 8 and 9, the second middle layer 312 has a first high-speed signal line group and a second high-speed signal line group, which are arranged on the second middle layer 312 from top to bottom in parallel.
The first high-speed signal line group comprises a first high-speed transmitting signal line group and a first high-speed receiving signal line group, the second high-speed signal line group comprises a second high-speed transmitting signal line group and a second high-speed receiving signal line group, the first high-speed transmitting signal line group and the second high-speed transmitting signal line group are located on the upper side of the second middle layer 312, the first high-speed receiving signal line group and the second high-speed receiving signal line group are located on the lower side of the second middle layer 312, and the second high-speed transmitting signal line group and the second high-speed receiving signal line group are located between the first high-speed transmitting signal line group and the first high-speed receiving signal line group.
In order to connect the dual bank of gold fingers 301, the first high speed transmission signal line group includes a first high speed transmission signal line 3401 and a second high speed transmission signal line 3402, the second high speed transmission signal line group includes a third high speed transmission signal line 3403 and a fourth high speed transmission signal line 3404, the first high speed transmission signal line 3401, the second high speed transmission signal line 3402, the third high speed transmission signal line 3403 and the fourth high speed transmission signal line 3404 are arranged from Top to bottom, the first high speed transmission signal line 3401 passes through the first intermediate layer 311, the Top layer 310 is connected with the second transmission gold finger 3012, and the second high speed transmission signal line 3402 passes through the first intermediate layer 311, the Top layer 310 is connected with the fourth transmission gold finger 3014 to realize the connection of the first high speed transmission signal line group and the second bank of transmission gold fingers.
A first via 330 is disposed between the Top layer 310 and the second intermediate layer 312, and the first via 330 is close to the data processing chip 302, so that the first high-speed transmission signal line 3401 and the second high-speed transmission signal line 3402 are connected to one side of the first via 330, and the other side of the first via 330 is connected to the data processing chip 302 through the high-speed signal line on the Top layer 310, so as to connect the second row of transmission golden fingers to the data processing chip 302 through the first high-speed transmission signal line group on the second intermediate layer 312.
One side of the third high-speed transmission signal line 3403 passes through the first intermediate layer 311 and the Top layer 310 to be connected with the first transmission gold finger 3011, and the other side of the third high-speed transmission signal line 3403 is connected with one side of the first via 330; one side of the fourth high-speed transmission signal line 3404 passes through the first intermediate layer 311 and the Top layer 310 to be connected with the third transmission gold finger 3013, and the other side of the fourth high-speed transmission signal line 3404 is connected with one side of the first via 330; the other side of the first via 330 is connected to the data processing chip 302 through the high-speed signal line on the Top layer 310, so as to connect the first row of emitting gold fingers to the data processing chip 302 through the second high-speed emitting signal line group on the second intermediate layer 312.
The first high-speed reception signal line group includes a first high-speed reception signal line 3503 and a second high-speed reception signal line 3504, the second high-speed reception signal line group includes a third high-speed reception signal line 3501 and a fourth high-speed reception signal line 3502, and the third high-speed reception signal line 3501, the fourth high-speed reception signal line 3502, the second high-speed reception signal line 3504, and the first high-speed reception signal line 3503 are sequentially arranged from top to bottom.
One side of the first high-speed reception signal line 3503 passes through the first intermediate layer 311 and the Top layer 310 to be connected with the fourth reception gold finger 3018, and the other side of the first high-speed reception signal line 3503 is connected with one side of the first via 330; one side of the second high-speed reception signal line 3504 passes through the first intermediate layer 311 and the Top layer 310 to be connected with the second reception gold finger 3016, and the other side of the second high-speed reception signal line 3504 is connected with one side of the first via 330; one side of the third high-speed received signal line 3501 passes through the first middle layer 311 and the Top layer 310 to be connected with the first receiving gold finger 3015, and the other side of the third high-speed received signal line 3501 is connected with one side of the first via 330; one side of fourth high-speed reception signal line 3502 passes through first intermediate layer 311 and Top layer 310 to be connected to third reception gold finger 3017, and the other side of fourth high-speed reception signal line 3502 is connected to one side of first via 330.
One side of the Top layer 310 close to the data processing chip 302 is provided with 8 high-speed signal lines side by side, one side of the 8 high-speed signal lines is connected with the other side of the first via hole 330, and the other side of the 8 high-speed signal lines is connected with the data processing chip 302, so that the connection between the double rows of golden fingers 301 and the data processing chip 302 is realized through 4 high-speed transmitting signal lines and 4 high-speed receiving signal lines, and thus, multi-channel high-speed signal transmission is realized.
In some embodiments, at the projection areas formed by the projection of the first row of gold fingers and the second row of gold fingers on the first intermediate layer 311 and the second intermediate layer 312, the first intermediate layer 311 and the second intermediate layer 312 are hollowed out, and the hollowed-out areas are formed at the hollowed-out parts. The hollowed areas on the first intermediate layer 311 and the second intermediate layer 312 enable the first row of gold fingers and the second row of gold fingers not to flow back through the first intermediate layer 311 and the second intermediate layer 312, which is beneficial to improving the impedance matching effect of high-speed signals.
Specifically, the second intermediate layer 312 is provided with a first hollowed area, a second hollowed area, a third hollowed area and a fourth hollowed area, the first hollowed area is located in a projection area of the first row of emission gold fingers on the second intermediate layer 312, the second hollowed area is located in a projection area of the second row of emission gold fingers on the second intermediate layer, the third hollowed area is located in a projection area of the first row of reception gold fingers on the second intermediate layer, and the fourth hollowed area is located in a projection area of the second row of reception gold fingers on the second intermediate layer.
Since the first row of emitting fingers includes the first emitting fingers 3011 and the third emitting fingers 3013, the second row of emitting fingers includes the second emitting fingers 3012 and the fourth emitting fingers 3014, the first row of receiving fingers includes the first receiving fingers 3015 and the third receiving fingers 3017, and the second row of receiving fingers includes the second receiving fingers 3016 and the fourth receiving fingers 3018, the first hollowed area includes the first hollowed area 3120 and the third hollowed area 3122, the first hollowed area 3120 is disposed corresponding to the first emitting fingers 3011, and the third hollowed area 3122 is disposed corresponding to the third emitting fingers 3013.
The second hollowed area comprises a second hollowed area 3121 and a fourth hollowed area 3123, the second hollowed area 3121 is disposed corresponding to the second launching golden finger 3012, and the fourth hollowed area 3123 is disposed corresponding to the fourth launching golden finger 3014.
The third hollowed area comprises a fifth hollowed area 3125 and a seventh hollowed area 3127, the fifth hollowed area 3125 is disposed corresponding to the first gold receiving finger 3015, and the seventh hollowed area 3127 is disposed corresponding to the third gold receiving finger 3017.
The fourth hollowed area includes a sixth hollowed area 3126 and an eighth hollowed area 3128, the sixth hollowed area 3126 is disposed corresponding to the second gold receiving finger 3016, and the eighth hollowed area 3128 is disposed corresponding to the fourth gold receiving finger 3018.
One side of the third high-speed transmission signal line 3403 passes through the first hollowed area on the first middle layer 311 to be connected with the first transmission gold finger 3011, one side of the fourth high-speed transmission signal line 3404 passes through the third hollowed area on the first middle layer 311 to be connected with the third transmission gold finger 3013, one side of the third high-speed reception signal line 3501 passes through the fifth hollowed area on the first middle layer 311 to be connected with the first reception gold finger 3015, and one side of the fourth high-speed reception signal line 3502 passes through the seventh hollowed area on the first middle layer 311 to be connected with the third reception gold finger 3017.
In some embodiments, when the first high-speed transmission signal line 3401 is connected with the second transmission gold finger 3012, one side of the first high-speed transmission signal line 3401 may be connected with the second transmission gold finger 3012 through the second excavated area of the first middle layer 311; when the second high-speed transmission signal line 3402 is connected to the fourth transmission gold finger 3014, one side of the second high-speed transmission signal line 3402 may be connected to the fourth transmission gold finger 3014 through the fourth excavated area of the first intermediate layer 311.
When the first high-speed transmission signal line 3401 is connected with the second transmission gold finger 3012 through the second excavated area and the second high-speed transmission signal line 3402 is connected with the fourth transmission gold finger 3014 through the fourth excavated area, the first high-speed transmission signal line 3401 and the second high-speed transmission signal line 3402 are normally wired.
The third and fourth high-speed transmission signal lines 3403 and 3404 are located below the fourth hollowed area 3123, that is, in the right-to-left direction, the third high-speed transmission signal line 3403 is slowly inclined downward from the first hollowed area 3120 and then wired to the left below the fourth hollowed area 3123. The fourth high-speed transmission signal line 3404 is slowly inclined downward from the third hollowed area 3122 in the right-to-left direction, and then wired to the left below the third high-speed transmission signal line 3403.
In this manner, the third and fourth high-speed transmission signal lines 3403 and 3404 avoid the second hollowed area on the second intermediate layer 312, so that the first, second, third, and fourth high-speed transmission signal lines 3401, 3402, 3403, and 3404 are arranged up and down.
Fig. 10 is a cross-sectional view illustrating a connection between a circuit board and a data processing chip according to an embodiment of the present disclosure, and fig. 11 is a second structural diagram illustrating a second interlayer of the circuit board according to the embodiment of the present disclosure. As shown in fig. 10 and 11, a second via 320 is disposed between the Top310, the first intermediate layer 311 and the second intermediate layer 312, and the second via 320 is located on one side of the second hollow region on the first intermediate layer 311, that is, the second via 320 does not correspond to the second hollow region. One side of the first high-speed transmission signal line 3401 may also be connected with one side of the second via 320, and the other side of the second via 320 is connected with the second transmission gold finger 3012 through the high-speed signal line; one side of the second high-speed transmission signal line 3402 may also be connected to one side of the second via 320, and the other side of the second via 320 is connected to the fourth transmission gold finger 3014 through the high-speed signal line.
When the first high-speed transmission signal line 3401 is connected with the second transmission gold finger 3012 through the second via 320 and the second high-speed transmission signal line 3402 is connected with the fourth transmission gold finger 3014 through the second via 320, the first high-speed transmission signal line 3401 and the second high-speed transmission signal line 3402 are normally wired.
The third and fourth high-speed transmission signal lines 3403 and 3404 pass through the second cutout area, that is, along the right-to-left direction, and the third high-speed transmission signal line 3403 is inclined from the first cutout area 3120 to the second cutout area 3121, passes through the second cutout area 3121, and is located below the second high-speed transmission signal line 3402. The fourth high-speed transmission signal line 3404 is inclined from the third hollowed area 3122 to the fourth hollowed area 3123, passes through the fourth hollowed area 3123, and is located below the third high-speed transmission signal line 3403.
In this manner, the third and fourth high-speed transmission signal lines 3403 and 3404 pass through the second hollowed area on the second intermediate layer 312, so that the first, second, third, and fourth high-speed transmission signal lines 3401, 3402, 3403, and 3404 are arranged up and down.
Similarly, when the first high-speed reception signal line 3503 is connected to the fourth reception gold finger 3018, one side of the first high-speed reception signal line 3503 may be connected to the fourth reception gold finger 3018 through the eighth hollow region 3128 of the first intermediate layer 311; when second high-speed reception signal line 3504 is connected to second reception gold finger 3016, one side of second high-speed reception signal line 3504 may be connected to second reception gold finger 3016 through sixth hollowed-out region 3126 of first intermediate layer 311.
When the first high-speed reception signal line 3503 is connected to the fourth reception gold finger 3018 through the eighth cutout 3128 and the second high-speed reception signal line 3504 is connected to the second reception gold finger 3016 through the sixth cutout 3126, the first high-speed reception signal line 3503 and the second high-speed reception signal line 3504 are wired normally.
Third high-speed reception signal line 3501 and fourth high-speed reception signal line 3502 are located above sixth cutout 3126, that is, in the right-to-left direction, and third high-speed reception signal line 3501 is inclined upward from fifth cutout 3125 and then routed leftward above sixth cutout 3126. In the right-to-left direction, the fourth high-speed reception signal line 3502 is inclined upward from the seventh hollowed area 3127 and then routed to the left above the third high-speed reception signal line 3501.
In this manner, third high-speed reception signal line 3501 and fourth high-speed reception signal line 3502 avoid the fourth hollowed area on second intermediate layer 312, so that first high-speed reception signal line 3503, second high-speed reception signal line 3504, third high-speed reception signal line 3501, and fourth high-speed reception signal line 3502 are arranged above and below each other.
In some embodiments, one side of the first high-speed receiving signal line 3503 may also be connected with one side of the second via 320, and the other side of the second via 320 is connected with the fourth receiving gold finger 3018 through the high-speed signal line; one side of the second high-speed reception signal line 3504 may also be connected to one side of the second via 320, and the other side of the second via 320 is connected to the second reception gold finger 3016 via the high-speed signal line.
When first high-speed reception signal line 3503 is connected to fourth reception finger 3018 through second via 320 and second high-speed reception signal line 3504 is connected to second reception finger 3016 through second via 320, first high-speed reception signal line 3503, second high-speed reception signal line 3504 are wired normally.
Third high-speed received signal line 3501 and fourth high-speed received signal line 3502 pass through the fourth cutout area, that is, in the right-to-left direction, and third high-speed received signal line 3501 is inclined from fifth cutout area 3125 to sixth cutout area 3126, and passes through sixth cutout area 3126 and then is located above second high-speed received signal line 3504. The fourth high-speed reception signal line 3502 is inclined from the seventh cutout 3127 to the eighth cutout 3128, and passes through the eighth cutout 3128 to be located above the second high-speed reception signal line 3504 and below the third high-speed reception signal line 3501.
In this manner, third high-speed reception signal line 3501 and fourth high-speed reception signal line 3502 pass through the fourth hollowed-out area on second intermediate layer 312, so that first high-speed reception signal line 3503, second high-speed reception signal line 3504, third high-speed reception signal line 3501 and fourth high-speed reception signal line 3502 are arranged one above the other.
In some embodiments, when the first high-speed transmission signal line 3401, the second high-speed transmission signal line 3402, the first high-speed reception signal line 3503, and the second high-speed reception signal line 3504 are connected to the second row of gold fingers through the excavated area, the third high-speed transmission signal line 3403, the fourth high-speed transmission signal line 3404, the third high-speed reception signal line 3501, and the fourth high-speed reception signal line 3502 are located between the fourth excavated area 3123 and the sixth excavated area 3126, and the first high-speed transmission signal line 3401 is symmetrically disposed with respect to the first high-speed reception signal line 3503, the second high-speed transmission signal line 3402 is symmetrically disposed with respect to the second high-speed reception signal line 3504, the third high-speed transmission signal line 3403 is symmetrically disposed with respect to the third high-speed reception signal line 3501, and the fourth high-speed transmission signal line 3404 is symmetrically disposed with respect to the fourth high-speed reception signal line 3502.
When the first high-speed transmitting signal line 3401, the second high-speed transmitting signal line 3402, the first high-speed receiving signal line 3503 and the second high-speed receiving signal line 3504 are connected with the second row of gold fingers through the second via 320, the third high-speed transmitting signal line 3403 and the fourth high-speed transmitting signal line 3404 pass through the second hollowed area, the third high-speed receiving signal line 3501 and the fourth high-speed receiving signal line 3502 pass through the fourth hollowed area, the first high-speed transmitting signal line 3401 and the first high-speed receiving signal line 3503 are symmetrically arranged, the second high-speed transmitting signal line 3402 and the second high-speed receiving signal line 3504 are symmetrically arranged, the third high-speed transmitting signal line 3403 and the third high-speed receiving signal line 3501 are symmetrically arranged, and the fourth high-speed transmitting signal line 3404 and the fourth high-speed receiving signal line 3502 are symmetrically arranged.
Therefore, 4 high-speed transmitting signal lines and 4 high-speed receiving signal lines are arranged on the second middle layer 312, a completely symmetrical structure is formed among different channels of a high-speed circuit, the problem that theoretically the high-speed signal lines need to be symmetrically arranged is solved, high-speed arrangement and wiring of 400G products on a single circuit board 300 are achieved, and the space of the circuit board is saved.
In some embodiments, in order to ensure signal integrity, ground holes are disposed on both sides of the first high-speed transmission signal line 3401, the second high-speed transmission signal line 3402, the third high-speed transmission signal line 3403, the fourth high-speed transmission signal line 3404, the first high-speed reception signal line 3503, the second high-speed reception signal line 3504, the third high-speed reception signal line 3501, and the fourth high-speed reception signal line 3502, and the number of the ground holes on both sides is the same, so that effective isolation is performed through the ground holes, and the product signal quality and performance are improved.
For the 800G optical module, if only the double rows of gold fingers 301 are disposed on the Top layer 310 of the circuit board 300, the transmission rate of 800G cannot be satisfied by 4 channels for transmitting and transmitting electrical signals and 4 channels for transmitting and receiving electrical signals, so the double rows of gold fingers may be further disposed on the Bottom layer 319 of the circuit board 300, and 4 channels for transmitting and transmitting electrical signals and 4 channels for transmitting and receiving electrical signals are additionally disposed on the middle layer.
Fig. 12 is a schematic structural diagram of a bottom layer in a circuit board according to an embodiment of the present application. As shown in fig. 12, a third row of emitting fingers, a third row of receiving fingers, a fourth row of emitting fingers and a fourth row of receiving fingers are disposed on the surface of the Bottom layer 319, the third row of emitting fingers is closer to the edge of the circuit board 300 than the fourth row of receiving fingers, the third row of emitting fingers is disposed opposite to the first row of emitting fingers, the third row of receiving fingers is disposed opposite to the first row of receiving fingers, the fourth row of emitting fingers is disposed opposite to the second row of emitting fingers, and the fourth row of receiving fingers is disposed opposite to the second row of receiving fingers.
When the optical module is 800G, the third row of the emitting golden fingers comprises a fifth emitting golden finger 3191 and a seventh emitting golden finger 3193, and the fourth row of the emitting golden fingers comprises a sixth emitting golden finger 3192 and an eighth emitting golden finger 3194; the Top layer 310 is provided with a first emitting golden finger 3011, a second emitting golden finger 3012, a third emitting golden finger 3013 and a fourth emitting golden finger 3014, the first emitting golden finger 3011 and the fifth emitting golden finger 3191 are arranged oppositely, the second emitting golden finger 3012 and the sixth emitting golden finger 3192 are arranged oppositely, the third emitting golden finger 3013 and the seventh emitting golden finger 3193 are arranged oppositely, and the fourth emitting golden finger 3014 and the eighth emitting golden finger 3194 are arranged oppositely.
Because the package size of the high-speed optical module is limited to high-density integration, the wiring space of the Bottom layer 319 in the circuit board 300 needs to be saved, and therefore the high-speed signal lines connecting the fifth emitting gold finger 3191, the sixth emitting gold finger 3192, the seventh emitting gold finger 3193 and the eighth emitting gold finger 3194 are not disposed on the Bottom layer 319, but disposed on the seventh intermediate layer 317.
Fig. 13 is a third cross-sectional view of a signal line connection between the circuit board and the data processing chip according to the embodiment of the present application, and fig. 14 is a schematic structural diagram of a seventh interlayer in the circuit board according to the embodiment of the present application. As shown in fig. 13 and 14, a third high-speed transmitting signal line group, a fourth high-speed transmitting signal line group, a third high-speed receiving signal line group and a fourth high-speed receiving signal line group are disposed on the seventh intermediate layer 317, the third high-speed transmitting signal line group and the fourth high-speed transmitting signal line group are located on the upper side of the seventh intermediate layer 317, the third high-speed receiving signal line group and the fourth high-speed receiving signal line group are located on the lower side of the seventh intermediate layer 317, and the second fourth high-speed transmitting signal line group and the fourth high-speed receiving signal line group are located between the third high-speed transmitting signal line group and the third high-speed receiving signal line group, so that the third high-speed transmitting signal line group, the fourth high-speed receiving signal line group and the third high-speed receiving signal line group are sequentially disposed from top to bottom.
In order to connect the double row gold fingers, the third high-speed emission signal line group includes a fifth high-speed emission signal line 3405 and a sixth high-speed emission signal line 3406, the fourth high-speed emission signal line group includes a seventh high-speed emission signal line 3407 and an eighth high-speed emission signal line 3408, the fifth high-speed emission signal line 3405, the sixth high-speed emission signal line 3406, the seventh high-speed emission signal line 3407, and the eighth high-speed emission signal line 3408 are disposed from top to bottom, the fifth high-speed emission signal line 3405 passes through the seventh intermediate layer 317 and the eighth intermediate layer 318 to be connected with the sixth emission gold finger 3192, the sixth high-speed emission signal line 3406 passes through the seventh intermediate layer 317 and the eighth intermediate layer 318 to be connected with the eighth emission gold finger 3194, the seventh high-speed emission signal line 3407 passes through the seventh intermediate layer 317 and the eighth intermediate layer 318 to be connected with the fifth emission gold finger 3191, and the eighth high-speed emission signal line 3408 passes through the seventh intermediate layer 317 and the eighth intermediate layer 317 to be connected with the seventh emission gold finger 3193.
A third via hole 360 is arranged between the Top layer 310, the first intermediate layer 311, the second intermediate layer 312, the third intermediate layer 313, the fourth intermediate layer 314, the fifth intermediate layer 315 and the sixth intermediate layer 316, and the third via hole 360 is located below the data processing chip 302, so that the bottom surface of the data processing chip 302 is directly connected with one side of the third via hole 360.
One side of the fifth high-speed transmission signal line 3405, the sixth high-speed transmission signal line 3406, the seventh high-speed transmission signal line 3407, and the eighth high-speed transmission signal line 3408 is connected with the other side of the third via hole 360, respectively, to realize the connection of the fifth high-speed transmission signal line 3405, the sixth high-speed transmission signal line 3406, the seventh high-speed transmission signal line 3407, the eighth high-speed transmission signal line 3408 and the data processing chip 302 through the third via hole 360.
In some embodiments, at the projection areas formed by projecting the third row of gold fingers and the fourth row of gold fingers on the seventh intermediate layer 317 and the eighth intermediate layer 318, the seventh intermediate layer 317 and the eighth intermediate layer 318 are hollowed out, and the hollowed-out areas are formed at the hollowed-out parts. The hollowed areas on the seventh intermediate layer 317 and the eighth intermediate layer 318 enable the third row of gold fingers and the fourth row of gold fingers not to reflow through the seventh intermediate layer 317 and the eighth intermediate layer 318, which is beneficial to improving the impedance matching effect of high-speed signals.
Specifically, the seventh intermediate layer 317 is provided with a first cutout hole 3170, a second cutout hole 3171, a third cutout hole 3172, a fourth cutout hole 3173, a fifth cutout hole 3174, a sixth cutout hole 3175, a seventh cutout hole 3176, and an eighth cutout hole 3177, wherein the first cutout hole 3170 corresponds to the first cutout area 3120, the second cutout hole 3171 corresponds to the second cutout area 3121, the third cutout hole 3172 corresponds to the third cutout area 3122, the fourth cutout hole 3173 corresponds to the fourth cutout area 3123, the fifth cutout hole 3174 corresponds to the fifth cutout area 3125, the sixth cutout hole 3175 corresponds to the sixth cutout area 3126, the seventh cutout hole 3176 corresponds to the seventh cutout area 3127, and the eighth cutout hole 3177 corresponds to the eighth cutout area 3128.
One side of the seventh high-speed transmission signal line 3407 passes through the seventh intermediate layer 317 and the first cut hole on the eighth intermediate layer 318 to be connected with the fifth transmission gold finger 3191, and one side of the eighth high-speed transmission signal line 3408 passes through the seventh intermediate layer 317 and the third cut hole on the eighth intermediate layer 318 to be connected with the seventh transmission gold finger 3193.
In some embodiments, when the fifth high-speed transmission signal line 3405 is connected to the sixth transmission gold finger 3192, one side of the fifth high-speed transmission signal line 3405 may be connected to the sixth transmission gold finger 3192 through the second cut-out holes of the seventh intermediate layer 317 and the eighth intermediate layer 318; when the sixth high-speed transmission signal line 3406 is connected to the eighth transmitting gold finger 3194, one side of the sixth high-speed transmission signal line 3406 may be connected to the eighth transmitting gold finger 3194 through the fourth cutouts in the seventh intermediate layer 317 and the eighth intermediate layer 318.
When the fifth high-speed transmission signal line 3405 is connected with the sixth transmission golden finger 3192 through the second cutout, and the sixth high-speed transmission signal line 3406 is connected with the eighth transmission golden finger 3194 through the fourth cutout, the fifth high-speed transmission signal line 3405 and the sixth high-speed transmission signal line 3406 are normally wired.
The seventh and eighth high-speed transmission signal lines 3407 and 3408 are located below the fourth hole, i.e., along the right-to-left direction, the seventh high-speed transmission signal line 3407 is inclined downward from the first cutout 3170 and then routed to the left below the fourth cutout 3173. The eighth high-speed transmission signal line 3408 is inclined downward from the third cutout 3172 in the right-to-left direction, and then routed to the left below the seventh high-speed transmission signal line 3407.
In this manner, the seventh and eighth high-speed transmission signal lines 3407 and 3408 avoid the second hollowed area on the seventh intermediate layer 317 so that the fifth, sixth, seventh, and eighth high-speed transmission signal lines 3405, 3406, 3407, and 3408 are arranged up and down.
In some embodiments, a fourth via is disposed between the seventh intermediate layer 317, the eighth intermediate layer 318, and the Bottom layer 319, and the fourth via is located on one side of the second hollowed-out region on the seventh intermediate layer 317, that is, the fourth via does not correspond to the second hollowed-out region. One side of the fifth high-speed transmission signal line 3405 may also be connected to one side of a fourth via hole, and the other side of the fourth via hole is connected to the sixth transmission golden finger 3192 through a high-speed signal line; one side of the sixth high-speed transmission signal line 3406 may also be connected to one side of a fourth via, and the other side of the fourth via is connected to the eighth transmission gold finger 3194 through the high-speed signal line.
When the fifth high-speed transmission signal line 3405 is connected with the sixth transmission golden finger 3192 through the fourth via and the sixth high-speed transmission signal line 3406 is connected with the eighth transmission golden finger 3194 through the fourth via, the fifth high-speed transmission signal line 3405 and the sixth high-speed transmission signal line 3406 are normally wired.
The seventh and eighth high-speed transmission signal lines 3407 and 3408 pass through the second cutout region, that is, along the right-to-left direction, the seventh high-speed transmission signal line 3407 is inclined from the first cutout 3170 to the second cutout 3171, passes through the second cutout 3171, and is located below the sixth high-speed transmission signal line 3406. The eighth high-speed transmission signal line 3408 is inclined from the third cutout 3172 toward the fourth cutout 3173 in the right-to-left direction, passes through the fourth cutout 3173, and is located below the seventh high-speed transmission signal line 3407.
In this manner, the seventh and eighth high-speed transmission signal lines 3407 and 3408 pass through the second cutout region on the seventh interlayer 317 so that the fifth, sixth, seventh and eighth high-speed transmission signal lines 3405, 3406, 3407 and 3408 are arranged up and down.
In some embodiments, the third high-speed received signal line group includes a fifth high-speed received signal line 3508 and a sixth high-speed received signal line 3507, and the fourth high-speed received signal line group includes a seventh high-speed received signal line 3505 and an eighth high-speed received signal line 3506, and the seventh high-speed received signal line 3505, the eighth high-speed received signal line 3506, the sixth high-speed received signal line 3507, and the fifth high-speed received signal line 3508 are sequentially arranged from top to bottom.
One side of the fifth high-speed receiving signal line 3508 may pass through the seventh interlayer 317 and the eighth cutout 3177 on the eighth interlayer 318 to be connected with the eighth receiving gold finger 3198, and the other side of the fifth high-speed receiving signal line 3508 is connected with one side of the third via hole 360; one side of the sixth high-speed reception signal line 3507 passes through the seventh interlayer 317 and the sixth cutout 3175 on the eighth interlayer 318 to be connected to the sixth reception gold finger 3196, and the other side of the sixth high-speed reception signal line 3507 is connected to one side of the third via 360.
One side of the seventh high-speed receiving signal line 3505 passes through the seventh interlayer 317 and the fifth dug hole on the eighth interlayer 318 to be connected with the fifth receiving gold finger 3195, and the other side of the seventh high-speed receiving signal line 3505 is connected with one side of the third via hole 360; one side of the eighth high-speed reception signal line 3506 passes through the seventh interlayer 317 and the seventh cutout hole in the eighth interlayer 318 to be connected to the seventh reception gold finger 3197, and the other side of the eighth high-speed reception signal line 3506 is connected to one side of the third via hole 360.
When the fifth high-speed reception signal line 3508 is connected to the eighth reception gold finger 3198 through the eighth cutout 3177 and the sixth high-speed reception signal line 3507 is connected to the sixth reception gold finger 3196 through the sixth cutout 3175, the fifth high-speed reception signal line 3508 and the sixth high-speed reception signal line 3507 are wired normally.
Seventh high-speed reception signal lines 3505 and eighth high-speed reception signal lines 3506 are located above sixth cutout 3175, i.e., in the right-to-left direction, and seventh high-speed reception signal lines 3505 are inclined upward from fifth cutout 3174 and then routed to the left above sixth cutout 3175. Along the right-to-left direction, eighth high-speed reception signal line 3506 is inclined upward by seventh cutout 3176, and then routed to the left above sixth high-speed reception signal line 3507 and below seventh high-speed reception signal line 3505.
As such, seventh high-speed reception signal line 3505, eighth high-speed reception signal line 3506 avoids the fourth hollowed-out area on seventh intermediate layer 317, so that seventh high-speed reception signal line 3505, eighth high-speed reception signal line 3506, sixth high-speed reception signal line 3507, fifth high-speed reception signal line 3508 are arranged one above the other.
In some embodiments, one side of the fifth high-speed receiving signal line 3508 may also be connected with one side of a fourth via, and the other side of the fourth via is connected with the eighth receiving gold finger 3198 through the high-speed signal line; one side of the sixth high-speed reception signal line 3507 may also be connected to one side of the fourth via hole, and the other side of the fourth via hole is connected to the sixth reception gold finger 3196 through the high-speed signal line.
When fifth high-speed reception signal line 3508 is connected with eighth reception gold finger 3198 through the fourth via and sixth high-speed reception signal line 3507 is connected with sixth reception gold finger 3196 through the fourth via, fifth high-speed reception signal line 3508, sixth high-speed reception signal line 3507 are wired normally.
Seventh high-speed reception signal line 3505 and eighth high-speed reception signal line 3506 pass through the fourth cutout region, that is, along the right-to-left direction, seventh high-speed reception signal line 3505 is inclined from fifth cutout 3174 toward sixth cutout 3175, passes through sixth cutout 3175, and is located above sixth high-speed reception signal line 3507. The eighth high-speed reception signal line 3506 is inclined from the seventh cutout 3176 to the eighth cutout 3177, and passes through the eighth cutout 3177 to be located below the seventh high-speed reception signal line 3505 and above the sixth high-speed reception signal line 3507.
As such, seventh high-speed reception signal line 3505, eighth high-speed reception signal line 3506 pass through the fourth hollowed-out area on seventh intermediate layer 317, so that seventh high-speed reception signal line 3505, eighth high-speed reception signal line 3506, sixth high-speed reception signal line 3507, fifth high-speed reception signal line 3508 are arranged one above the other.
In some embodiments, when the fifth high-speed transmitting signal line 3405, the sixth high-speed transmitting signal line 3406, the fifth high-speed receiving signal line 3508, and the sixth high-speed receiving signal line 3507 are connected to the fourth row of gold fingers through the hollowed-out region, the seventh high-speed transmitting signal line 3407, the eighth high-speed transmitting signal line 3408, the seventh high-speed receiving signal line 3505, and the eighth high-speed receiving signal line 3506 are located between the fourth hollowed-out hole 3173 and the sixth hollowed-out hole 3175, and the fifth high-speed transmitting signal line 3405 and the fifth high-speed receiving signal line 3508 are symmetrically disposed, the sixth high-speed transmitting signal line 3406 and the sixth high-speed receiving signal line 3507 are symmetrically disposed, the seventh high-speed transmitting signal line 3407 and the eighth high-speed receiving signal line 3506 are symmetrically disposed, and the eighth high-speed transmitting signal line 3408 and the seventh high-speed receiving signal line 3505 are symmetrically disposed.
When the fifth high-speed transmitting signal line 3405, the sixth high-speed transmitting signal line 3406, the fifth high-speed receiving signal line 3508 and the sixth high-speed receiving signal line 3507 are connected to the fourth row of gold fingers through the fourth via hole, the seventh high-speed transmitting signal line 3407 and the eighth high-speed transmitting signal line 3408 pass through the second cut-out region, the seventh high-speed receiving signal line 3505 and the eighth high-speed receiving signal line 3506 pass through the fourth cut-out region, the fifth high-speed transmitting signal line 3405 and the fifth high-speed receiving signal line 3508 are symmetrically arranged, the sixth high-speed transmitting signal line 3406 and the sixth high-speed receiving signal line 3507 are symmetrically arranged, the seventh high-speed transmitting signal line 3407 and the eighth high-speed receiving signal line 3506 are symmetrically arranged, and the eighth high-speed transmitting signal line 3408 and the seventh high-speed receiving signal line 3505 are symmetrically arranged.
Therefore, 4 high-speed transmitting signal lines and 4 high-speed receiving signal lines are arranged on the second middle layer 312, the other 4 high-speed transmitting signal lines and 4 high-speed receiving signal lines are arranged on the seventh middle layer 317, a completely symmetrical structure is achieved among different channels of the high-speed lines, the problem that the high-speed signal lines need to be arranged symmetrically in theory is solved, high-speed arrangement and wiring of 800G products on a single circuit board 300 are achieved, and the space of the circuit board is saved.
In some embodiments, in order to ensure signal integrity, ground holes are disposed on both sides of the fifth high-speed transmission signal line 3405, the sixth high-speed transmission signal line 3406, the seventh high-speed transmission signal line 3407, the eighth high-speed transmission signal line 3408, the fifth high-speed reception signal line 3508, the sixth high-speed reception signal line 3507, the seventh high-speed reception signal line 3505 and the eighth high-speed reception signal line 3506, and the number of the ground holes on both sides is the same, so that effective isolation is performed through the ground holes, and the product signal quality and performance are improved.
Based on the circuit board provided by the above embodiment, an embodiment of the present application further provides an optical module, which includes the circuit board described in the above embodiment.
The circuit board in the optical module, be limited to high-speed optical module encapsulation size and high-density integration, the circuit board adopts 10 layers of stromatolites, at the Top layer of circuit board, do not set up the high-speed signal line on the Bottom layer, but set up high-speed emission signal line and high-speed received signal line on the intermediate level, the layout space on Top layer, the Bottom layer has been saved, and high-speed emission signal line and the symmetrical setting of high-speed received signal line, and the both sides of high-speed signal line are provided with the ground hole that equals in quantity and keep apart, the layout symmetry design and the signal integrality of high-speed signal line have been satisfied, thereby product signal quality and performance have been promoted, process flow has been reduced, the final performance index of optical module has been increased.
Finally, it should be noted that: the above embodiments are only used to illustrate the technical solutions of the present application, and not to limit the same; although the present application has been described in detail with reference to the foregoing embodiments, it should be understood by those of ordinary skill in the art that: the technical solutions described in the foregoing embodiments may still be modified, or some technical features may be equivalently replaced; and such modifications or substitutions do not depart from the spirit and scope of the corresponding technical solutions in the embodiments of the present application.

Claims (10)

1. A circuit board, comprising:
the top layer is positioned on the upper surface of the circuit board, the surface of the top layer is provided with a data processing chip, a first row of transmitting golden fingers, a first row of receiving golden fingers, a second row of transmitting golden fingers and a second row of receiving golden fingers, and the first row of golden fingers are closer to the edge of the circuit board than the second row of golden fingers;
the bottom layer is positioned on the lower surface of the circuit board;
the middle layers are arranged between the top layer and the bottom layer in a stacked mode, a first high-speed transmitting and receiving signal line group and a second high-speed transmitting and receiving signal line group are arranged on one middle layer, and the second high-speed transmitting and receiving signal line group is located between the first high-speed transmitting and receiving signal line group; one side of the first high-speed transmitting signal line group is connected with the second row of transmitting golden fingers, one side of the second high-speed transmitting signal line group is connected with the first row of transmitting golden fingers, one side of the first high-speed receiving signal line group is connected with the second row of receiving golden fingers, one side of the second high-speed receiving signal line group is connected with the first row of receiving golden fingers, and the first high-speed transmitting and receiving signal line group and the other side of the second high-speed transmitting and receiving signal line group are respectively connected with the data processing chip through via holes; the first high-speed transmitting and receiving signal line groups are symmetrically arranged, and the second high-speed transmitting and receiving signal line groups are symmetrically arranged.
2. The circuit board according to claim 1, wherein the intermediate layer comprises a first intermediate layer and a second intermediate layer, the first intermediate layer and the second intermediate layer are respectively provided with a first hollowed-out area, a second hollowed-out area, a third hollowed-out area and a fourth hollowed-out area, the first hollowed-out area is located in a projection area of the first row of emission golden fingers on the intermediate layer, the second hollowed-out area is located in a projection area of the second row of emission golden fingers on the intermediate layer, the third hollowed-out area is located in a projection area of the first row of receiving golden fingers on the intermediate layer, and the fourth hollowed-out area is located in a projection area of the second row of receiving golden fingers on the intermediate layer;
the first high-speed transmitting signal line group, the second high-speed transmitting signal line group, the first high-speed receiving signal line group and the second high-speed receiving signal line group are all arranged on the second middle layer, the first high-speed transmitting signal line group penetrates through the second hollowed area to be connected with the second row of transmitting golden fingers, the first high-speed receiving signal line group penetrates through the fourth hollowed area to be connected with the second row of receiving golden fingers, the second high-speed transmitting signal line group penetrates through the first hollowed area to be connected with the first row of transmitting golden fingers, and the second high-speed receiving signal line group penetrates through the third hollowed area to be connected with the first row of receiving golden fingers;
the second high-speed transmitting signal line group and the second high-speed receiving signal line group are located between the second hollowed area and the fourth hollowed area.
3. The circuit board of claim 2, wherein a second via is disposed between the top layer and the second intermediate layer, the second via not corresponding to the second hollowed area;
the first high-speed emission signal line group is connected with the second row of emission golden fingers through the second through holes, and the second high-speed emission signal line group penetrates through the second hollowed area.
4. The circuit board of claim 3, wherein ground holes are disposed on two sides of the first high-speed transmission signal line group, the second high-speed transmission signal line group, the first high-speed reception signal line group, and the second high-speed reception signal line group, and the number of ground holes on two sides is the same.
5. The circuit board of claim 2, wherein a third row of transmitting fingers, a third row of receiving fingers, a fourth row of transmitting fingers and a fourth row of receiving fingers are disposed on the bottom layer, and the third row of fingers are closer to the edge of the circuit board than the fourth row of fingers;
the middle layer comprises a seventh middle layer positioned between the second middle layer and the bottom layer, a third high-speed transmitting signal line group, a fourth high-speed transmitting signal line group, a third high-speed receiving signal line group and a fourth high-speed receiving signal line group are distributed on the seventh middle layer, a third through hole is formed between the top layer and the seventh middle layer, and the third through hole corresponds to the data processing chip;
the third high-speed transmitting signal line group is connected with the fourth row of transmitting golden fingers and the third via holes, the fourth high-speed transmitting signal line group is connected with the third row of transmitting golden fingers and the third via holes, the third high-speed receiving signal line group is connected with the fourth row of receiving golden fingers and the third via holes, and the fourth high-speed receiving signal line group is connected with the third row of receiving golden fingers and the third via holes;
the fourth high-speed transmitting signal line group and the fourth high-speed receiving signal line group are positioned between the third high-speed transmitting signal line group and the third high-speed receiving signal line group.
6. The circuit board of claim 5, wherein the third high speed transmit signal line group is disposed symmetrically to the third high speed receive signal line group, and the fourth high speed transmit signal line group is disposed symmetrically to the fourth high speed receive signal line group.
7. The circuit board of claim 5, wherein the third high-speed transmission signal line group passes through the second hollowed area to connect with the fourth row of transmission golden fingers, and the fourth high-speed transmission signal line group passes through the first hollowed area to connect with the third row of transmission golden fingers;
and the third high-speed receiving signal line group passes through the fourth hollowed area to be connected with the fourth row of receiving golden fingers, and the fourth high-speed receiving signal line group passes through the third hollowed area to be connected with the third row of receiving golden fingers.
8. The circuit board of claim 5, wherein a fourth via is disposed between the bottom layer and the seventh middle layer, the fourth via not corresponding to the second hollowed area;
the third high-speed emission signal line group is connected with the fourth row of emission golden fingers through the fourth via holes, and the fourth high-speed emission signal line group penetrates through the second hollowed area.
9. The circuit board of claim 5, wherein ground holes are disposed on two sides of the third high-speed transmission signal line group, the fourth high-speed transmission signal line group, the third high-speed reception signal line group, and the fourth high-speed reception signal line group, and the number of ground holes on two sides is the same.
10. A light module characterized by comprising a circuit board according to any one of claims 1-9.
CN202222379089.XU 2022-09-07 2022-09-07 Circuit board and optical module Active CN218125029U (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN202222379089.XU CN218125029U (en) 2022-09-07 2022-09-07 Circuit board and optical module
PCT/CN2023/097788 WO2024051224A1 (en) 2022-09-07 2023-06-01 Circuit board and optical module

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202222379089.XU CN218125029U (en) 2022-09-07 2022-09-07 Circuit board and optical module

Publications (1)

Publication Number Publication Date
CN218125029U true CN218125029U (en) 2022-12-23

Family

ID=84529162

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202222379089.XU Active CN218125029U (en) 2022-09-07 2022-09-07 Circuit board and optical module

Country Status (1)

Country Link
CN (1) CN218125029U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2024051224A1 (en) * 2022-09-07 2024-03-14 青岛海信宽带多媒体技术有限公司 Circuit board and optical module

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2024051224A1 (en) * 2022-09-07 2024-03-14 青岛海信宽带多媒体技术有限公司 Circuit board and optical module

Similar Documents

Publication Publication Date Title
CN111555811B (en) Optical module
CN111308620B (en) Optical module
WO2022083366A1 (en) Optical module
CN213659029U (en) Optical module
CN212486512U (en) Optical module
CN114035287A (en) Optical module
CN216772051U (en) Optical module
CN218125029U (en) Circuit board and optical module
CN218125028U (en) Circuit board and optical module
CN114035288A (en) Optical module
CN216310330U (en) Optical module
CN215186763U (en) Optical module
CN212086203U (en) Optical module
CN114371535A (en) Optical module
CN115220160B (en) Optical module
CN217766937U (en) Optical module
CN218350564U (en) Optical module and switch
CN217693343U (en) Optical module
WO2023030457A1 (en) Optical module
CN215186761U (en) Optical module
CN115236808B (en) Circuit board and optical module
WO2022105413A1 (en) Optical module
WO2023015972A1 (en) On-board optical internetworking apparatus and communication device
CN216772052U (en) Optical module
CN114384648B (en) Optical module

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant