CN213400499U - Dual-output GIP circuit - Google Patents
Dual-output GIP circuit Download PDFInfo
- Publication number
- CN213400499U CN213400499U CN202022045571.0U CN202022045571U CN213400499U CN 213400499 U CN213400499 U CN 213400499U CN 202022045571 U CN202022045571 U CN 202022045571U CN 213400499 U CN213400499 U CN 213400499U
- Authority
- CN
- China
- Prior art keywords
- module
- pull
- fet
- output
- electrically connected
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Landscapes
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
The utility model relates to the technical field of GIP circuits, in particular to a double-output GIP circuit, which comprises a pre-charging module, a first output module, a second output module, a voltage stabilizing module, a first pull-down module, a second pull-down module and a third pull-down module, wherein the first output module is respectively electrically connected with the pre-charging module, the voltage stabilizing module and the third pull-down module, the third pull-down module is respectively electrically connected with the pre-charging module, the first pull-down module and the second pull-down module, the voltage stabilizing module is respectively electrically connected with the first output module, the second output module and the first pull-down module, the second pull-down module is respectively electrically connected with the second output module and the first pull-down module, and two rows of pixels are driven by the cooperation between the pre-charging module, the first output module, the second output module, the voltage stabilizing module, the first pull-down module, the second pull-down module and the third pull-down module, under the condition of ensuring that the charging rate of each row of pixels is the same, the sizes of left and right frames of the screen are reduced, and the screen occupation ratio of the screen is improved.
Description
Technical Field
The utility model relates to a GIP circuit technical field, in particular to dual output GIP circuit.
Background
The full-screen display device not only improves the color value of the product and enables the product to look more scientific and technological, but also enables the front area of the product to accommodate a larger screen and improves the visual experience of a user, so that the full-screen technology becomes a popular trend of the current display device; the current definition of the full screen refers to a display device which has an ultra-high screen ratio design and pursues a screen ratio close to 100%; however, due to the current technical limitation, products of the so-called full screen type in the industry do not have a screen occupation ratio of 100%, but have an ultra-narrow frame product with a high screen occupation ratio, and the design of the high screen occupation ratio has already formed a trend, and particularly, the popularization rate of the products in medium and high-end models is very high.
In order to improve the screen occupation ratio of the screen, reducing the frame of the screen has become an inevitable trend of the current technology development; in an Active Matrix Liquid Crystal Display (hereinafter, referred to as an Active Matrix Liquid Crystal Display), each pixel has a TFT (Thin Film Transistor), a Gate (Gate) of which is connected to a horizontal scanning line (also referred to as a scanning signal line), a Source (Drain) of which is connected to a vertical data line (also referred to as a Source line), and a Source (Source) of which is connected to a pixel electrode; if a positive voltage is applied to a certain scan line in the horizontal direction, all the TFTs on the line are turned on, and the pixel electrodes on the line are connected with the data lines in the vertical direction, so that the video signal voltage on the data lines is written into the pixels, and the transmittance of different liquid crystals is controlled, thereby achieving the effect of controlling color; when the scanning drive of the panel is designed, COF (Chip On Film, namely, a crystal grain soft Film packaging technology for fixing an integrated circuit On a flexible circuit board) and COG (Chip On Glass, namely, a Chip is directly bound On Glass) technologies adopted by the traditional technology are adopted, and the product obtained by the technology has large left and right frames and high cost; the other new gip (gate In Panel) technology is based on the concept that a gate driver of an LCD Panel (meaning of a Liquid Crystal Display Panel, the english of the LCD is called Liquid Crystal Display) is integrated on a glass substrate instead of an external silicon wafer technology, which not only saves cost and reduces frames, but also saves a process of binding In the gate direction, is very beneficial to improving productivity, and improves the integration level of the TFT-LCD Panel.
The GIP technology reduces the usage amount of a gate drive IC, reduces power consumption and cost, can reduce the frame of a display panel and realize the design of a narrow frame, and is a valued technology; however, the mainstream driving mode of the current GIP circuit technology is a Gate mode in which one stage of GIP drives one row of pixels, and the screen occupation ratio of the screen is not high.
SUMMERY OF THE UTILITY MODEL
The utility model discloses the technical problem that will solve is: the double-output GIP circuit is provided, and under the condition that the charging rate of pixels in each row is guaranteed to be the same, the screen occupation ratio of a screen is improved.
In order to solve the technical problem, the utility model discloses a technical scheme be:
a dual-output GIP circuit comprises a pre-charging module, a first output module, a second output module, a voltage stabilizing module, a first pull-down module, a second pull-down module and a third pull-down module, wherein the first output module is respectively electrically connected with the pre-charging module, the voltage stabilizing module and the third pull-down module, the third pull-down module is respectively electrically connected with the pre-charging module, the first pull-down module and the second pull-down module, the voltage stabilizing module is respectively electrically connected with the first output module, the second output module and the first pull-down module, the second pull-down module is respectively electrically connected with the second output module and the first pull-down module, and the output end of the first output module is electrically connected with a scanning signal line GnConnected with the output end of the second output module and the scanning signal lineGn+2Electrically connected to the scanning signal line GnAnd a scanning signal line Gn+2The parameters n in (2) are all positive integers greater than or equal to 2.
The beneficial effects of the utility model reside in that:
the pre-charging module is arranged to play a pre-charging role; the first output module and the second output module are arranged to play a role in outputting signals; the first pull-down module, the second pull-down module and the third pull-down module are arranged to play a role in pulling down an output electric signal; the voltage stabilizing module is arranged to control the output waveforms of the first output module and the second output module, so that the output waveforms of the first output module and the second output module are consistent, and the charging rates of pixels in corresponding rows are the same; first drop-down module is the drop-down module of first output module, the second drop-down module is the drop-down module of second output module, this scheme is through the pre-charge module, first output module, second output module, the voltage stabilizing module, first drop-down module, the cooperation between second drop-down module and the third drop-down module, utilize two rows of pixels of one-level GIP circuit drive, under the condition that every row of pixel charge rate of guarantee is the same, not only make the figure of GIP reduce, the size of frame about the screen also reduces simultaneously, the screen that has improved the screen accounts for the ratio.
Drawings
Fig. 1 is a block diagram of a module connection for a dual output GIP circuit according to the present invention;
fig. 2 is a specific circuit schematic diagram of a dual output GIP circuit according to the present invention;
fig. 3 is a timing diagram of a dual output GIP circuit according to the present invention;
fig. 4 is a circuit diagram during pre-charge of a dual output GIP circuit according to the present invention;
fig. 5 is a circuit diagram during the output period of a dual output GIP circuit according to the present invention;
fig. 6 is a circuit diagram during pulldown of a dual output GIP circuit in accordance with the present invention;
fig. 7 is a circuit diagram of a pull-down sustain period of a dual output GIP circuit in accordance with the present invention;
fig. 8 is a diagram of a simulation result of a dual output GIP circuit according to the present invention;
fig. 9 is a diagram of a simulation result of a dual output GIP circuit according to the present invention;
description of reference numerals:
1. a pre-charging module; 2. a first output module; 3. a voltage stabilization module; 4. a second output module; 5. a third pull-down module; 6. a first pull-down module; 7. and a second pull-down module.
Detailed Description
In order to explain the technical content, the objects and the effects of the present invention in detail, the following description is made with reference to the accompanying drawings in combination with the embodiments.
Referring to fig. 1, the present invention provides a technical solution:
a dual-output GIP circuit comprises a pre-charging module, a first output module, a second output module, a voltage stabilizing module, a first pull-down module, a second pull-down module and a third pull-down module, wherein the first output module is respectively electrically connected with the pre-charging module, the voltage stabilizing module and the third pull-down module, the third pull-down module is respectively electrically connected with the pre-charging module, the first pull-down module and the second pull-down module, the voltage stabilizing module is respectively electrically connected with the first output module, the second output module and the first pull-down module, the second pull-down module is respectively electrically connected with the second output module and the first pull-down module, and the output end of the first output module is electrically connected with a scanning signal line GnConnected with the output end of the second output module and the scanning signal line Gn+2Electrically connected to the scanning signal line GnAnd a scanning signal line Gn+2The parameters n in (2) are all positive integers greater than or equal to 2.
From the above description, the beneficial effects of the present invention are:
the pre-charging module is arranged to play a pre-charging role; the first output module and the second output module are arranged to play a role in outputting signals; the first pull-down module, the second pull-down module and the third pull-down module are arranged to play a role in pulling down an output electric signal; the voltage stabilizing module is arranged to control the output waveforms of the first output module and the second output module, so that the output waveforms of the first output module and the second output module are consistent, and the charging rates of pixels in corresponding rows are the same; first drop-down module is the drop-down module of first output module, the second drop-down module is the drop-down module of second output module, this scheme is through the pre-charge module, first output module, second output module, the voltage stabilizing module, first drop-down module, the cooperation between second drop-down module and the third drop-down module, utilize two rows of pixels of one-level GIP circuit drive, under the condition that every row of pixel charge rate of guarantee is the same, not only make the figure of GIP reduce, the size of frame about the screen also reduces simultaneously, the screen that has improved the screen accounts for the ratio.
Further, the first output module includes a fet T4 and a capacitor C2, a gate of the fet T4 is electrically connected to one end of the capacitor C2, the precharge module, the third pull-down module, and the voltage stabilizing module, respectively, and a source of the fet T4 is electrically connected to the other end of the capacitor C2, the first pull-down module, and the scan signal line GnAnd the drain of the field effect transistor T4 is electrically connected with a clock signal CK 1.
Further, the second output module includes a fet T8 and a capacitor C3, a gate of the fet T8 is electrically connected to one end of the capacitor C3 and the voltage stabilizing module, respectively, and a source of the fet T8 is electrically connected to the other end of the capacitor C3, the second pull-down module, and the scan signal line G, respectivelyn+2And the drain of the field effect transistor T8 is electrically connected with a clock signal CK 3.
Further, the pre-charge module includes a field effect transistor T1 and a field effect transistor T7, a gate of the field effect transistor T1 and a scan signal line Gn-2The drain of the FET T1 is electrically connected with the source of the FET T7, the third pull-down module and the first output module, respectively, and the gate of the FET T7 is connected with the scanning signal line Gn+6Electrically connected to the scanning signal line Gn-2And a scanning signal line Gn+6The parameters n in (2) are all positive integers greater than or equal to 2.
Further, the voltage regulation module comprises a field effect transistor T9, the source electrode of the field effect transistor T9 is electrically connected with the second output module, and the drain electrode of the field effect transistor T9 is electrically connected with the first output module.
As can be seen from the above description, the fet T9 is modified to be a voltage regulator module to control the output waveforms of the first output module and the second output module, so as to ensure the output waveforms of the first output module and the second output module to be consistent, and thus ensure the same charging rates of the pixels in the corresponding rows.
Further, the first pull-down module comprises a field effect transistor T5 and a field effect transistor T6, a gate of the field effect transistor T5 is connected to the clock signal CK5, a drain of the field effect transistor T5 is electrically connected to a drain of the field effect transistor T6 and the first output module, a source of the field effect transistor T5 is electrically connected to a source of the field effect transistor T6, the second pull-down module and the third pull-down module, and a gate of the field effect transistor T6 is electrically connected to the third pull-down module.
Further, the second pull-down module comprises a field effect transistor T10 and a field effect transistor T11, a gate of the field effect transistor T10 is electrically connected with the first pull-down module and the third pull-down module respectively, a source of the field effect transistor T10 is electrically connected with a source of the field effect transistor T11, the first pull-down module and the third pull-down module respectively, a gate of the field effect transistor T11 is connected with a clock signal CK2, and a drain of the field effect transistor T11 is electrically connected with a drain of the second output module and the field effect transistor T10 respectively.
Further, the third pull-down module includes a fet T2, a fet T3, and a capacitor C1, a gate of the fet T2 is electrically connected to the precharge module and the first output module, a drain of the fet T2 is electrically connected to a gate of the fet T3, one end of the capacitor C1, and the first pull-down module, another end of the capacitor C1 is connected to the clock signal CK1, and a source of the fet T2 is electrically connected to a source of the fet T3, the first pull-down module, and the second pull-down module.
Referring to fig. 1 to 9, a first embodiment of the present invention is:
referring to fig. 1, a dual output GIP circuit includes a pre-charge module 1, a first output module 2, a second output module 4, and a regulatorThe voltage stabilizing module 3 is electrically connected with the first output module 2, the second output module 4 and the first pull-down module 6, the second pull-down module 7 is electrically connected with the second output module 4 and the first pull-down module 6, the output end of the first output module 2 is electrically connected with the scanning signal line G, and the output end of the first output module 2 is electrically connected with the scanning signal line GnConnected with the output end of the second output module 4 and the scanning signal line Gn+2Electrically connected to the scanning signal line GnAnd a scanning signal line Gn+2The parameters n in (2) are all positive integers greater than or equal to 2.
Referring to fig. 2, the first output module 2 includes a fet T4 and a capacitor C2, a gate of the fet T4 is electrically connected to one end of the capacitor C2, the precharge module 1, the third pull-down module 5 and the voltage stabilizing module 3, respectively, a source of the fet T4 is electrically connected to the other end of the capacitor C2, the first pull-down module 6 and the scan signal line G, respectivelynAnd the drain of the field effect transistor T4 is electrically connected with a clock signal CK 1.
Referring to fig. 2, the second output module 4 includes a fet T8 and a capacitor C3, a gate of the fet T8 is electrically connected to one end of the capacitor C3 and the voltage stabilizing module 3, respectively, and a source of the fet T8 is electrically connected to the other end of the capacitor C3, the second pull-down module 7 and the scan signal line Gn+2And the drain of the field effect transistor T8 is electrically connected with a clock signal CK 3.
Referring to fig. 2, the pre-charge module 1 includes a fet T1 and a fet T7, the gate of the fet T1 and a scan signal line Gn-2The drain of the FET T1 is electrically connected to the source of the FET T7, the third pull-down module 5 and the first output module 2, respectively, and the gate of the FET T7 is connected to the scanning signal line Gn+6Electrically connected to the scanning signal line Gn-2And a scanning signal line Gn+6The parameters n in (2) are all positive integers greater than or equal to 2.
Referring to fig. 2, the voltage regulator module 3 includes a fet T9, a source of the fet T9 is electrically connected to the second output module 4, and a drain of the fet T9 is electrically connected to the first output module 2.
Referring to fig. 2, the first pull-down module 6 includes a fet T5 and a fet T6, a gate of the fet T5 is connected to the clock signal CK5, a drain of the fet T5 is electrically connected to a drain of the fet T6 and the first output module 2, a source of the fet T5 is electrically connected to a source of the fet T6, the second pull-down module 7 and the third pull-down module 5, and a gate of the fet T6 is electrically connected to the third pull-down module 5.
Referring to fig. 2, the second pull-down module 7 includes a fet T10 and a fet T11, a gate of the fet T10 is electrically connected to the first pull-down module 6 and the third pull-down module 5, a source of the fet T10 is electrically connected to a source of the fet T11, the first pull-down module 6 and the third pull-down module 5, a gate of the fet T11 is connected to the clock signal CK2, and a drain of the fet T11 is electrically connected to the second output module 4 and a drain of the fet T10.
Referring to fig. 2, the third pull-down module 5 includes a fet T2, a fet T3, and a capacitor C1, a gate of the fet T2 is electrically connected to the precharge module 1 and the first output module 2, a drain of the fet T2 is electrically connected to a gate of the fet T3, one end of the capacitor C1, and the first pull-down module 6, another end of the capacitor C1 is electrically connected to the clock signal CK1, and a source of the fet T2 is electrically connected to a source of the fet T3, the first pull-down module 6, and the second pull-down module 7, respectively.
The field effect transistors T1 to T13 are all N-type TFTs, and the capacitance values of the capacitor C1, the capacitor C2 and the capacitor C3 are all 1000 fF.
The working principle of the dual-output GIP circuit is as follows:
referring to fig. 3, in the timing chart, the timing chart is divided into four time periods, namely, a precharge period, an output period, a pull-down period and a pull-down sustain period, and the operating states of TFTs (Thin Film transistors) corresponding to each of the four time periods are different, specifically as follows:
referring to FIG. 4, a schematic diagram of a precharge period corresponding to time t1 of FIG. 3 is shown, wherein the scan signal line G is at this timen-2The potential signal line FW and the potential signal line VGH are both high potential, and the corresponding field effect tube T1, the corresponding field effect tube T2, the corresponding field effect tube T4, the corresponding field effect tube T8 and the corresponding field effect tube T9 are all opened; scanning signal line Gn+6The potential signal line BW, the clock signal CK1, the clock signal CK3, the clock signal CK5 and the clock signal CK7 are at low potentials, and the corresponding field effect transistor T3, the corresponding field effect transistor T5, the corresponding field effect transistor T6, the corresponding field effect transistor T7, the corresponding field effect transistor T10 and the corresponding field effect transistor T11 are all turned off; at this stage, since the fet T1 and the fet T9 are both turned on, FW is high, the capacitor C2 and the capacitor C3 are charged, the potentials of the Q1 node and the Q2 node rise to H, the fet T4 and the fet T8 are both turned on, and the clock signal CK1 and the clock signal CK3 are both low, the scanning signal line G is turned onnAnd a scanning signal line Gn+2The P node is pulled low by VGL due to the turn on of fet T2.
Fig. 5 is a schematic diagram of an output period, which corresponds to time T2 of fig. 3, when nodes of the clock signal CK1, the clock signal CK3, the potential signal line FW, the potential signal line VGH and Q are all at high potential, and the corresponding fets T2, T4, T8 and T9 are all turned on; scanning signal line Gn-2Scanning signal line Gn+6The potential signal line BW, the clock signal CK5, the clock signal CK7 and the P node are all low potentials, and the corresponding field effect transistor T1, the corresponding field effect transistor T3, the corresponding field effect transistor T5, the corresponding field effect transistor T6, the corresponding field effect transistor T7, the corresponding field effect transistor T10 and the corresponding field effect transistor T11 are all turned off; at this stage, since the FET T4 and the FET T8 are both turned on, and the clock signal CK1 and the clock signal CK3 are both at high level, the GIP signal, i.e., the scanning signal line G, is outputtednAnd a scanning signal line Gn+2The outputs are all high potential, and due to the coupling effect of the capacitor C2 and the capacitor C3, the node Q1 and the node Q2 are respectively coupled to the potential of 2H, stabilizing the scanning signal line GnAnd scanning signal lineGn+2The turn-on of the fet T2 is also stabilized, pulling the P node further low from VGL.
FIG. 6 is a schematic diagram of a pull-down period corresponding to time t3 of FIG. 3, at which time G isn+6The clock signal CK5, the clock signal CK7, the potential signal line FW and the potential signal line VGH are all high potential, and the corresponding field effect transistor T5, the corresponding field effect transistor T7, the corresponding field effect transistor T9 and the corresponding field effect transistor T11 are all opened; scanning signal line Gn-2The potential signal line BW, the clock signal CK1 and the clock signal CK3 are all low potentials, and the corresponding field effect transistor T1, the corresponding field effect transistor T2, the corresponding field effect transistor T3, the corresponding field effect transistor T4, the corresponding field effect transistor T6, the corresponding field effect transistor T8 and the corresponding field effect transistor T10 are all turned off; at this stage, since the fet T7 is turned on, the potential signal line BW is low, and the Q1 node and the Q2 node are pulled low; when the FET T5 and the FET T11 are influenced by the high potential of the clock signal CK 1/CK 3, the FET T5 is turned on to scan the signal line GnAnd a scanning signal line Gn+2Pulling down to a low potential; the P node is coupled to the low potential of the clock signal CK1 due to the influence of the capacitor C1, and therefore, the P node is at the low potential.
Fig. 7 is a schematic diagram of a pull-down sustain period, which corresponds to time T4 of fig. 3, when the potential signal line FW and the potential signal line VGH are both at high potential, and the corresponding fet T9 is turned on; scanning signal line Gn-2Scanning signal line Gn+6The potential signal line BW is low, the corresponding FET T1 and FET T7 are closed, the clock signal CK1, the clock signal CK3, the clock signal CK5 and the clock signal CK7 are high and low in time sequence, and therefore the Q node and the scanning signal line G are stabilizednAnd a scanning signal line Gn+2To be stabilized at a low potential within a period of one frame after the output.
Fig. 8 and 9 are simulation result diagrams of the dual-output GIP circuit designed by the scheme: in the simulation result diagram, the output signal G of the GIP of each stage can be seennAnd Gn+2The result is normal, the potentials of the node Q1 and the node Q2 are normal, the coupling values are similar, the potential of the node P is normal, and two of the same GIP output areThe charging rates of the pixels of the upper and lower stages of the Gout signal are also the same (the patent takes a-Si HD product of 6.8 inches as an example for simulation, and the charging rates of the pixels of adjacent output signals are both 92%).
The waveform diagram in fig. 8 is an output waveform diagram of the scanning signal line Gn-2, the clock signal CK1, the clock signal CK3, the clock signal CK5, the clock signal CK7 and the Q node (the output waveforms of the Q1 node and the Q2 node are the same, and the Q node is shown in the figure) from top to bottom;
the waveform diagram of FIG. 9 is the output waveform diagram of node Q1, CL 1 (the gate output signal of FET T4), CL 3 (the gate output signal of FET T8) and node P from top to bottom.
In summary, the dual-output GIP circuit provided by the present invention has a pre-charging function by the pre-charging module; the first output module and the second output module are arranged to play a role in outputting signals; the first pull-down module, the second pull-down module and the third pull-down module are arranged to play a role in pulling down an output electric signal; the voltage stabilizing module is arranged to control the output waveforms of the first output module and the second output module, so that the output waveforms of the first output module and the second output module are consistent, and the charging rates of pixels in corresponding rows are the same; first drop-down module is the drop-down module of first output module, the second drop-down module is the drop-down module of second output module, this scheme is through the pre-charge module, first output module, second output module, the voltage stabilizing module, first drop-down module, the cooperation between second drop-down module and the third drop-down module, utilize two rows of pixels of one-level GIP circuit drive, under the condition that every row of pixel charge rate of guarantee is the same, not only make the figure of GIP reduce, the size of frame about the screen also reduces simultaneously, the screen that has improved the screen accounts for the ratio.
The above mentioned is only the embodiment of the present invention, and not the limitation of the patent scope of the present invention, all the equivalent transformations made by the contents of the specification and the drawings, or the direct or indirect application in the related technical field, are included in the patent protection scope of the present invention.
Claims (8)
1. The utility model provides a dual output GIP circuit, its characterized in that, includes pre-charge module, first output module, second output module, voltage stabilizing module, first pull-down module, second pull-down module and third pull-down module, first output module is connected with pre-charge module, voltage stabilizing module and third pull-down module electricity respectively, third pull-down module is connected with pre-charge module, first pull-down module and second pull-down module electricity respectively, voltage stabilizing module is connected with first output module, second output module and first pull-down module electricity respectively, second pull-down module is connected with second output module and first pull-down module electricity respectively, the output of first output module and scanning signal line G of scanning signal line G are drawn down the module to the output respectivelynConnected with the output end of the second output module and the scanning signal line Gn+2Electrically connected to the scanning signal line GnAnd a scanning signal line Gn+2The parameters n in (2) are all positive integers greater than or equal to 2.
2. The dual-output GIP circuit of claim 1, wherein said first output module comprises a FET T4 and a capacitor C2, a gate of said FET T4 is electrically connected to one terminal of a capacitor C2, said pre-charge module, said third pull-down module and said regulator module, respectively, a source of said FET T4 is electrically connected to the other terminal of a capacitor C2, said first pull-down module and said scan signal line GnAnd the drain of the field effect transistor T4 is electrically connected with a clock signal CK 1.
3. The dual-output GIP circuit of claim 1, wherein said second output module comprises a FET T8 and a capacitor C3, a gate of said FET T8 is electrically connected to one end of the capacitor C3 and the voltage stabilizing module, respectively, a source of said FET T8 is electrically connected to the other end of the capacitor C3, the second pull-down module and the scan signal line G, respectivelyn+2And the drain of the field effect transistor T8 is electrically connected with a clock signal CK 3.
4. The dual-output GIP circuit of claim 1, wherein said pre-charge module comprises a FET T1 and a FETA transistor T7, a gate of the FET T1 and a scan signal line Gn-2The drain of the FET T1 is electrically connected with the source of the FET T7, the third pull-down module and the first output module, respectively, and the gate of the FET T7 is connected with the scanning signal line Gn+6Electrically connected to the scanning signal line Gn-2And a scanning signal line Gn+6The parameters n in (2) are all positive integers greater than or equal to 2.
5. The dual-output GIP circuit of claim 1, wherein said voltage regulator module comprises a FET T9, a source of said FET T9 being electrically connected to said second output module, and a drain of said FET T9 being electrically connected to said first output module.
6. The dual-output GIP circuit of claim 1, wherein said first pull-down module comprises a FET T5 and a FET T6, a gate of said FET T5 is connected to a clock signal CK5, a drain of said FET T5 is electrically connected to a drain of a FET T6 and to said first output module, respectively, a source of said FET T5 is electrically connected to a source of a FET T6, to said second pull-down module and to said third pull-down module, respectively, and a gate of said FET T6 is electrically connected to said third pull-down module.
7. The dual-output GIP circuit of claim 1, wherein said second pull-down module comprises a FET T10 and a FET T11, gates of said FET T10 are electrically connected to said first pull-down module and said third pull-down module, respectively, a source of said FET T10 is electrically connected to a source of said FET T11, said first pull-down module and said third pull-down module, respectively, a gate of said FET T11 is connected to a clock signal CK2, and a drain of said FET T11 is electrically connected to said second output module and a drain of said FET T10, respectively.
8. The dual output GIP circuit of claim 1, wherein the third pull-down module comprises a fet T2, a fet T3, and a capacitor C1, a gate of the fet T2 is electrically connected to the precharge module and the first output module, a drain of the fet T2 is electrically connected to a gate of the fet T3, one end of the capacitor C1, and the first pull-down module, another end of the capacitor C1 is electrically connected to the clock signal CK1, and a source of the fet T2 is electrically connected to a source of the fet T3, the first pull-down module, and the second pull-down module, respectively.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202022045571.0U CN213400499U (en) | 2020-09-17 | 2020-09-17 | Dual-output GIP circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202022045571.0U CN213400499U (en) | 2020-09-17 | 2020-09-17 | Dual-output GIP circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
CN213400499U true CN213400499U (en) | 2021-06-08 |
Family
ID=76179359
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202022045571.0U Active CN213400499U (en) | 2020-09-17 | 2020-09-17 | Dual-output GIP circuit |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN213400499U (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112150960A (en) * | 2020-09-17 | 2020-12-29 | 福建华佳彩有限公司 | Dual-output GIP circuit |
-
2020
- 2020-09-17 CN CN202022045571.0U patent/CN213400499U/en active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112150960A (en) * | 2020-09-17 | 2020-12-29 | 福建华佳彩有限公司 | Dual-output GIP circuit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN209045139U (en) | A kind of pixel-driving circuit and liquid crystal display device | |
CN108932933B (en) | Shift register, grid drive circuit and display device | |
CN105679262B (en) | Shift register and its driving method, gate driving circuit and display device | |
CN109509459B (en) | GOA circuit and display device | |
CN105427829B (en) | Shift register and its driving method, gate driving circuit and display device | |
WO2019134221A1 (en) | Goa circuit | |
KR101478667B1 (en) | Display and driving method of the same | |
CN107808650B (en) | GOA circuit | |
CN107358931B (en) | GOA circuit | |
KR20090004201A (en) | Liquid crystal display and driving method thereof | |
KR20080099534A (en) | Timing controller, liquid crystal display comprising the same and driving method of the liquid crystal display | |
CN102779494A (en) | Gate driving circuit, method and liquid crystal display | |
US11482184B2 (en) | Row drive circuit of array substrate and display device | |
CN108319049B (en) | Liquid crystal display and driving method thereof | |
JPH09179097A (en) | Driving method for liquid crystal display device | |
US20200168170A1 (en) | Liquid crystal display device and driving method thereof | |
CN213519205U (en) | Novel dual-output GIP circuit | |
CN112447151A (en) | Single-stage multi-output GIP driving circuit and driving method | |
CN112233628B (en) | GOA circuit and liquid crystal display | |
US10386663B2 (en) | GOA circuit and liquid crystal display device | |
CN112150960A (en) | Dual-output GIP circuit | |
US10360866B2 (en) | GOA circuit and liquid crystal display device | |
CN213545875U (en) | Single-stage multi-output GIP driving circuit | |
US11462187B2 (en) | Row drive circuit of array substrate and display device | |
CN213400499U (en) | Dual-output GIP circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GR01 | Patent grant | ||
GR01 | Patent grant |