CN204595454U - A kind of Big Dipper B code time service synchronous device of Based PC I-E bus - Google Patents

A kind of Big Dipper B code time service synchronous device of Based PC I-E bus Download PDF

Info

Publication number
CN204595454U
CN204595454U CN201520269485.4U CN201520269485U CN204595454U CN 204595454 U CN204595454 U CN 204595454U CN 201520269485 U CN201520269485 U CN 201520269485U CN 204595454 U CN204595454 U CN 204595454U
Authority
CN
China
Prior art keywords
pci
programmable logic
big dipper
logic device
interface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN201520269485.4U
Other languages
Chinese (zh)
Inventor
王军
张福第
孙兆友
杜博军
唐彬
王磊
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Suzhou University of Science and Technology
Original Assignee
Suzhou University of Science and Technology
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Suzhou University of Science and Technology filed Critical Suzhou University of Science and Technology
Priority to CN201520269485.4U priority Critical patent/CN204595454U/en
Application granted granted Critical
Publication of CN204595454U publication Critical patent/CN204595454U/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Landscapes

  • Synchronisation In Digital Transmission Systems (AREA)
  • Logic Circuits (AREA)
  • Electric Clocks (AREA)

Abstract

The utility model is a kind of Big Dipper B code time service synchronous device of Based PC I-E bus, this device comprises Big Dipper receiver module, FPGA programmable logic device, PCI-E interface and computing machine, described Big Dipper receiver module connects and transmits GPRMC locating information to FPGA programmable logic device, described FPGA programmable logic device connects computing machine by PCI-E interface, a RAM storer is fictionalized in described FPGA programmable logic device, the corresponding time zone time that FPGA programmable logic device demodulates is stored in this virtual RAM storer, and by the time zone time in corresponding this RAM storer of trigger pip triggering PCI-E interface interruption reading to computing machine.The utility model adopts big-dipper satellite receiver module, and security is high, and PCI-E bus is fewer than PCI pin, and plank wiring is simple and easy, and bandwidth increases, and transfer rate improves, and has extendability flexibly.

Description

A kind of Big Dipper B code time service synchronous device of Based PC I-E bus
Technical field
The utility model belongs to Service of Timing field, is specifically related to a kind ofly utilize Beidou navigation satellite reception standard satellite temporal information and provided the time synchronism apparatus of B code time service by PCI-E bus interface to computing machine.
Background technology
Time, have a wide range of applications in social every field, wherein satellite navigation, electric power synchronous sampling system often had very high requirement to the precision of time as a basic physical reference amount of the motion of matter.Traditional time service mode adopts gps satellite navigation to provide standard time code information, solves temporal information and be sent to computer host computer by Asynchronous Serial Interface by embedded scm.Although the weak point of this time service mode is that GPS navigation satellite precision is high, but its system is single, reliability is not high, also there is licensing issue, if can not get authorizing the situation that there will be part system paralysis, and adopt Asynchronous Serial Interface to be connected with computer, interface is loaded down with trivial details, cannot with computer integrated.
The prior art the most close with the utility model patent is that the Liu Junliang of National Time Service Center, Chinese Academy of Sciences equals 2009 the whole nation observing and controlling of the 19 boundary, metering, " the GPS time service card based on pci bus designs " that instrument and meter Annual Conference proposes, its technical scheme as shown in Figure 1: comprise MPU microprocessing unit 1, dual-ported memory 2, pci interface 3, computing machine 4, GPS receiver module 5, frequency multiplication of phase locked loop module 6, CPLD programming device 7.GPS receiver module 5 output time signal is delivered to MPU microprocessing unit 1 by serial ports and is carried out temporal information process, the 10KPPS signal simultaneously produced enters frequency multiplication of phase locked loop module 6, module 6 is responsible for the rising edge of 10KPPS signal with GPS pps pulse per second signal constantly to align, and exports the clock source of 20MPPS signal as CPLD programming device 7.The signal receiving that GPS receiver module 5 receives is become the UTC time and the Beijing time of being converted into by MPU microprocessing unit 1, by Beijing time information transmission to dual-ported memory 2, computing machine 4 can read the Beijing Today time by pci interface 3 at any time.
This technology Problems existing is: the authorizing secure problem not solving GPS; And pci bus needs to draw a large amount of pin from chipset, cause mainboard wiring difficulty to increase, its narrow bandwidth and transmission speed are slowly compared with PCI-E, make computing machine eliminate pci bus slot gradually.
Utility model content
The purpose of this utility model is to overcome prior art Problems existing, provides a kind of Big Dipper B code time service synchronous device of Based PC I-E bus.
For realizing above-mentioned technical purpose, reach above-mentioned technique effect, the utility model is achieved through the following technical solutions:
A kind of Big Dipper B code time service synchronous device of Based PC I-E bus, this device comprises Big Dipper receiver module, FPGA programmable logic device, PCI-E interface and computing machine, described Big Dipper receiver module connects and transmits GPRMC locating information to FPGA programmable logic device, described FPGA programmable logic device connects computing machine by PCI-E interface, a RAM storer is fictionalized in described FPGA programmable logic device, the corresponding time zone time that FPGA programmable logic device demodulates is stored in this virtual RAM storer, and by the time zone time in corresponding this RAM storer of trigger pip triggering PCI-E interface interruption reading to computing machine.
Further, described FPGA programmable logic device comprises interconnective satellite time decoder module and main control module, described main control module fictionalizes a RAM module, described satellite time decoder module reception GPRMC locating information, solves the UTC time and the Beijing time of being converted into writes in RAM module; Described PCI-E interface comprises PCI-E interface chip, PCI-E bus and config memory, described PCI-E bus connects PCI-E interface chip, described PCI-E interface chip connects config memory, described main control module connects PCI-E interface chip, the PPS trigger pip that sends main control module triggers PCI-E interface chip and enters interrupt routine, and described PCI-E interface chip reads the Beijing time information pass to computing machine by PCI-E bus inside RAM module by address data signal path.
Further, described Big Dipper receiver module adopts N303 Big Dipper module.
Further, described FPGA programmable logic device adopts EP2C5T144C8N chip.
Further, described PCI-E interface chip adopts CH368 chip.
The beneficial effects of the utility model are:
The utility model adopts big-dipper satellite receiver module, and security is high, and PCI-E bus is fewer than PCI pin, and plank wiring is simple and easy, and bandwidth increases, and transfer rate improves, and has extendability flexibly.
Accompanying drawing explanation
Fig. 1 is the structural schematic block diagram of prior art;
Fig. 2 is structural schematic block diagram of the present utility model;
Fig. 3 is FPGA programmable logic device inner structure schematic block diagram in Fig. 2;
Fig. 4 is the structural schematic block diagram of PCI-E interface 10 in Fig. 2;
Fig. 5 is FPGA programmable logic device and PCI-E interface inner connecting structure block diagram.
Number in the figure illustrates: 1, MPU microprocessing unit, 2, dual-ported memory, 3, pci interface, 4, computing machine, 5, GPS receiver module, 6, frequency multiplication of phase locked loop module, 7, CPLD programming device, 8, Big Dipper receiver module, 9, FPGA programmable logic device, 10, PCI-E interface, 11, computing machine, 12, GPRMC locating information, 13, satellite time decoder module, 14, RAM module, 15, main control module, 16, address data signal path, 17, PPS trigger pip, 18, PCI-E interface chip, 19, PCI-E bus, 20, config memory.
Embodiment
Below with reference to the accompanying drawings and in conjunction with the embodiments, describe the utility model in detail.
With reference to shown in Fig. 2, a kind of Big Dipper B code time service synchronous device of Based PC I-E bus, this device comprises Big Dipper receiver module 8, FPGA programmable logic device 9, PCI-E interface 10 and computing machine 11, described Big Dipper receiver module 8 connects and transmits GPRMC locating information 12 to FPGA programmable logic device 9, described FPGA programmable logic device 9 connects computing machine 11 by PCI-E interface 10, a RAM storer is fictionalized in described FPGA programmable logic device 9, the corresponding time zone time that FPGA programmable logic device 9 demodulates is stored in this virtual RAM storer, and by the time zone time in corresponding this RAM storer of trigger pip triggering PCI-E interface 10 interruption reading to computing machine 11.
With reference to shown in Fig. 3, described FPGA programmable logic device 9 comprises interconnective satellite time decoder module 13 and main control module 15, described main control module 15 fictionalizes a RAM module 14, described satellite time decoder module 13 receives GPRMC locating information 12, solves the UTC time and in the Beijing time of being converted into write RAM module 14;
With reference to shown in Fig. 4, described PCI-E interface 10 comprises PCI-E interface chip 18, PCI-E bus 19 and config memory 20, described PCI-E bus 19 connects PCI-E interface chip 18, described PCI-E interface chip 18 connects config memory 20, when just powering on, PCI-E interface chip 18 reads the configuration information inside config memory 20, main control module 15 connects PCI-E interface chip 18, the PPS trigger pip 17 that sends main control module 15 triggers PCI-E interface chip 18 and enters interrupt routine, PCI-E interface chip 18 reads the Beijing time information pass to computing machine 11 by PCI-E bus 19 inside RAM module 14 by address data signal path 16.
Described Big Dipper receiver module 8 adopts N303 Big Dipper module.
Described FPGA programmable logic device 9 adopts EP2C5T144C8N chip.
Described PCI-E interface chip 18 adopts CH368 chip.
The utility model principle: Big Dipper receiver module 8 receives satellite-signal and GPRMC locating information 12 is sent to FPGA programmable logic device 9, FPGA programmable logic device 9 inside solves the UTC time and becomes and be converted to Beijing time and trigger PCI-E interface chip 18 stored in the PPS trigger pip 17 that RAM module 14, FPGA programmable logic device 9 produces and interrupt reading Beijing time in RAM module 14 to computing machine 11.
The foregoing is only preferred embodiment of the present utility model, be not limited to the utility model, for a person skilled in the art, the utility model can have various modifications and variations.All within spirit of the present utility model and principle, any amendment done, equivalent replacement, improvement etc., all should be included within protection domain of the present utility model.

Claims (5)

1. the Big Dipper B code time service synchronous device of a Based PC I-E bus, it is characterized in that, this device comprises Big Dipper receiver module (8), FPGA programmable logic device (9), PCI-E interface (10) and computing machine (11), described Big Dipper receiver module (8) connects and transmits GPRMC locating information (12) to FPGA programmable logic device (9), described FPGA programmable logic device (9) connects computing machine (11) by PCI-E interface (10), a RAM storer is fictionalized in described FPGA programmable logic device (9), the corresponding time zone time that FPGA programmable logic device (9) demodulates is stored in this virtual RAM storer, and by the time zone time in corresponding this RAM storer of trigger pip triggering PCI-E interface (10) interruption reading to computing machine (11).
2. the Big Dipper B code time service synchronous device of Based PC I-E bus according to claim 1, it is characterized in that, described FPGA programmable logic device (9) comprises interconnective satellite time decoder module (13) and main control module (15), described main control module (15) fictionalizes a RAM module (14), described satellite time decoder module (13) reception GPRMC locating information (12), solves the UTC time and the Beijing time of being converted into writes in RAM module (14);
Described PCI-E interface (10) comprises PCI-E interface chip (18), PCI-E bus (19) and config memory (20), described PCI-E bus (19) connects PCI-E interface chip (18), described PCI-E interface chip (18) connects config memory (20), described main control module (15) connects PCI-E interface chip (18), main control module (15) sends PPS trigger pip (17) triggering PCI-E interface chip (18) and enters interrupt routine, the Beijing time information that described PCI-E interface chip (18) reads RAM module (14) the inside by address data signal path (16) also passes to computing machine (11) by PCI-E bus (19).
3. the Big Dipper B code time service synchronous device of Based PC I-E bus according to claim 1, is characterized in that, described Big Dipper receiver module (8) adopts N303 Big Dipper module.
4. the Big Dipper B code time service synchronous device of Based PC I-E bus according to claim 2, is characterized in that, described FPGA programmable logic device (9) adopts EP2C5T144C8N chip.
5. the Big Dipper B code time service synchronous device of Based PC I-E bus according to claim 2, is characterized in that, described PCI-E interface chip (18) adopts CH368 chip.
CN201520269485.4U 2015-04-30 2015-04-30 A kind of Big Dipper B code time service synchronous device of Based PC I-E bus Expired - Fee Related CN204595454U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201520269485.4U CN204595454U (en) 2015-04-30 2015-04-30 A kind of Big Dipper B code time service synchronous device of Based PC I-E bus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201520269485.4U CN204595454U (en) 2015-04-30 2015-04-30 A kind of Big Dipper B code time service synchronous device of Based PC I-E bus

Publications (1)

Publication Number Publication Date
CN204595454U true CN204595454U (en) 2015-08-26

Family

ID=53931590

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201520269485.4U Expired - Fee Related CN204595454U (en) 2015-04-30 2015-04-30 A kind of Big Dipper B code time service synchronous device of Based PC I-E bus

Country Status (1)

Country Link
CN (1) CN204595454U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104865824A (en) * 2015-04-30 2015-08-26 苏州科技学院 Beidou B-code timing synchronization device based on PCI-E bus
CN107229219A (en) * 2017-06-28 2017-10-03 山东超越数控电子有限公司 It is a kind of based on GPS module, the computer precision time service method of embedded system and its to realize system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104865824A (en) * 2015-04-30 2015-08-26 苏州科技学院 Beidou B-code timing synchronization device based on PCI-E bus
CN107229219A (en) * 2017-06-28 2017-10-03 山东超越数控电子有限公司 It is a kind of based on GPS module, the computer precision time service method of embedded system and its to realize system

Similar Documents

Publication Publication Date Title
CN104865824A (en) Beidou B-code timing synchronization device based on PCI-E bus
US10318468B2 (en) FPGA-based interface signal remapping method
US8275977B2 (en) Debug signaling in a multiple processor data processing system
CN204595454U (en) A kind of Big Dipper B code time service synchronous device of Based PC I-E bus
CN105527633A (en) USB-based portable Beidou/GPS navigation time service device and method
CN104991880A (en) FC-AE-ASM communication board card based on PCI-E interface
CN102571503A (en) SDLC (System Development Life Cycle) protocol bus communication testing device based on FPGA (Field-Programmable Gate Array)
CN204681338U (en) A kind of clock generation circuit of digital signal processor
CN103530263A (en) 1553B remote terminal device based on FPGA / MCU structure
CN104572515B (en) Tracking module, method, system and on-chip system chip
CN104008076A (en) Bus data signal transmitting method and device capable of supporting DVFS
CN104597964A (en) Time server
CN206162517U (en) Preprocessing circuit based on FPGA realizes JESD204B interface
CN201909847U (en) Double-channel digital signal acquisition device on basis of VXI (VME <Virtual Machine Enviroment> bus Extension for Instrumentation) interface
CN208190652U (en) A kind of mainboard of full duplex Universal Synchronous Asynchronous serial transceiver
Jue et al. Design of Modbus-Profibus fieldbus bridge based on the STM32 and VPC3+ C
CN105334728A (en) GPS based clock system for realizing high-precision synchronization of circuit system
CN207339867U (en) A kind of time information synchronization system
CN205484820U (en) Based on portable big dipper GPS of USB navigation time service device
CN203706026U (en) Built-in computer module based on Loongson 2F
CN206132994U (en) Ultrasonic ranging appearance based on FPGA
CN204719625U (en) A kind of embedded-type modularized computing machine
CN202495946U (en) Bus type communication system of FPGA based on management and control of Internet of things
CN204832526U (en) Locomotive big dipper satellite, GPS dual -mode locating system
Bao et al. Data Acquisition System Based on FPGA/SOPC

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20150826

Termination date: 20160430