CN202067260U - Buffer memory system for reducing data transmission - Google Patents

Buffer memory system for reducing data transmission Download PDF

Info

Publication number
CN202067260U
CN202067260U CN 201120041877 CN201120041877U CN202067260U CN 202067260 U CN202067260 U CN 202067260U CN 201120041877 CN201120041877 CN 201120041877 CN 201120041877 U CN201120041877 U CN 201120041877U CN 202067260 U CN202067260 U CN 202067260U
Authority
CN
China
Prior art keywords
transmission buffer
subsystem
microcontroller
data transmission
microprocessor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN 201120041877
Other languages
Chinese (zh)
Inventor
濮必得
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Xian Sinochip Semiconductors Co Ltd
Original Assignee
Xian Sinochip Semiconductors Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Xian Sinochip Semiconductors Co Ltd filed Critical Xian Sinochip Semiconductors Co Ltd
Priority to CN 201120041877 priority Critical patent/CN202067260U/en
Application granted granted Critical
Publication of CN202067260U publication Critical patent/CN202067260U/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Landscapes

  • Information Transfer Systems (AREA)

Abstract

The utility model provides a buffer memory system for reducing data transmission, which comprises a transmission buffer memory, a subsystem and a microprocessor or a microcontroller, wherein the transmission buffer memory is electrically connected with the microprocessor or the microcontroller and the subsystem. The microprocessor or the microcontroller A and the transmission buffer memory B are mutually connected through a bus AB, the transmission buffer memory B is connected with the subsystem through a bus BC, averagely, data bulk (written) on the bus AB from A to B is about 10% less than that (written) on the bus BC from B to C in a normal operating mode of the system, and averagely, data bulk (read) on the bus AB from A to B is about 10% less than that (read) on the bus BC from B to C in the normal operating mode of the system.

Description

A kind of caching system that reduces data transmission
[technical field]
The utility model relates to field of computer technology, particularly a kind of caching system that reduces data transmission.
[background technology]
Current communication or computer system all comprise an intelligent cell with communications all in the control system and data transmission.This control module can be microprocessor or microcontroller or both.If in such system, carry out data transmission, will cause mass data to transmit by microcontroller or microprocessor.Justing think is written into microprocessor with data in the high-speed cache, and mass data will be sent to microprocessor from storage system by microcontroller, perhaps directly is sent to microprocessor to upgrade cache information from storage system in some system.
Again for example, when the low-power consumption product as panel computer or notebook was in deep power down mode, refreshable DRAM content will be deposited among the FLASH to be refreshed to close.In this case, microprocessor or microcontroller will be read the DRAM content and be sent to the FLASH storage space.
Aforesaid operations requires to transmit mass data at short notice, thereby causes the data transmission bottleneck.
Existing solution is the physical data connection speed that improves constantly between microprocessor/microcontroller and the system's subelement.Server system is then attempted introducing a large amount of parallel processings and is solved above-mentioned bottleneck.For example adopt wide data bus that data are passed to microprocessor/microcontroller from storage subsystem, but velocity ratio is lower, with reply long signal wire and data integrity issues in this large scale system.This scheme is infeasible for the so small-sized storage system of notebook.In this system, adopt the high speed ways of connecting that is operated under the high frequency to solve performance bottleneck.Introduce various measures such as the swing of minimizing voltage signal, differential signal or data clock and signal transmit simultaneously simultaneously and improve system performances.Can obtain high-performance by the direct connection that does not destroy signal integrity.In storage system, such solution is called as complete buffer-stored solution (FBDIMM).A logical cache chip is contained on the storage module, carries out communication with highly-parallel mode and a plurality of storage chip.The data that receive are converted into narrow data stream very at a high speed, and are longer relatively by one then, but strict point-to-point link is sent to microcontroller from cache chip, thereby optimize the performance of total system.
Also have a lot of peculiar solution, for example simulating signalization (utilizing simulating signal), optical signal transmission etc. in the prior art by single signal wire transmits multidigit information.Yet, because technically difficulty of these methods and expensive can't be applied to commercial system so far.
System of today wants that narrow data stream solves the data transmission bottleneck under high concurrency (because signal path and interference can only be operated in the system of low frequency) or the high frequency by providing.
As if as what confirmed in complete buffer-stored solution (FBDIMM) utility model, these two kinds of solutions have all arrived the limit.Go for more performance and it seems and to spend sizable effort and cost, but most of low-cost electronic systems are unallowed.
[utility model content]
The utility model proposes a kind of caching system that reduces data transmission, by reducing microprocessor or microcontroller and system's intra subsystem, especially storage subsystem, required data transmission improves system performance.
To achieve these goals, the utility model adopts following technical scheme:
A kind of caching system that reduces data transmission comprises transmission buffer, subsystem and microprocessor or microcontroller, and described transmission buffer electrically connects described microprocessor or microcontroller, and described transmission buffer electrically connects described subsystem.
Described transmission buffer comprises sorting unit and metadata cache register, and described sorting unit connects described microprocessor or microcontroller and described subsystem, and described metadata cache register connects described sorting unit and subsystem.
Described subsystem is a storage subsystem.
Described storage subsystem be in DRAM storer, Flash storer, SRAM storer, the PCRAM storer one or more.
Described storage subsystem comprises DRAM storer and Flash storer, described sorting unit connects described microcontroller or microprocessor and DRAM storer and Flash storer, and described metadata cache register connects described sorting unit, DRAM storer and Flash storer.
Described transmission buffer is arranged in the described storage subsystem.
Be provided with storage chip in the described storage subsystem, described transmission buffer is arranged in the described storage chip.
Described caching system also comprises USB port or hard disk port, and described transmission buffer connects described USB port or hard disk port.
Compared with prior art, the utlity model has following advantage: a kind of caching system that reduces data transmission of the utility model, microprocessor or microcontroller A and transmission buffer B interconnect by the AB bus, transmission buffer B links to each other with subsystem C by bus B C, on average, be less than to the data volume of B (writing) at A on the AB bus that B approximately lacks 10% to the data volume of C (writing) on the BC bus under system's normal mode of operation; On average, be less than to the data volume of A (reading) at B on the AB bus that C approximately lacks 10% to the data volume of B (reading) on the BC bus under system's normal mode of operation.
[description of drawings]
Fig. 1 is a kind of structured flowchart that reduces the caching system of data transmission of the utility model;
Fig. 2 is a kind of structured flowchart that reduces the caching system of data transmission of the utility model, wherein the structure of transmission buffer is carried out refinement;
Fig. 3 is a kind of transmission buffer position view, and wherein transmission buffer is arranged on the mainboard;
Fig. 4 is a kind of transmission buffer position view, and wherein transmission buffer is arranged on the storage module;
Fig. 5 is a kind of transmission buffer position view, and wherein transmission buffer is arranged on the storage chip;
Fig. 6 is the caching system synoptic diagram that has additional interface;
Fig. 7 is the caching system synoptic diagram that another kind has additional interface.
[embodiment]
Below in conjunction with accompanying drawing the utility model is done and to be described in further detail.
See also Figure 1 and Figure 2, it has described ultimate principle of the present utility model.The transmission buffer chip MBu (Buffer) that reduces data transmission is placed between microcontroller/microprocessor MC and the storage subsystem.Storage subsystem comprises DRAM and Flash etc.Method in the past requires the communication between any microcontroller/microprocessor and the storage subsystem all will import all information that will handle into microcontroller/microprocessor from storage subsystem, and vice versa.Transmission buffer chip MBu in the utility model can handle these information automatically, thereby reduces communicating by letter between storage subsystem and the microcontroller/microprocessor.
The utility model especially is fit to storage subsystem, and therefore in the legend of Fig. 1 and back, this transmission buffer MBu is called as memory buffers.Storage subsystem among Fig. 1 and Fig. 2 comprises Flash and DRAM storer, and this is quite general in mobile applications such as notebook that looks like mobile phone, a new generation or panel computers.When entering low power consumpting state, this system will be sent to the important information among the DRAM faster in the Flash storer, turns off DRAM then to reach the purpose of economize on electricity.Method in the past can be sent to all information among the DRAM among the Flash by microcontroller/microprocessor.In fact, this work can receive corresponding microcontroller/microprocessor instruction by memory buffers MBu and handle automatically, and memory buffers MBu comprises sorting unit sequencer and metadata cache register register buffer in the utility model.When low-power consumption products such as panel computer were in park mode, transmission buffer MBu accepted to carry out the information among the DRAM write among the FLASH from the instruction of microcontroller MC to reach purpose of power saving to turn-off DRAM; Sorting unit sequencer among the transmission buffer MBu will handle from the instruction that microcontroller MC receives, and send to read instruction to DRAM, send write command simultaneously to FLASH; DRAM gives transmission buffer MBu with its information feedback, through metadata cache register register buffer related data is write the FLASH storer.In this process, the mass data communication is carried out between transmission buffer, DRAM and FLASH, thereby has significantly reduced the participation of microcontroller MC.To be example with the content stores among the DRAM in FLASH, the concrete workflow of memory buffers MBu is as follows:
1, word line WL being set is 0;
2, from DRAM, read the information of word line WL=0, and store the metadata cache register into;
3, as word line WL during, the data in the metadata cache register are write FLASH, from DRAM, read the data of word line WL+1 simultaneously and store the metadata cache register into less than 16k;
4, word line WL=WL+1, repeating step 3 is to 16k.
See also Fig. 3 to shown in Figure 5, provided transmission buffer chip possible position in system.It can be placed on uses on the mainboard (Fig. 3), also can be placed on the storage module (Fig. 4), can also be placed on (Fig. 5) among the storage chip chip.Best scheme is cache chip to be placed on the storage module FBDIMM principle of work of describing before being similar to.Content among the DRAM is sent to a kind of function that just reduces in the Flash storer with microcontroller/microprocessor data communication, many other functions also can realize, such as image function (conversion of automated graphics content, polygon modeling etc.), automatically compression/decompression Voice ﹠ Video data, be used to fall low power consumption for signal paraphase coding, redundant computation etc.By the data communication of minimizing with microcontroller/microprocessor, the entire system performance can be largely increased.
See also Fig. 6 to shown in Figure 7, described how with the transmission buffer concept extension.By providing extra transmission buffer to be connected, thereby handle various data collisions automatically according to receiving and carry out the order that microcontroller/microprocessor sends with USB or hard-disk interface.

Claims (8)

1. caching system that reduces data transmission, it is characterized in that: comprise transmission buffer, subsystem and microprocessor or microcontroller, described transmission buffer electrically connects described microprocessor or microcontroller, and described transmission buffer electrically connects described subsystem.
2. a kind of according to claim 1 caching system that reduces data transmission, it is characterized in that: described transmission buffer comprises sorting unit and metadata cache register, described sorting unit connects described microprocessor or microcontroller and described subsystem, and described metadata cache register connects described sorting unit and subsystem.
3. as a kind of caching system that reduces data transmission as described in the claim 2, it is characterized in that: described subsystem is a storage subsystem.
4. as a kind of caching system that reduces data transmission as described in the claim 3, it is characterized in that: described storage subsystem be in DRAM storer, Flash storer, SRAM storer, the PCRAM storer one or more.
5. as a kind of caching system that reduces data transmission as described in the claim 4, it is characterized in that: described storage subsystem comprises DRAM storer and Flash storer, described sorting unit connects described microcontroller or microprocessor and DRAM storer and Flash storer, and described metadata cache register connects described sorting unit, DRAM storer and Flash storer.
6. as a kind of caching system that reduces data transmission as described in the claim 2, it is characterized in that: described transmission buffer is arranged in the described storage subsystem.
7. as a kind of caching system that reduces data transmission as described in the claim 3, it is characterized in that: be provided with storage chip in the described storage subsystem, described transmission buffer is arranged in the described storage chip.
8. as a kind of caching system that reduces data transmission as described in each in the claim 1 to 7, it is characterized in that: described caching system also comprises USB port or hard disk port, and described transmission buffer connects described USB port or hard disk port.
CN 201120041877 2011-02-21 2011-02-21 Buffer memory system for reducing data transmission Expired - Fee Related CN202067260U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 201120041877 CN202067260U (en) 2011-02-21 2011-02-21 Buffer memory system for reducing data transmission

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN 201120041877 CN202067260U (en) 2011-02-21 2011-02-21 Buffer memory system for reducing data transmission

Publications (1)

Publication Number Publication Date
CN202067260U true CN202067260U (en) 2011-12-07

Family

ID=45061118

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 201120041877 Expired - Fee Related CN202067260U (en) 2011-02-21 2011-02-21 Buffer memory system for reducing data transmission

Country Status (1)

Country Link
CN (1) CN202067260U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103838681A (en) * 2012-11-27 2014-06-04 联想(北京)有限公司 Storage device and data file access method
CN104657084A (en) * 2013-11-25 2015-05-27 联想(北京)有限公司 Information processing method and electronic device

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103838681A (en) * 2012-11-27 2014-06-04 联想(北京)有限公司 Storage device and data file access method
CN103838681B (en) * 2012-11-27 2017-10-27 北京联想核芯科技有限公司 Storage device and data file access method
CN104657084A (en) * 2013-11-25 2015-05-27 联想(北京)有限公司 Information processing method and electronic device
CN104657084B (en) * 2013-11-25 2018-08-31 联想(北京)有限公司 A kind of method and electronic equipment of information processing

Similar Documents

Publication Publication Date Title
CN101604200B (en) Method, system and apparatus for power management of a link interconnect
US7529955B2 (en) Dynamic bus parking
CN104541256A (en) Intelligent far memory bandwidth scaling
CN103885909A (en) SSD controller based on native PCIe interface and control method thereof
CN108091355A (en) Data antiphase circuit
CN103069497B (en) Reduce the system and method for the electricity usage of Content Addressable Memory
CN201698255U (en) Server capable of accessing disc at high speed
CN103500075A (en) Externally-connected computer accelerating device based on new materials
CN202067260U (en) Buffer memory system for reducing data transmission
CN102110065B (en) Cache system for reducing data transmission
CN107168919A (en) A kind of missile-borne platform data acquisition and memory system and method
CN104409099A (en) FPGA (field programmable gate array) based high-speed eMMC (embedded multimedia card) array controller
CN204166522U (en) A kind of high-speed high capacity FLASH veneer memory circuit plate
CN103019324B (en) The reconfigurable micro server that memory power strengthens
CN104615565A (en) SAS card device with transmission rate reaching 12Gb
CN104156907A (en) FPGA-based infrared preprocessing storage system and FPGA-based infrared preprocessing storage method
CN212084122U (en) NVMe controller
CN102760487A (en) Method and framework for optimum grading of the inside of high performance static state random access memory
CN114338837A (en) HDLC communication conversion controller based on ZYNQ
CN209281294U (en) A kind of EEB server master board based on 1621 processor of Shen prestige and Shen Wei ICH2 chipset
CN209313953U (en) A kind of spaceborne imaging device data transmission and acquisition system
CN101813971B (en) Processor and internal memory thereof
CN102073459B (en) Computer system based on solid state drive and solid state drive
CN201754255U (en) Computer motherboard, storage device and computer motherboard with storage device
CN205942532U (en) Embedded computer module

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20111207

Termination date: 20180221

CF01 Termination of patent right due to non-payment of annual fee