CN202043096U - Charge pump circuit in phase-locked loop of charge pump - Google Patents

Charge pump circuit in phase-locked loop of charge pump Download PDF

Info

Publication number
CN202043096U
CN202043096U CN2011200683908U CN201120068390U CN202043096U CN 202043096 U CN202043096 U CN 202043096U CN 2011200683908 U CN2011200683908 U CN 2011200683908U CN 201120068390 U CN201120068390 U CN 201120068390U CN 202043096 U CN202043096 U CN 202043096U
Authority
CN
China
Prior art keywords
semiconductor
oxide
metal
circuit
grid
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CN2011200683908U
Other languages
Chinese (zh)
Inventor
李智群
郑爽爽
王志功
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Southeast University
Original Assignee
Southeast University
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Southeast University filed Critical Southeast University
Priority to CN2011200683908U priority Critical patent/CN202043096U/en
Application granted granted Critical
Publication of CN202043096U publication Critical patent/CN202043096U/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Abstract

The utility model discloses a charge pump circuit in a phase-locked loop of a charge pump, which is provided with an automatic biasing current mirror circuit, a charging and discharging circuit, a duplication circuit, a pre-charging biasing circuit and a rail-to-rail operational amplifier circuit, wherein the automatic biasing current mirror circuit is provided with a resistor R, three MOS (Metal Oxide Semiconductor) tubes and a reference current source; the charging and discharging circuit is provided with a charging and discharging switch tube and a charging and discharging current source which consists of four MOS tubes; the duplication circuit is structural duplication of the charging and discharging circuit; the sizes of corresponding transistors are correspondingly equal; the pre-charging biasing circuit is provided with five MOS tubes; and an input end of the rail-to-rail operational amplifier circuit is bridged between the charging and discharging circuit and the duplication circuit while an output end of the rail-to-rail operational amplifier circuit is connected with a charging current source of the charge pump.

Description

Charge pump circuit in a kind of charge pump phase lock loop
Technical field
The utility model relates to charge pump phase lock loop (CPPLL), relate in particular to the charge pump circuit in a kind of charge pump phase lock loop, adopt MOS technology, under wide output voltage, realize the high-precision current coupling, and have high pre-charge current, can be directly applied for the application of charge pump phase locking loop circuit in radio frequency and the analog integrated circuit.
Background technology
The principle control output variable of phase-locked loop (PLL) frequency synthesizer circuit utilization feedback, with realize output signal frequency to frequency input signal from motion tracking.Charge pump phase lock loop (CPPLL) is the main flow of present phase-locked loop circuit design, and advantages such as catching range is wide because it has, pull-in time is short, the range of linearity is big, high-speed low-power-consumption are widely used in modern communications field and the RF application.As shown in Figure 1, charge pump phase lock loop (CPPLL) is made up of phase frequency detector (PFD), charge pump (CP), loop filter (LF), voltage controlled oscillator (VCO) and frequency divider (Divider) five parts.The CP circuit plays important effect in CPPLL, its major function is the digital controlled signal of PFD output, comprises that charging signals (UP) and discharge signal (DW) are converted to analog signal, and then controls the output frequency of VCO.CP plays a decisive role to the performance of whole loop, and output voltage range, pre-charge current size directly influence the performance of loop when its currents match precision, currents match.
CP circuit in Fig. 1 charge pump phase lock loop (CPPLL) comprises: switch S 1And S 2, and the charging current source I that is attached thereto respectively UpWith discharging current source I DwThe output signal of CP input termination PFD, the input of output termination LF.PFD detects input signal REF and the frequency of DIV and the difference of phase place, produces charging signals (UP) and discharge signal (DW), UP signal controlling S 1Closure and disconnection, DW signal controlling S 2Closure and disconnection.Switch S 1And S 2Control charging and the discharge process of CP respectively.Switch S 1Closure, switch S 2Disconnect, CP is by charging current source I UpTo LF charging, V CtrlRise; Switch S 2Closure, switch S 1Disconnect, CP is by discharging current source I DwLF is discharged V CtrlDescend; Switch S 1, S 2Simultaneously closed or when disconnecting simultaneously, CP does not carry out charge or discharge, V to LF CtrlRemain unchanged.
The core of CP design is to make charging current and discharging current equal and opposite in direction, and under the situation that guarantees these two bursts of currents match, V CtrlOutput area is big as much as possible.In addition, the pre-charge current of CP is big more, and the settling time of PLL is short more.Deficiencies such as the output voltage excursion was narrow when the existing charge pump existed charging and discharging currents mismatch, currents match, pre-charge current is little, these factors have all influenced the performance of phase-locked loop in various degree.
Summary of the invention
The purpose of this utility model is for overcoming the prior art deficiency, charge pump circuit in a kind of charge pump phase lock loop is provided, the technical scheme that adopts is: the charge pump circuit in a kind of charge pump phase lock loop, it is characterized in that: be provided with automatic biasing current mirroring circuit, charge-discharge circuit, duplicate circuit, precharge biasing circuit and rail-to-rail discharge circuit, wherein:
The automatic biasing current mirroring circuit is provided with resistance R, metal-oxide-semiconductor M1, M2, M3 and reference current source, resistance R one end connects metal-oxide-semiconductor M1 grid and reference current source, the reference current source other end connects power vd D, the resistance R other end connects the drain electrode of metal-oxide-semiconductor M1 and the grid of M2, the source electrode of metal-oxide-semiconductor M1 connects the drain electrode of M2, the source electrode of metal-oxide-semiconductor M2 connects the drain electrode of M3, and the grid of metal-oxide-semiconductor M3 meets power vd D, the source ground of M3.
Charge-discharge circuit is provided with charge switch pipe M4 and discharge switch pipe M8 and metal-oxide-semiconductor M5, M5 ', M6, the charging and discharging currents source that M7 forms, charge switch pipe M4 grid connects charging signals UP, the M4 source electrode meets power vd D, metal-oxide-semiconductor M5 and M5 ' are as charging current source, metal-oxide-semiconductor M5 links together with the source electrode of M5 ' and is connected with the drain electrode of switching tube M4, metal-oxide-semiconductor M5 links to each other as the charge pump output with the drain electrode of M5 ', be connected with phase-locked loop intermediate ring road filter input end, metal-oxide-semiconductor M5 links together with the drain electrode of M5 ' and is connected with the drain electrode of metal-oxide-semiconductor M6, the grid of metal-oxide-semiconductor M6 is connected with metal-oxide-semiconductor M1 grid in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M6 is connected with the drain electrode of metal-oxide-semiconductor M7, the grid of metal-oxide-semiconductor M7 is connected with the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M7 connects the drain electrode of discharge switch pipe M8, the grid of discharge switch pipe M8 connects discharge signal DW, the source ground of M8.
Duplicate circuit is duplicating of charge-discharge circuit structure, be provided with and the corresponding charge switch pipe of charge switch pipe M4 M9, with metal-oxide-semiconductor M5, the corresponding metal-oxide-semiconductor M10 of M5 ', M10 ', with metal-oxide-semiconductor M6, the corresponding metal-oxide-semiconductor M11 of M7, M12 and with the corresponding discharge switch pipe of discharge switch pipe M8 M13, corresponding transistor size correspondent equal, the source electrode of charge switch pipe M9 connects power vd D, the M9 grounded-grid, metal-oxide-semiconductor M10, the source electrode of M10 ' connects the drain electrode of M9, metal-oxide-semiconductor M10, the drain electrode of M10 ' connects the drain electrode of metal-oxide-semiconductor M11, the grid of M11 connects the grid of metal-oxide-semiconductor M1 in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M11 connects the drain electrode of metal-oxide-semiconductor M12, the grid of M12 connects the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit, the source electrode of M12 connects the drain electrode of discharge switch pipe M13, the grid of M13 meets power vd D, the source ground of M13.
The precharge biasing circuit is provided with metal-oxide-semiconductor M14, M15, M16, M17, M18, the source electrode of metal-oxide-semiconductor M14 meets power vd D, the grounded-grid of M14, the drain electrode of M14 connects metal-oxide-semiconductor M15 source electrode, the grid of M15 links together with drain electrode and is connected with the grid of charge-discharge circuit metal-oxide-semiconductor M5 ' and duplicate circuit metal-oxide-semiconductor M10 ', the drain electrode of M15 connects the drain electrode of metal-oxide-semiconductor M16, the grid of M16 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M1, the source electrode of M16 connects the drain electrode of metal-oxide-semiconductor M17, the grid of M17 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M2, the source electrode of M17 connects the drain electrode of metal-oxide-semiconductor M18, and the grid of M18 meets power vd D, the source ground of M18.
It is the drain electrode of metal-oxide-semiconductor M6 in the charge-discharge circuit that the negative input end of rail-to-rail discharge circuit connects the electric charge delivery side of pump, the positive input terminal of rail-to-rail discharge circuit connects the drain electrode of metal-oxide-semiconductor M11 in the duplicate circuit, and the grid of the output of rail-to-rail discharge circuit and charge-discharge circuit metal-oxide-semiconductor M5 and the grid of duplicate circuit metal-oxide-semiconductor M10 link together.The output of the rail-to-rail discharge circuit resistance R of also connecting CAnd capacitor C CThe back connects the positive input terminal of rail-to-rail discharge circuit.
Advantage of the present utility model and remarkable result:
(1) charging current source of charge pump adopts two metal-oxide-semiconductor M5 and M5 ' to form structure, the grid of M5 is by the output biasing of rail-to-rail amplifier, the grid of M5 ' is setovered by the precharge biasing circuit, increase a precharge branch by such connection, improve the charge pump pre-charge current, shorten the settling time of charge pump phase lock loop, overcome little charge pump phase lock loop long deficiency settling time that causes of existing charge pump pre-charge current.
(2) the charging or discharging current matching precision is a most important index in the charge pump design, also is the difficult point of charge pump design.The present invention adopts the input cross-over connection of rail-to-rail amplifier between charge-discharge circuit and duplicate circuit, the amplifier output connects the grid of charging current source M5 and M10, adopt this structure, the high-gain of rail-to-rail amplifier guarantees that two input current potentials of amplifier equate, make the charging or discharging current of charge pump mate, the high-gain of amplifier has guaranteed the high accuracy of currents match.
Output voltage range can influence the tuning range of voltage controlled oscillator when (3) the charge pump charging or discharging current mated.The present invention adopts rail-to-rail amplifier, and rail-to-rail amplifier has wide input voltage range, the wide output voltage range when this has guaranteed the charge pump current coupling, the narrow problem of output voltage when having overcome existing charge pump construction and having currents match.
(4) use the automatic biasing current-mirror structure,, improve the accuracy that mirror currents duplicates and the smoothness of output current for this reason because metal-oxide-semiconductor M1 and M2 have increased the output impedance of current mirror.
(5) circuit structure is simple and reliable, and is low in energy consumption, is easy to integrated.
Description of drawings
Fig. 1 is the block diagram of known charge pump phase lock loop (CPPLL) and the structure chart of charge pump;
Fig. 2 is the utility model charge pump basic circuit diagram;
Fig. 3 is the circuit theory diagrams of the rail-to-rail amplifier of wide input voltage high-gain known among Fig. 2.
Embodiment
Referring to Fig. 2, the charge pump circuit in the utility model charge pump phase lock loop comprises automatic biasing current mirror 1, charge-discharge circuit 2, duplicate circuit 3, precharge biasing circuit 4 and rail-to-rail discharge circuit A.Wherein:
Automatic biasing current mirroring circuit 1 is provided with resistance R, metal-oxide-semiconductor M1, M2, M3 and reference current source I Ref, resistance R one end connects metal-oxide-semiconductor M1 grid and reference current source I Ref, reference current source I RefThe other end connects power vd D, and the resistance R other end connects the drain electrode of metal-oxide-semiconductor M1 and the grid of M2, and the source electrode of metal-oxide-semiconductor M1 connects the drain electrode of M2, and the source electrode of metal-oxide-semiconductor M2 connects the drain electrode of M3, and the grid of metal-oxide-semiconductor M3 meets power vd D, the source ground of M3.
Charge-discharge circuit 2 is provided with charge switch pipe M4 and discharge switch pipe M8 and metal-oxide-semiconductor M5, M5 ', M6, the charging and discharging currents source that M7 forms, charge switch pipe M4 grid connects charging signals UP, the M4 source electrode meets power vd D, metal-oxide-semiconductor M5 and M5 ' are as charging current source, metal-oxide-semiconductor M5 links together with the source electrode of M5 ' and is connected with the drain electrode of switching tube M4, metal-oxide-semiconductor M5 links to each other with the drain electrode of M5 ' as charge pump CP output, be connected with phase-locked loop intermediate ring road filter LF input, metal-oxide-semiconductor M5 links together with the drain electrode of M5 ' and is connected with the drain electrode of metal-oxide-semiconductor M6, the grid of metal-oxide-semiconductor M6 is connected with metal-oxide-semiconductor M1 grid in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M6 is connected with the drain electrode of metal-oxide-semiconductor M7, the grid of metal-oxide-semiconductor M7 is connected with the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M7 connects the drain electrode of discharge switch pipe M8, the grid of discharge switch pipe M8 connects discharge signal DW, the source ground of M8.
Duplicate circuit 3 is duplicating of charge-discharge circuit 2 structures, be provided with and the corresponding charge switch pipe of charge switch pipe M4 M9, with metal-oxide-semiconductor M5, the corresponding metal-oxide-semiconductor M10 of M5 ', M10 ', with metal-oxide-semiconductor M6, the corresponding metal-oxide-semiconductor M11 of M7, M12 and with the corresponding discharge switch pipe of discharge switch pipe M8 M13, corresponding transistor size correspondent equal, the source electrode of charge switch pipe M9 connects power vd D, the M9 grounded-grid, metal-oxide-semiconductor M10, the source electrode of M10 ' connects the drain electrode of M9, metal-oxide-semiconductor M10, the drain electrode of M10 ' connects the drain electrode of metal-oxide-semiconductor M11, the grid of M11 connects the grid of metal-oxide-semiconductor M1 in the automatic biasing current mirroring circuit 1, the source electrode of metal-oxide-semiconductor M11 connects the drain electrode of metal-oxide-semiconductor M12, the grid of M12 connects the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit 1, the source electrode of M12 connects the drain electrode of discharge switch pipe M13, the grid of M13 meets power vd D, the source ground of M13.Guaranteed the matching of charging or discharging current in main body circuit 2 and the duplicate circuit 3.
Precharge biasing circuit 4 is provided with metal-oxide-semiconductor M14, M15, M16, M17, M18, the source electrode of metal-oxide-semiconductor M14 meets power vd D, the grounded-grid of M14, the drain electrode of M14 connects metal-oxide-semiconductor M15 source electrode, the grid of M15 links together with drain electrode and is connected with the grid of charge-discharge circuit metal-oxide-semiconductor M5 ' and duplicate circuit metal-oxide-semiconductor M10 ', the drain electrode of M15 connects the drain electrode of metal-oxide-semiconductor M16, the grid of M16 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M1, the source electrode of M16 connects the drain electrode of metal-oxide-semiconductor M17, the grid of M17 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M2, the source electrode of M17 connects the drain electrode of metal-oxide-semiconductor M18, and the grid of M18 meets power vd D, the source ground of M18.
The negative input end X point of rail-to-rail discharge circuit A is the drain electrode of metal-oxide-semiconductor M6 in the charge-discharge circuit as the electric charge delivery side of pump, the positive input terminal Y point of rail-to-rail discharge circuit connects the drain electrode of metal-oxide-semiconductor M11 in the duplicate circuit, the grid of the grid of the output of rail-to-rail discharge circuit and charge-discharge circuit metal-oxide-semiconductor M5 and duplicate circuit metal-oxide-semiconductor M10 links together, the output of the rail-to-rail discharge circuit resistance R of also connecting CAnd capacitor C CThe back connects the positive input terminal Y point of rail-to-rail discharge circuit.Rail-to-rail amplifier A and M5 constitute a regenerative feedback loop, and rail-to-rail amplifier A and M10 constitute a feedback loop, resistance R CAnd capacitor C CFeedback loop is carried out miller compensation, increase the stability of loop, prevent the amplifier concussion.Rail-to-rail discharge circuit A is a known circuit, can adopt " Chinese integrated circuit " 2008 the 5th phase P63, Quan Jinguo, Zhang Xianying work " noise analysis of rail-to-rail input operational amplifier and optimization " with reference to the circuit of figure one as shown in Figure 3, Fig. 3 has omitted former figure amplifier V B1V B2V B3Concrete biasing circuit, can utilize metal-oxide-semiconductor to replace current source I among Fig. 3 in the practical application b
In the above-mentioned charge pump circuit, M6 in the R in the automatic biasing current mirror 1, M1, M2 and the charge-discharge circuit, M7 constitute an automatic biasing common-source common-gate current mirror, with duplicate circuit 3 in M11, M12 constitutes another automatic biasing common-source common-gate current mirror.According to the current mirror image theory, reference current source I RefBy current-mirror structure, mirror image obtains I in proportion respectively Dw, I 1Because charge-discharge circuit 2 and duplicate circuit 3 adopt same reference current source I Ref, because M6, M11 are measure-alike, M7, M12 are measure-alike, so I again Dw=I 1Because the grid of metal-oxide-semiconductor M5, M10 all is that the grid of metal-oxide-semiconductor M5 ', M10 ' all links to each other with the grid of M15 by rail-to-rail amplifier A output biasing, and since the high-gain of rail-to-rail amplifier A, command potential V X=V YSo, I Up=I 2In addition because the input of amplifier does not have electric current to flow into, so I 1=I 2According to above-mentioned analysis, can release I Up=I Dw, promptly the charging or discharging current of CP mates.Rail-to-rail amplifier can keep high-gain in wide input voltage range, the scope of output voltage when having enlarged the CP currents match thus.In the precharge biasing circuit 4, M17, M18 and automatic biasing current mirroring circuit R, M1, M2 and another current mirror of formation, mirror image reference current source I RefObtain I BiaWhen the output voltage of CP was 0V, the grid of precharge biasing circuit 4 biasing charge-discharge circuit M5 ' and M10 ' provided pre-charge current by M5 ' and M10 ' for CP.The size of pre-charge current depends on image current I BiaSize.The charge pump of this structure has high pre-charge current value, and high pre-charge current charges rapidly to loop filter, the settling time when shortening phase-locked loop operation.Therefore, solved the problem that has low pre-charge current in the CP structure by increasing precharge biasing circuit 4.
Show by emulation, the designed CP circuit of the utility model is 0.13V~1.65V (operating voltage is 1.8V) at the output voltage matching range, the currents match precision is 0.01%, pre-charge current is 70 μ A (the CP charging or discharging current is 100 μ A), the design is simple in structure, be easy to integratedly, the phase-locked loop that is fit to high performance requirements is used.

Claims (2)

1. the charge pump circuit in the charge pump phase lock loop is characterized in that: be provided with automatic biasing current mirroring circuit, charge-discharge circuit, duplicate circuit, precharge biasing circuit and rail-to-rail discharge circuit, wherein:
The automatic biasing current mirroring circuit is provided with resistance R, metal-oxide-semiconductor M1, M2, M3 and reference current source, resistance R one end connects metal-oxide-semiconductor M1 grid and reference current source, the reference current source other end connects power vd D, the resistance R other end connects the drain electrode of metal-oxide-semiconductor M1 and the grid of M2, the source electrode of metal-oxide-semiconductor M1 connects the drain electrode of M2, the source electrode of metal-oxide-semiconductor M2 connects the drain electrode of M3, and the grid of metal-oxide-semiconductor M3 meets power vd D, the source ground of M3;
Charge-discharge circuit is provided with charge switch pipe M4 and discharge switch pipe M8 and metal-oxide-semiconductor M5, M5 ', M6, the charging and discharging currents source that M7 forms, charge switch pipe M4 grid connects charging signals UP, the M4 source electrode meets power vd D, metal-oxide-semiconductor M5 and M5 ' are as charging current source, metal-oxide-semiconductor M5 links together with the source electrode of M5 ' and is connected with the drain electrode of switching tube M4, metal-oxide-semiconductor M5 links to each other as the charge pump output with the drain electrode of M5 ', be connected with phase-locked loop intermediate ring road filter input end, metal-oxide-semiconductor M5 links together with the drain electrode of M5 ' and is connected with the drain electrode of metal-oxide-semiconductor M6, the grid of metal-oxide-semiconductor M6 is connected with metal-oxide-semiconductor M1 grid in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M6 is connected with the drain electrode of metal-oxide-semiconductor M7, the grid of metal-oxide-semiconductor M7 is connected with the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M7 connects the drain electrode of discharge switch pipe M8, the grid of discharge switch pipe M8 connects discharge signal DW, the source ground of M8;
Duplicate circuit is duplicating of charge-discharge circuit structure, be provided with and the corresponding charge switch pipe of charge switch pipe M4 M9, with metal-oxide-semiconductor M5, the corresponding metal-oxide-semiconductor M10 of M5 ', M10 ', with metal-oxide-semiconductor M6, the corresponding metal-oxide-semiconductor M11 of M7, M12 and with the corresponding discharge switch pipe of discharge switch pipe M8 M13, corresponding transistor size correspondent equal, the source electrode of charge switch pipe M9 connects power vd D, the M9 grounded-grid, metal-oxide-semiconductor M10, the source electrode of M10 ' connects the drain electrode of M9, metal-oxide-semiconductor M10, the drain electrode of M10 ' connects the drain electrode of metal-oxide-semiconductor M11, the grid of M11 connects the grid of metal-oxide-semiconductor M1 in the automatic biasing current mirroring circuit, the source electrode of metal-oxide-semiconductor M11 connects the drain electrode of metal-oxide-semiconductor M12, the grid of M12 connects the grid of metal-oxide-semiconductor M2 in the automatic biasing current mirroring circuit, the source electrode of M12 connects the drain electrode of discharge switch pipe M13, the grid of M13 meets power vd D, the source ground of M13;
The precharge biasing circuit is provided with metal-oxide-semiconductor M14, M15, M16, M17, M18, the source electrode of metal-oxide-semiconductor M14 meets power vd D, the grounded-grid of M14, the drain electrode of M14 connects metal-oxide-semiconductor M15 source electrode, the grid of M15 links together with drain electrode and is connected with the grid of charge-discharge circuit metal-oxide-semiconductor M5 ' and duplicate circuit metal-oxide-semiconductor M10 ', the drain electrode of M15 connects the drain electrode of metal-oxide-semiconductor M16, the grid of M16 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M1, the source electrode of M16 connects the drain electrode of metal-oxide-semiconductor M17, the grid of M17 connects the grid of automatic biasing current mirror metal-oxide-semiconductor M2, the source electrode of M17 connects the drain electrode of metal-oxide-semiconductor M18, and the grid of M18 meets power vd D, the source ground of M18;
It is the drain electrode of metal-oxide-semiconductor M6 in the charge-discharge circuit that the negative input end of rail-to-rail discharge circuit connects the electric charge delivery side of pump, the positive input terminal of rail-to-rail discharge circuit connects the drain electrode of metal-oxide-semiconductor M11 in the duplicate circuit, and the grid of the output of rail-to-rail discharge circuit and charge-discharge circuit metal-oxide-semiconductor M5 and the grid of duplicate circuit metal-oxide-semiconductor M10 link together.
2. the charge pump circuit in the charge pump phase lock loop according to claim 1 is characterized in that: the output of the rail-to-rail discharge circuit resistance R of also connecting CAnd capacitor C CThe back connects the positive input terminal of rail-to-rail discharge circuit.
CN2011200683908U 2011-03-16 2011-03-16 Charge pump circuit in phase-locked loop of charge pump Expired - Lifetime CN202043096U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2011200683908U CN202043096U (en) 2011-03-16 2011-03-16 Charge pump circuit in phase-locked loop of charge pump

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2011200683908U CN202043096U (en) 2011-03-16 2011-03-16 Charge pump circuit in phase-locked loop of charge pump

Publications (1)

Publication Number Publication Date
CN202043096U true CN202043096U (en) 2011-11-16

Family

ID=44970521

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2011200683908U Expired - Lifetime CN202043096U (en) 2011-03-16 2011-03-16 Charge pump circuit in phase-locked loop of charge pump

Country Status (1)

Country Link
CN (1) CN202043096U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102158075A (en) * 2011-03-16 2011-08-17 东南大学 Charge pump circuit in charge pump phase-locking loop
CN103346784A (en) * 2013-06-18 2013-10-09 成都嘉纳海威科技有限责任公司 Matching type charge pump circuit for phase-locked loop

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102158075A (en) * 2011-03-16 2011-08-17 东南大学 Charge pump circuit in charge pump phase-locking loop
CN102158075B (en) * 2011-03-16 2013-01-30 东南大学 Charge pump circuit in charge pump phase-locking loop
CN103346784A (en) * 2013-06-18 2013-10-09 成都嘉纳海威科技有限责任公司 Matching type charge pump circuit for phase-locked loop
CN103346784B (en) * 2013-06-18 2016-04-13 成都嘉纳海威科技有限责任公司 A kind of matching type charge pump circuit for phase-locked loop

Similar Documents

Publication Publication Date Title
CN102158075B (en) Charge pump circuit in charge pump phase-locking loop
CN202486643U (en) High-bandwidth low-voltage difference linear voltage-stabilizing source, system and chip
CN102707757B (en) Dynamic discharge circuit and LDO integrated with same
CN104201880B (en) The low current mismatch charge pump circuit of anti-process fluctuation under phaselocked loop low-voltage
WO2023078063A1 (en) Low-dropout linear regulator circuit and radio-frequency switch
CN102347760B (en) Charge pump and phase locked loop using charge pump
CN101895192A (en) Charge pump capable of solving problems of charge distribution and current mismatching
CN103107811A (en) Low phase noise inductance capacitance voltage-controlled oscillator
CN110427064A (en) DC-DC converter
CN103346765A (en) Gate-source following sampling switch
CN103346784A (en) Matching type charge pump circuit for phase-locked loop
WO2023078064A1 (en) Forward bias establishment accelerating circuit for radio frequency switch, and radio frequency switch
CN106100321A (en) A kind of complementary feedback formula gate switch charge pump circuit
CN104811189A (en) Charge pump circuit in charge pump phase-locked loop
CN202167988U (en) Charge pump circuit for phase-locked loop
CN202043096U (en) Charge pump circuit in phase-locked loop of charge pump
CN103176494B (en) Voltage-controlled zero compensating circuit
CN103390998B (en) High-performance charge pump circuit in low-voltage charge pump phase-locked loop
CN106506001B (en) A kind of high-performance VCO circuit applied to PLL
CN102868295A (en) Bootstrap type charging circuit applied to high-voltage DC-DC (Direct Current-Direct Current) convertor
CN103107791B (en) Gain linear variable gain amplifier with constant bandwidth
CN101127524A (en) Charge pump circuit for eliminating current over pulse in PLL
CN107769545A (en) A kind of charge pump circuit for being used for capacitor electric leakage compensation in PLL
CN101807915B (en) Phase frequency detector and charge pump circuits applying to integral frequency division phase-locked loop
CN201754557U (en) Charge pump capable of solving problems of charge distribution and current mismatch

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
AV01 Patent right actively abandoned

Granted publication date: 20111116

Effective date of abandoning: 20130306

RGAV Abandon patent right to avoid regrant