CN201765527U - Adaptive current mirror - Google Patents

Adaptive current mirror Download PDF

Info

Publication number
CN201765527U
CN201765527U CN2010202736657U CN201020273665U CN201765527U CN 201765527 U CN201765527 U CN 201765527U CN 2010202736657 U CN2010202736657 U CN 2010202736657U CN 201020273665 U CN201020273665 U CN 201020273665U CN 201765527 U CN201765527 U CN 201765527U
Authority
CN
China
Prior art keywords
circuit unit
voltage
current
transistor
input circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CN2010202736657U
Other languages
Chinese (zh)
Inventor
赵一尘
卢晓冬
唐仁明
何乐年
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Riyuecheng Science & Technology Co Ltd Suzhou
Original Assignee
Riyuecheng Science & Technology Co Ltd Suzhou
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Riyuecheng Science & Technology Co Ltd Suzhou filed Critical Riyuecheng Science & Technology Co Ltd Suzhou
Priority to CN2010202736657U priority Critical patent/CN201765527U/en
Application granted granted Critical
Publication of CN201765527U publication Critical patent/CN201765527U/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Abstract

The utility model discloses an adaptive current mirror, which consists of a plurality of sub current mirrors connected in series, wherein each sub current mirror comprises an input circuit unit, a plurality of output circuit units, a voltage detection-control unit and a negative feedback impedance regulation unit. The input circuit unit and the output circuit units consist of a basic transistor and an alternative transistor connected in parallel. A switch is arranged between the basic transistor and the alternative transistor. The transistors are of the same type, have the same threshold voltage and both work in an online area. The voltage detection-control unit detects grid voltage of the transistors in the input circuit unit and the output circuit units, compares the grid voltage with two preset voltage references and controls the on/off of the switch and the on/off of the alternative transistor according to the comparison result so as to regulate the range of output current. The utility model expands the range of output current of the traditional current mirrors and keeps a high constant current accuracy in a big output current range.

Description

A kind of self-adaptive current mirror
Technical field
The utility model relates to technical field of integrated circuits, relates in particular to a kind of self-adaptive current mirror.
Background technology
At the LED constant-current drive circuit of existing multidigit output, the input current decision that its output current size is produced by a plug-in resistance, output current size and precision depend on the proportional current mirror.In actual the use, according to the difference of concrete application, the output current size that needs also can be different.And the working range of current mirror is limited in the prior art, especially keeps high-precision working range limited.In order to satisfy different output current demands, its common way is according to different range of current stepping designs, produces a plurality of chip products, and the use interval of different accuracy perhaps is provided on same chip.For example, common 3~45mA the shelves of precision in the sheet ± 3%, 10~50mA shelves, 20~30mA shelves, 30~90mA shelves etc. in the market, and be the product of 5~90mA for the nominal operation interval, its actual accurate interval that reaches precision in the sheet ± 3% only is 10~60mA.This has increased greatly designs and develops and produces the stock cost, has also increased the difficulty of client's shopping goods.If can realize on a chips that (as precision ± 3% in 1~90mA gamut sheet) can both keep precision then both alleviate designing and developing burden in the big range of current, reduce manufacturing cost again and improved production efficiency, also can promote the convenience that the client uses greatly.This just need a kind ofly can keep the current with high accuracy mirror in wide-range current.
Current mirroring circuit is being divided into two kinds aspect the actual use: a kind of is current source, promptly outwards exports stable electric current; Also having a kind of is that current sink or electric current leak, and promptly absorbs stable electric current from external circuit, and the mutual conversion that promptly can realize current source and current sink is used in the series connection of even level sub level current mirror.
In mimic channel and/or extensive hybrid digital-analog integrated circuit, often use precise current as reference electric current or reference current.Because reference power supply is usually with one in the same chip, its different analog circuit unit (IP), the design of different circuit module and/or the transistor types difference that adopts often need provide different direction (be commonly referred to and irritate electric current or draw electric current) and different big or small electric currents.Otherwise usually use in the actual application simple NMOS current mirror connect the PMOS current mirror or method solve, but bigger to the infringement of precision.If a kind of direction is flexible, range of current is wide high-precision current mirror head it off is effectively arranged.
The metal-oxide-semiconductor that usually needs accurate ratio in the high-precision analog circuit, for example the input pipe of current mirror and the breadth length ratio W/L between the efferent duct need accurate ratio symmetry, must carry out symmetric design on domain.When the multiplying power of scale tube is more or less the same, symmetrical easily on the domain; And when multiplying power has big difference, will difficulty on the layout design of symmetry many, and because the parameter error between the scale tube that causes of technological fluctuation is also big.Big multiplying power is split into what less multiplying power is in series can head it off, but can't adopt under the bigger situation of current mirror trueness error.
Traditional MOS current mirroring circuit as shown in Figure 1.Input current I RefThrough M0, produce the gate voltage of M0, M1 and M2, these three transistors are the NMOS pipe, and all are operated in state of saturation, have identical gate source voltage.Do not consider the influence of drain voltage, if the breadth length ratio (W/L) of M1 and M2 pipe is identical with the breadth length ratio of M0, then the drain-source current of M1 and M2 just equals the drain-source current of M0.If the breadth length ratio difference of M0, M1, M2, then the ratio of the electric current of three pipes equals the ratio of their breadth length ratio.But during actual the use, the drain-source voltage of M0, M1 and M2 pipe is difficult to be consistent, and the error that is produced makes this traditional current mirror can't satisfy the requirement of high precision occasion.
The drain-source current equation that is operated in the saturation region metal-oxide-semiconductor is as the formula (1):
I ds = 1 2 μ C ox W L ( V gs - V th ) 2 ( 1 + λ V ds ) - - - ( 1 )
Wherein, μ represents carrier mobility, C OxThe grid oxygen electric capacity of representation unit area, W, L are respectively the channel width and the channel length of metal-oxide-semiconductor, V Gs, V Tg, V DsRepresent gate source voltage, threshold voltage, drain-source voltage respectively, λ represents the raceway groove index of modulation.The condition that metal-oxide-semiconductor works in the saturation region is:
V ds≥(V gs-V th) (2)
Drain-source current equation when metal-oxide-semiconductor is operated in linear zone is as the formula (3):
I ds = 1 2 μ C ox W L [ 2 ( V gs - V th ) V ds - V ds 2 ] - - - ( 3 )
The condition that metal-oxide-semiconductor is operated in linear zone is:
V ds≤(V gs-V th) (4)
Therefore, metal-oxide-semiconductor is in the condition on saturation region and linear zone border and is:
V ds=(V gs-V th) (5)
Under the process conditions of determining, if fixed the breadth length ratio W/L and the drain-source voltage V of metal-oxide-semiconductor Ds, can draw according to formula (1)~(5):
1, no matter metal-oxide-semiconductor is operated in saturation region or linear zone, drain-source current I DsWorking range mainly by its gate source voltage V GsDecision, drain-source current I DsAlong with gate source voltage V GsVariation and change;
2, no matter metal-oxide-semiconductor is operated in saturation region or linear zone, minimum gate source voltage V Gs (min)All be subject to the threshold voltage V of metal-oxide-semiconductor ThBecause drain-source current is subjected to V Gs-V ThInfluence, consider the output current precision, gate source voltage V GsShould with threshold voltage V ThKeep suitable difference, to reduce threshold voltage V ThFluctuation influence that drain-source current is caused;
3, be operated in the maximum gate source voltage V of the metal-oxide-semiconductor of saturation region Gs (max)Less than V Ds+ V Th, when lower drain-source voltage work, its gate source voltage accordingly also must be lower, and this moment, drain-source current can be very little, so will expect bigger electric current output, need significantly increase the breadth length ratio W/L of output mos pipe, increased chip area and cost;
4 and be operated in the metal-oxide-semiconductor of linear zone, because of its gate source voltage V GsBe greater than V Ds+ V Th, and its maximum gate source voltage V Gs (max)Only be subject to the specification of metal-oxide-semiconductor, its value is no more than the supply voltage V of actual employing usually DD, so same breadth length ratio W/L can obtain bigger electric current, in other words, the chip area that onesize electric current needs is littler, cost is lower;
5, the I of saturation region DsWith (V Gs-V Th) square be directly proportional, so any V ThSubtle change all can be by amplification at double; And the I of linear zone DsOnly with (V Gs-V Th) become first-order linear to concern V ThVariation cause I DsInfluence less than the saturation region;
6, since the drain-source voltage of saturation region greater than linear zone, under identical electric current, the metal-oxide-semiconductor power consumption of saturation region operation is greater than linear zone;
7, as long as gate source voltage V GsNecessarily, the precision of drain-source current only with technological parameter (μ, C Ox, λ, V Th) relevant.
In addition, under the process conditions of determining, if the fixing breadth length ratio of metal-oxide-semiconductor, and fixing drain-source voltage V not Ds, can draw according to formula (1)~(5):
1, no matter metal-oxide-semiconductor is operated in linear zone or saturation region, and drain-source current all is subjected to the influence of the variation of drain-source voltage, causes precise decreasing;
2, no matter metal-oxide-semiconductor is operated in linear zone or saturation region, works as I DsDuring increase, corresponding V GsCan strengthen;
3, because V DsIncrease, raceway groove mudulation effect aggravation, precise decreasing;
4, work as I DsDuring increase, the metal-oxide-semiconductor that is operated in linear zone mainly relies on increases V GsRealize, because will guarantee V GsGreater than (V Ds+ V Th), so its V DsIncrease less; And work in the metal-oxide-semiconductor of saturation region, though can be by increasing V DsIncrease electric current, but be subject to the influence of raceway groove mudulation effect, and the amplitude that increases is also limited; If by increasing V GsRealize, for guaranteeing V DsGreater than (V Gs-V Th) and be operated in the saturation region, at V GsWhen significantly increasing, V DsMust significantly increase, thereby with I DsIncrease the added value of the power consumption of saturation region metal-oxide-semiconductor (Δ I Ds* Δ V Ds) amplitude that increases is greater than linear zone.
And under the process conditions of determining, if fixing drain-source voltage V Ds, and the fixing breadth length ratio of metal-oxide-semiconductor not can draw according to formula (1)~(5):
1, under the same drain-source current, breadth length ratio is more little, gate source voltage V GsBigger; Breadth length ratio is big more, gate source voltage V GsLittler;
2, same gate source voltage V GsDown, breadth length ratio is big more, and drain-source current is bigger; Breadth length ratio is more little, and electric current is littler.
For the drain-source voltage of the NMOS pipe M0 that makes current mirror as shown in Figure 1 and M1 is identical, improve the precision of current mirror, circuit structure as shown in Figure 2 is suggested.As shown in Figure 2, with the drain terminal voltage of M0 and M1 two input ends, and increase PMOS pipe M2, and connect into degenerative form as operational amplifier.According to the principle of work of operational amplifier, the drain-source voltage of M0 and M1 is identical as can be known like this.This method has only solved drain-source voltage V DsEqual problem.
Application number is that 200610075818.5 Chinese patent discloses a kind of fluid drive current mirror, as shown in Figure 3, this circuit is made up of induction by current module 100, prime current lens unit 200, back level current lens unit 300, and the multiplying power of forward and backward level current lens unit is adjustable.Induction by current module 100 is used to set the gear shift transfer point, and adjustable multiple rate current mirror is used to adjust bias current I B, but do not influence final output current I Out1And I Out2Value.For example, under SW1 and the closed situation of SW2, input current I INBe 100 microamperes, I then BBe 10 microamperes, output current I Out1, I Out2It is 100 microamperes.If transfer point is set to 50 microamperes, work as I INWhen being 10 microamperes, SW1 and SW2 disconnect, and make the MP1 of prime current mirror, MP2 enlargement ratio become 5: 1, and MN1, the MN2 of back level current mirror, the multiplying power of MN4 become 1: 5.Like this, bias current I BBe 2 microamperes, I Out1, I Out2It is 10 microamperes.If there is not gear shift, I then BBe 1 microampere, so I BValue is doubled.The method has been improved output current current precision hour, has in fact enlarged the lower limit of current work scope.But still there are the following problems:
1, can not overcome drain-source voltage V DsFluctuation influence that output current is brought;
Though 2 by improving gate source voltage V GsReduced (V Gs-V Th) influence, but because of being operated in the saturation region, threshold voltage V ThInfluence to output current is still bigger;
3, the upper limit because of gate source voltage is subjected to saturation region operation condition (V Gs<V Ds+ V Th) restriction, the upper limit of output current is lower, if improve the upper limit by the method that increases the metal-oxide-semiconductor breadth length ratio simply, will increase chip cost greatly;
4, metal-oxide-semiconductor is operated in the saturation region, and power consumption is bigger; If will increase the metal-oxide-semiconductor that output current then needs bigger breadth length ratio, increased chip area;
5, need the series connection of two-stage current mirror to work, increased circuit complexity and cost; And, then need corresponding increase induction by current module and comparator number if will increase gear quantity to enlarge range of current, also can increase circuit complexity and cost;
6, current mirror output is subject to the influence of pull-up resistor and load voltage.
Application number is the light-emitting device that 200620118594.7 Chinese patent discloses a kind of current mirror and used this current mirror, as shown in Figure 4.In this current mirror, NMOS pipe M1 manages M2 as output-stage circuit as input stage circuit, NMOS.The gate source voltage of M1 and M2 is identical, and operational amplifier CP1 produces a control signal according to the drain-source voltage of M1 and M2, and the drain-source voltage according to this control signal adjustment M2 makes M1 equate with the drain-source voltage of M2.And, can make M1 and M2 be operated in linear zone by control voltage Vc is set.This current mirror can provide bigger output current and lower load pressure drop with lower cost.But still there are the following problems:
1, only considers to have expanded the upper limit of output current, to the not improvement of lower limit of output current;
2, do not consider hour corresponding less gate source voltage V at output current GsCan the output current precision be exerted an influence because of the drift of threshold voltage;
3, because breadth length ratio is fixed, make its maximum current that can work and minimum current further limited, thereby can't on monolithic chip, realize output electric current in a big way.
Application number is that 200810217219.1 Chinese patent discloses a kind of multipath LED drive circuit, as shown in Figure 5.Comprise the active output stage 34 that is used to provide the accurate current source 30 of accurate electric current and is used for each road output is carried out accuracy controlling.The method is still a kind of of current mirror, has solved the currents match precision problem of multichannel output.Because this patent does not offer some clarification on its mirror image pipe 11 and multichannel driving tube MNB is operated in saturation region or linear zone, the problem of its existence is discussed below respectively:
If 1 is operated in the saturation region, because of the upper limit of gate source voltage is subjected to saturation region operation condition (V Gs<V Ds+ V Th) restriction, the upper limit of output current is lower, if improve the upper limit by the method that increases the metal-oxide-semiconductor breadth length ratio simply, will increase chip cost greatly;
If 2 are operated in the saturation region, as passing through to increase V GsStrengthen output current, will be because of V GsIncrease and bring the power consumption increment bigger than linear zone;
3, no matter be operated in saturation region or linear zone, when output current hour, the drift of threshold voltage is not considered to the influence of current precision;
4 thereby, if in saturation region operation, improve upper current limit and will increase cost and power consumption, the precision during little electric current is not considered by the bigger problem of influence of technology, can't be implemented in the higher current precision of maintenance in the bigger output current scope;
Even 5 and be operated in linear zone, output current current precision hour is not considered by the bigger problem of influence of technology;
6, because breadth length ratio is fixed, make its maximum current that can work and minimum current further limited, thereby can't on monolithic chip, realize output electric current in a big way.
Summary of the invention
The utility model is less at the output current scope of existing current mirror, and output current scope not high shortcoming of current precision in gamut when big provides a kind of self-adaptive current mirror, keeps higher constant current accuracy in bigger range of current.
A kind of self-adaptive current mirror is composed in series by several sub level current mirrors, and each sub level current mirror comprises:
One input circuit unit, this input circuit unit is composed in parallel by at least one base transistor and at least one alternative transistor, and the drain electrode of base transistor connects an input current I Ref, be provided with switch between the alternative transistor AND gate base transistor;
Some output circuit units, each output circuit unit is composed in parallel by at least one base transistor and at least one alternative transistor, be provided with switch between the alternative transistor AND gate base transistor, transistor gate all interconnects in input circuit unit and the output circuit unit, guarantee that all transistors have identical gate source voltage in input circuit unit and the output circuit unit, transistor source all interconnects in input circuit unit and the output circuit unit, guarantees that all transistors have identical source potential in input circuit unit and the output circuit unit;
Described switch is the electronic component that can realize switching function in any integrated circuit, as NMOS pipe, PMOS pipe or cmos analog switch etc., switch can be arranged between base transistor and alternative transistorized grid, source electrode or the drain electrode, generally switch is located between base transistor and the alternative transistor drain, its grid and source electrode connect together respectively.Certainly, also can and drain base transistor and alternative transistorized source electrode connects together respectively, and switch is located between its grid.Perhaps base transistor and alternative transistorized grid are connected together respectively with drain electrode, switch is located between its source electrode.Switch is arranged on the purpose that these three positions all can reach the alternative transistor turns of control or end;
One voltage prosecution unit detects transistorized gate source voltage in input circuit unit and the output circuit unit, compares with two voltage references presetting, according to the break-make of switch in comparative result control input circuit unit and the output circuit unit.
The drain electrode of base transistor connects an input end of first operational amplifier in the described input circuit unit, another input end of first operational amplifier connects a reference voltage, and the output terminal of first operational amplifier connects the grid of base transistor in the described input circuit unit.Because the characteristic of operational amplifier, make that the drain-source voltage of base transistor equals described reference voltage V in the input circuit unit Ref, by regulating reference voltage V RefCan make that base transistor is operated in linear zone in the input circuit unit.
The drain electrode of base transistor is by a degeneration impedance regulon output current in the described output circuit unit, described degeneration impedance regulon is made up of second operational amplifier and the first transistor, the drain electrode of base transistor in the input termination input circuit unit of described second operational amplifier, the drain electrode of base transistor in the source electrode of another input termination the first transistor of second operational amplifier and the output circuit unit, the grid of the output termination the first transistor of second operational amplifier, the drain current of the first transistor is the output current of output circuit unit, therefore, each sub level current mirror can have a plurality of output currents, the whole current mirror that is in series by some sub level current mirrors also has the multichannel output current, has brought sizable dirigibility and elastic space to chip design.Because the characteristic of operational amplifier, force that all transistors have identical drain voltage and are operated in linear zone simultaneously in input circuit unit and the output circuit unit, guarantee the precision of proportional current mirror.Simultaneously, the degeneration impedance regulon has also played the effect of load to the current mirror influence of isolating.
Base transistor has identical threshold voltage V with alternative transistor in described input circuit unit and the output circuit unit Th, the drift that makes threshold voltage drops to minimum to the influence of current mirror output current.
Described voltage prosecution unit comprises first voltage comparator, second voltage comparator, several rest-set flip-flops and/or several Sheffer stroke gates, wherein first voltage comparator compares the transistorized gate source voltage in the input circuit unit and first voltage reference, if gate source voltage is greater than first voltage reference, then the switch in input circuit unit and/or output circuit unit sends control signal by rest-set flip-flop and/or Sheffer stroke gate, makes switch closure;
Second voltage comparator compares the transistorized gate source voltage in the input circuit unit and second voltage reference, if gate source voltage is less than second voltage reference, then the switch in input circuit unit and/or output circuit unit sends control signal by rest-set flip-flop and/or Sheffer stroke gate, and switch is disconnected.
Described first voltage reference is less than the operating voltage of current mirror, and described second voltage reference is greater than described reference voltage V RefWith transistor threshold voltage V in the input circuit unit ThSum, second voltage reference is less than first voltage reference.
Because transistorized gate source voltage, drain-source voltage, source potential equate respectively in input circuit unit and the output circuit unit, then these transistors are in identical duty, these transistors all are operated in linear zone in the utility model, flow through the breadth length ratio decision of these transistorized electric currents by them.Closure, disconnection by switch in voltage prosecution unit controls input circuit unit and the output circuit unit, thereby control alternative transistorized conducting in input circuit unit and the output circuit unit, end, come transistorized breadth length ratio in regulating circuit unit and the output circuit unit, reach the purpose of regulating output current.
The input circuit unit of described sub level current mirror and the base transistor in the output circuit unit, alternative transistor and the first transistor are NMOS pipe or PMOS pipe, and the input circuit unit of adjacent two sub level current mirrors is different with the transistorized conduction type in the output circuit unit.Because the complementation of NMOS pipe and PMOS pipe, the output current direction of sub level current mirror is opposite before and after making.
Advantage of the present utility model is:
1, according to the varying in size of electric current, regulate the breadth length ratio (W/L) of relevant metal-oxide-semiconductor automatically, not only enlarged range of current but also guaranteed high precision.
2, no matter the metal-oxide-semiconductor range of adjustment is much, all only needs two voltage comparators, has reduced chip area and complexity, has reduced cost.
3, the metal-oxide-semiconductor in the self-adaptive current mirror input and output unit is operated in linear zone, and output port voltage is reduced, and has reduced oneself power consumption, has reduced the threshold voltage variation that causes because of the technology manufacturing to influence that output current caused.
4, the series connection of even level sub level current mirror is used, and can realize that current mirror input current and output current are reverse.
5, multistage small scale series connection realizes the vast scale current mirror, can improve the influence of the design symmetry of domain to precision.
Description of drawings
Fig. 1 is conventional current mirror circuit figure;
Fig. 2 is a kind of improved current mirroring circuit figure;
Fig. 3 is disclosed current mirroring circuit figure in the patent 200610075818.5;
Fig. 4 is disclosed current mirroring circuit figure in the patent 200620118594.7;
Fig. 5 is disclosed current mirroring circuit figure in the patent 200810217219.1;
Fig. 6 is the circuit diagram of a kind of embodiment of the present utility model;
Fig. 7 is the circuit diagram of another kind of embodiment of the present utility model;
Fig. 8 is the circuit diagram of another embodiment of the present utility model.
Embodiment
Embodiment 1
Present embodiment comprises 14,15 and voltage prosecution unit 16 of 12,13, two degeneration impedance regulons of 11, two output circuit units of input circuit unit as shown in Figure 6.
Input circuit unit 11 is made up of four NMOS pipe M11, M12, M13, M14 and three switch SW 1, SW2, SW3, the output terminal of the equal concatenation operation amplifier of the grid of four NMOS pipe AMP1, source grounding, the drain electrode of NMOS pipe M11 are directly and positive input and the input current I of operational amplifier A MP1 RefConnect, NMOS pipe M12, M13, M14 are as alternative pipe, and positive input and the input current I of switch SW 1, SW2, SW3 and operational amplifier A MP1 passed through in its drain electrode respectively RefConnect, the negative input of operational amplifier A MP1 meets reference voltage V Ref, switch SW 1, SW2, SW3 control the turn-on and turn-off of alternative pipe M12, M13, M14 respectively.
Switch all adopts cmos analog switch in this example.
Two degeneration impedance regulon 14,15 structures are identical, are made up of an operational amplifier and a NMOS pipe respectively.Wherein, operational amplifier A MP2 and NMOS pipe M2 constitute degeneration impedance regulon 14, and operational amplifier A MP3 and NMOS pipe M3 constitute degeneration impedance regulon 15.The positive input of operational amplifier A MP2 and AMP3 all is connected input current I RefDrain electrode with basic pipe M11 in the input circuit unit 11, the drain electrode of basic pipe M21 in the source electrode of the reverse input end connection NMOS pipe M2 of operational amplifier A MP2 and the output circuit unit 12, the output terminal of operational amplifier A MP2 connects the grid of NMOS pipe M2, the drain electrode of the source electrode of the reverse input end connection NMOS pipe M3 of operational amplifier A MP3 and the basic pipe M31 of output circuit unit 13, the output terminal of operational amplifier A MP3 connects the grid of NMOS pipe M3.Because the characteristic of operational amplifier forces the drain-source voltage of NMOS pipe in input circuit unit 11 and the output circuit unit 12,13 to equate.The self-adaptive current mirror of present embodiment has two-way output, and the drain current of NMOS pipe M2 is exported I as the first via in the degeneration impedance regulon 14 Out1, the drain current of NMOS pipe M3 is as the second tunnel output I in the degeneration impedance regulon 15 Out2The two-way output current of present embodiment is the filling electric current, and the electric current of two-way output equates.
Two output circuit unit 12,13 structures are identical, and each output circuit unit respectively has three alternative NMOS pipes, can be implemented in the breadth length ratio adjustable extent that increases metal-oxide-semiconductor on the basis that at first guarantees little current precision, and the output current adjustable extent is heightened.All NMOS tube grids link to each other and insert the output terminal of operational amplifier A MP1 in input circuit unit 11 and the output circuit unit 12,13, source grounding, and it is identical to guarantee that all NMOS of input circuit unit and output circuit unit manage gate source voltage.Wherein, output circuit unit 12 is made up of NMOS pipe M21, M22, M23, M24 and switch SW 4, SW5, SW6, NMOS pipe M22, M23, M24 are the alternative pipe in the output circuit unit 12, its drain electrode all is connected with basic pipe M21 drain electrode by switch, controls its conducting or shutoff by switch SW 4, SW5, SW6 respectively.Output circuit unit 13 is made up of NMOS pipe M31, M32, M33, M34 and switch SW 7, SW8, SW9, NMOS pipe M32, M33, M34 are the alternative pipe in the output circuit unit 13, its drain electrode all is connected with basic pipe M31 drain electrode by switch, controls its conducting or shutoff by switch SW 7, SW8, SW9 respectively.
Voltage prosecution unit 16 is by two voltage comparator COMP1, COMP2, and three Sheffer stroke gate G1, G2, G3 and three rest-set flip-flop T1, T2, T3 form.Wherein, the positive input (V of two voltage comparator COMP1, COMP2 GateEnd) output terminal of equal concatenation operation amplifier AMP1, the positive input V of voltage comparator COMP1 GateDetect the gate source voltage of NMOS pipe in input circuit unit 11 and two output circuit units 12,13, reverse input end connects a default high position and judges voltage V Refh, the comparison signal Vch of output is input to the input end of three Sheffer stroke gate G1, G2, G3.The positive input of voltage comparator COMP2 detects the grid voltage V of NMOS pipe in input circuit unit 11 and two output circuit units 12,13 equally Gate, reverse input end connects default low level and judges voltage V Refl, the comparison signal Vcl of output is input to the R input end of rest-set flip-flop T1, T2, T3.
Reset/set signal RES is input to the reset/set end of three Sheffer stroke gate G1, G2, G3 and three rest-set flip-flop T1, T2, T3.Sheffer stroke gate G1 has two input ends, connects Vch signal and RES signal respectively, and the logic determines result is input to the S input end of rest-set flip-flop T1, and rest-set flip-flop T1 sends control signal V Ctr1The break-make of gauge tap SW1, SW4, SW7, thus control the conducting of alternative pipe M12, M22, M32 or end the adjusting output current scope.
Sheffer stroke gate G2 has three input ends, meets the output V of Vch signal, RES signal and rest-set flip-flop T1 respectively Ctr1Signal is input to the S input end of rest-set flip-flop T2 with the logic determines result, and rest-set flip-flop T2 sends control signal V Ctr2The break-make of gauge tap SW2, SW5, SW8, thus control the conducting of alternative pipe M13, M23, M33 or end the adjusting output current scope.
Sheffer stroke gate G3 has four input ends, meets the output V of Vch signal, RES signal, rest-set flip-flop T1 respectively Ctr1The output V of signal and rest-set flip-flop T2 Ctr2Signal is input to the S input end of rest-set flip-flop T3 with the logic determines result, and rest-set flip-flop T3 sends control signal V Ctr3The break-make of gauge tap SW3, SW6, SW9, thus control the conducting of alternative pipe M14, M24, M34 or end the adjusting output current scope.
Because operational amplifier A MP1 forces NMOS pipe M11, the M12 of the input circuit unit that inserts its positive input, the drain-source voltage of M13, M14 to equal to insert the reference voltage V of its reverse input end Ref, V is promptly arranged Ds=V Ref, so suitable reference voltage V is set RefTo make the NMOS in the input circuit unit 11 manage M11, M12, M13, M14 at full input current I RefBe operated in linear zone in the scope.As input current I RefWhen the drain electrode of NMOS pipe M11, M12, M13, M14 flows into, the gate source voltage V of NMOS pipe M11, M12, M13, M14 under the adjusting of operational amplifier A MP1 GsWill be along with I RefVariation and change.
The NMOS that forces the drain-source voltage of the NMOS pipe of connected output circuit unit to equal input circuit unit respectively owing to operational amplifier A MP2, AMP3 manages again, so the metal-oxide-semiconductor in the output circuit unit 12,13 also is compelled to be operated in linear zone.
For the NMOS plumber who forces input circuit unit and output circuit unit does at linear zone, according to the MOS transistor output characteristics as can be known, as long as V DsEnough little and when meeting formula (4) metal-oxide-semiconductor just be operated in linear zone.As seen from formula (4), V DsValue more little, V GsUsable range just big more, the transistor current scope that obtains is also just wide more, takes all factors into consideration factors such as efficient, precision and interference, gets reference voltage V in this example Ref=0.4V;
For NMOS pipe M11, M12, M13, M14, because V GsMinimum value must guarantee that metal-oxide-semiconductor is operated in linear zone, be operated in the condition of linear zone according to formula (4) metal-oxide-semiconductor, V is arranged herein Ds=V Ref, can get:
V gs≥V ref+V th (6)
Again because as can be known according to the MOS device property, the supply voltage when the gate source voltage maximum is no more than device work, supply voltage is V herein DD, promptly have:
V gs≤V DD (7)
Composite type (6) and formula (7) obtain the gate source voltage V of NMOS pipe GsMaximum operating range be:
V ref+V th≤V gs≤V DD (8)
According to the boundary condition of formula (5) metal-oxide-semiconductor saturation region and linear zone, can get again:
V ds=V gs-V th=V ref (9)
Convolution (3) and (9) obtain minimum input current I Ref (min)For:
I ref ( min ) = 1 2 μ C ox W L V ref 2 - - - ( 10 )
And work as V Gs=V DDThe time, NMOS pipe input current also reaches maximal value I Ref (max):
I ref ( max ) = 1 2 μ C ox W L [ 2 ( V DD - V th ) V ref - V ref 2 ] - - - ( 11 )
Input current I has been pointed out in formula (10) and (11) RefTheoretical maximum magnitude, if be multiplied by the multiplying power of current mirror respectively, just draw the theoretical maximum adjustable scope of output current of output circuit unit 12,13.
According to formula (8), a high position is judged voltage V as can be known again RefhJudge voltage V with low level ReflTheoretical value be:
V refh=V DD
V refl=V ref+V th
Consider under the practical environment V DD, V ThAnd V RefThere are fluctuation and error in the capital, so will be the pre-made allowance of correlated error under actual conditions, gets:
V ref+V th<V refl<V refh<V DD (12)
V RefhWith V ReflDifference need at least simultaneously to satisfy and work as V GsGreater than V RefhAnd V behind the alternative metal-oxide-semiconductor in parallel GsCan be less than V Refl, and work as V GsLess than V ReflAnd disconnect V behind the alternative metal-oxide-semiconductor GsCan be greater than V Refh
Because transistor under a breadth length ratio, is worked as V GsWhen rising to maximal value, its electric current fan-out capability also reaches maximal value I Ref (max)When dropping to minimum value, its electric current fan-out capability also reaches minimum value I Ref (min)Formula (10) has proved that with (11) output current is only relevant with breadth length ratio, also shows to change the scope that breadth length ratio can change output current really, promptly at V GsWhen rising to maximal value and electric current fan-out capability and also reaching maximal value, in time increase breadth length ratio, if keep the constant and V of electric current this moment DsAlso constant, according to formula (3), V GsReduce corresponding, also just widened the output current upper limit; And at V GsWhen dropping to minimum value and electric current fan-out capability and also reaching minimum value, in time reduce breadth length ratio, if keep the constant and V of electric current this moment DsAlso constant, according to formula (3), V GsWith corresponding increase, also further widened the output current lower limit.
Theoretic electric current maximum magnitude has only been pointed out in formula (10) and (11), and reason is V GsMinimum and maximum value all adopt theoretical value.In actual applications, fluctuation and interference etc. always exist, and also can not ignore these factors in the design.Therefore, after taking all factors into consideration correlative factor, this routine V GsMaximal value be set at 80% of current mirror operating voltage, i.e. V Gs (max)=0.8V DDAnd this routine V GsMinimum value be set at (V Ref+ V Th) and the basis on increase by 25%, i.e. V Gs (min)=1.25* (V Ref+ V Th); This example is got V Th=0.8V (NMOS), V Ref=0.4V, V DD=5V, then V Gs (max)=4V, V Gs (min)=1.5V.If high-order judgement voltage V Refh=V Gs (max), low level is judged voltage V Refl=V Gs (min)
Since in the present embodiment in input circuit unit 11 and the output circuit unit 12,13 grid voltage, drain voltage, the source voltage of all metal-oxide-semiconductors identical respectively, then the output current of present embodiment current mirror is fully by their breadth length ratio ratio decision.
According to formula (4), can get I RefThe minimum value formula:
I ref ( min ) = 1 2 μ C ox W L [ 2 ( V gs - V th ) V ds - V ds 2 ] = 1 2 μ C ox W L [ 2 ( V gs ( min ) - V th ) V ref - V ref 2 ] - - - ( 13 )
According to formula (4), draw I RefThe maximal value formula:
I ref ( max ) = 1 2 μ C ox W L [ 2 ( V gs - V th ) V ds - V ds 2 ] = 1 2 μCox W L [ 2 ( V gs ( max ) - V th ) V ref - V ref 2 ] - - - ( 14 )
Get μ nC Ox=0.088mA/V 2, the threshold voltage V of NMOS pipe Th=0.8V, V Ref=0.4V, V Gs (max)=4V, V Gs (min)=1.5V, high-order judgement voltage V Refh=V Gs (max)=4V, low level is judged voltage V Gs (min)=1.5V.
The breadth length ratio of the metal-oxide-semiconductor in the input circuit unit 11 is provided with as follows:
(W/L) M11=12/4;(W/L) M12=(12/4)*3;(W/L) M13=(12/4)*8;(W/L) M14=(12/4)*8;
The breadth length ratio of the metal-oxide-semiconductor in the output circuit unit 12 is provided with as follows:
(W/L) M21=(12/4)*15;(W/L) M22=(12/4)*3*15;(W/L) M23=(12/4)*8*15;(W/L) M24=(12/4)*8*15;
The breadth length ratio of the metal-oxide-semiconductor in the output circuit unit 13 is provided with as follows:
(W/L) M31=(12/4)*15;(W/L) M32=(12/4)*3*15;(W/L) M33=(12/4)*8*15;(W/L) M34=(12/4)*8*15。
According to formula (13) and (14), and above each metal-oxide-semiconductor breadth length ratio ratio, can calculate and derive the variation that each breadth length ratio is adjusted pairing current value and state.
The course of work of present embodiment is as follows: when just powering on, make all switches in input circuit unit 11 and two output circuit units all be in off-state by reset/set signal RES, only NMOS pipe M11, M21, M31 conducting, this moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M 11=12/4, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21=(12/4) * 15, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31=(12/4) * 15, this moment, the range of current of input circuit unit was I Ref (min)=52.8 μ A, I Ref (max)=316 μ A, the range of current of output circuit unit is I Out (min)=0.8mA, I Out (max)=4.75mA.
Input current I RefAfter, the gate source voltage V of NMOS pipe M11, M21, M31 under the effect of operational amplifier A MP1 GsChange thereupon.Voltage prosecution unit 16 passes through V GateEnd detects NMOS pipe M11, the M21 of conducting, the gate source voltage V of M31 GsIf V Gs>V Refh, then send gating signal V by voltage comparator COMP1, Sheffer stroke gate G1 and rest-set flip-flop T1 Ctr1, make switch SW 1, SW4, SW7 closure, then NMOS pipe M12, M22, M32 conducting have increased breadth length ratio, preserve current state simultaneously.This moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M11+ (W/L) M12=(12/4) * 4, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21+ (W/L) M22=(12/4) * 15*4, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31+ (W/L) M32=(12/4) * 15*4.Do not changing input current I RefSituation under V GsReduced, expanded the upper limit of output current.At this moment, the range of current of input circuit unit expands to I Ref (min)=52.8 μ A, I Ref (max)=1.26mA, the range of current of output circuit unit expands to I Out (min)=0.8mA, I Out (max)=19mA.
Voltage prosecution unit 16 detects V once more GateThe voltage of end, as still have V Gs>V Refh, then send gating signal V by voltage comparator COMP1, Sheffer stroke gate G2 and rest-set flip-flop T2 Ctr2, make switch SW 2, SW5, SW8 closure, then NMOS pipe M13, M23, M33 conducting increase breadth length ratio, preserve current state simultaneously.This moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M11+ (W/L) M12+ (W/L) M13=(12/4) * 12, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21+ (W/L) M22+ (W/L) M23=(12/4) * 15*12, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31+ (W/L) M32+ (W/L) M33=(12/4) * 15*12.Do not changing input current I RefSituation under V GsFurther reduced, further expanded the upper limit of output current.At this moment, the range of current of input circuit unit expands to I Ref (min)=52.8 μ A, I Ref (max)=3.8mA, the range of current of output circuit unit expands to I Out (min)=0.8mA, I Out (max)=57mA;
Voltage prosecution unit 16 detects V once more GateThe voltage of end, as still have V Gs>V Refh, then send gating signal V by voltage comparator COMP1, Sheffer stroke gate G3 and rest-set flip-flop T3 again Ctr3, make switch SW 3, SW6, SW9 closure, then NMOS pipe M14, M24, M34 conducting increase breadth length ratio, preserve current state simultaneously.This moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M11+ (W/L) M12+ (W/L) M13+ (W/L) M14=(12/4) * 20, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21+ (W/L) M22+ (W/L) M23+ (W/L) M24=(12/4) * 15*20, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31+ (W/L) M32+ (W/L) M33+ (W/L) M34=(12/4) * 15*20 is not changing input current I RefSituation under V GsFurther reduce, the upper limit of output current is widened once more.At this moment, the range of current of input circuit unit expands to I Ref (min)=52.8 μ A, I Ref (max)=6.33mA, the range of current of output circuit unit expands to I Out (min)=0.8mA, I Out (max)=95mA.
Voltage prosecution unit 16 detects V once more GateThe voltage of end, as still have V Gs>V Refh, then show input current I RefGreater than maximum operating currenbt, promptly exceed working range; As long as voltage prosecution unit 16 detects V GateThe voltage of end has V Refl<V Gs<V Refh, the attitude of then remaining stationary; Detect V as voltage prosecution unit 16 GateThe voltage of end has V Gs<V ReflIf then show input current I without any alternative pipe conducting this moment RefLess than minimum working current, promptly exceed working range.
Detect V as voltage prosecution unit 16 GateThe voltage of end has V Gs<V ReflIf this moment, whole alternative Guan Junyi were connected with basic pipe, then sent cut-off signals V by voltage comparator COMP2, Sheffer stroke gate G3 and rest-set flip-flop T3 Ctr3, switch SW 3, SW6, SW9 are disconnected, then NMOS pipe M14, M24, M34 end, and reduce breadth length ratio, preserve current state simultaneously.At this moment, the breadth length ratio of input circuit unit 11 is (W/L) 11=(W/L) M11+ (W/L) M12+ (W/L) M13=(12/4) * 12, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21+ (W/L) M22+ (W/L) M23=(12/4) * 15*12, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31+ (W/L) M32+ (W/L) M33=(12/4) * 15*12.Do not changing input current I RefSituation under improved V Gs, at this moment, the range of current of input circuit unit tapers to I Ref (min)=52.8 μ A, I Ref (max)=3.8mA, the range of current of output circuit unit tapers to I Out (min)=0.8mA, I Out (max)=57mA.
Voltage prosecution unit 16 detects V once more GateThe voltage of end, as still have V Gs<V Refl, then send and select cut-off signals V by voltage comparator COMP2, Sheffer stroke gate G2 and rest-set flip-flop T2 Ctr2, switch SW 2, SW5, SW8 are disconnected, then NMOS pipe M13, M23, M33 end, and reduce breadth length ratio, preserve current state simultaneously.This moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M11+ (W/L) M12=(12/4) * 4, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21+ (W/L) M22=(12/4) * 15*4, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31+ (W/L) M32=(12/4) * 15*4.Do not changing input current I RefSituation under improved V GsAt this moment, the range of current of input circuit unit tapers to I Ref (min)=52.8 μ A, I Ref (max)=1.26mA, the range of current of output circuit unit tapers to I Out (min)=0.8mA, I Out (max)=19mA.
Voltage prosecution unit 16 detects V once more GateThe voltage of end, as still have V Gs<V Refl, then send cut-off signals V by voltage comparator COMP2, Sheffer stroke gate G1 and rest-set flip-flop T1 Ctr1, switch SW 1, SW4, SW7 are disconnected, then NMOS pipe M12, M22, M32 end, and reduce breadth length ratio, preserve current state simultaneously.This moment, the breadth length ratio of input circuit unit 11 was (W/L) 11=(W/L) M11=12/4, the breadth length ratio of output circuit unit 12 is (W/L) 12=(W/L) M21=(12/4) * 15, the breadth length ratio of output circuit unit 13 is (W/L) 13=(W/L) M31=(12/4) * 15.At this moment, the range of current of input circuit unit tapers to I Ref (min)=52.8 μ A, I Ref (max)=316 μ A, the range of current of output circuit unit tapers to I Out (min)=0.8mA, I Out (max)=4.75mA.
Voltage prosecution unit 16 constantly detects V GateThe voltage of end is with detected V GsJudge voltage V with a default high position RefhJudge voltage V with low level ReflRelatively, if detected V GsBe higher than V Refh, then send gating signal, with corresponding switch closure, increase the NMOS pipe number of conducting, increase breadth length ratio; If detected V GsBe lower than V Refl, then send cut-off signals, corresponding switch is disconnected, reduce the NMOS pipe number of conducting, reduce breadth length ratio; If V Refl<V Gs<V Refh, then remain stationary.Closed or disconnection by gauge tap reaches the purpose of regulating range of current.
So, adopting current mirror of the present utility model, range of current obtains significantly to widen,
Realized wide input current scope: I Ref (min)=52.8 μ A, I Ref (max)=6.33mA.
Realized broad output current scope: I Out (min)=0.8mA, I Out (max)=95mA.
The breadth length ratio of NMOS pipe M2, M3 in this example in the degeneration impedance regulon 14,15 is W/L=1500/1.
Embodiment 2
Present embodiment as shown in Figure 7, present embodiment is in series by the two-stage current mirror.Module 100P, 200P, 300P have formed first order current mirror, and module 100N, 200N, 300N have formed second level current mirror.The structure of first order current mirror is substantially the same manner as Example 1, but the number of alternative pipe is kept to two, and the quantity of Sheffer stroke gate and rest-set flip-flop has respectively reduced one, and metal-oxide-semiconductor all adopts the PMOS pipe.
In the present embodiment, form the input circuit unit of first order current mirror by P5, P6, P7, P6, P7 are alternative pipe.Form the output circuit unit of first order current mirror by P1, P2, P3, P2, P3 are alternative pipe.Because the characteristic of PMOS pipe, input current is for drawing electric current, and corresponding output current is also for drawing electric current.Output current is the drain current of PMOS pipe P4, and this output current is as the input current of second level current mirror.
The structure of second level current mirror is identical with embodiment 1, and for irritating electric current, then also for irritating electric current, this two-way output current is as the output current of entire chip for the two-way output current of second level current mirror for second level current mirror for the output current of first order current mirror.But with respect to entire chip, the filling electric current of output is with respect to the electric current that draws of input, and its direction of current is reverse.Therefore, when the current mirror that adopts the even level current mirror series system formation tandem type shown in the present embodiment, and the adjacent level current mirror adopts different types of metal-oxide-semiconductor, and (previous stage adopts the NMOS pipe, and then the back one-level adopts PMOS to manage; In like manner, previous stage adopts the PMOS pipe, and then the back one-level adopts the NMOS pipe), can realize importing, output current oppositely, use more flexible.In addition, because input current in current mirror is direct with the proportional precision of output current and input circuit unit and output circuit unit in the ratio of metal-oxide-semiconductor relevant, adopt the circuit structure of tandem type, toatl proportion can be divided into multistage realization, the difficulty of dwindling scale tube symmetric design excessive in the time of can effectively overcoming the chip layout design of every grade of ratio, thus precision improved.
In this example, the design of the ratio of first order current mirror and second level current mirror is 15 times, so the toatl proportion of this routine current mirror is 225 times.Other parameter except that the PMOS pipe of this example is also identical with embodiment 1.For first order current mirror, owing to adopt the PMOS pipe, then formula (12) needs corresponding modify as follows:
|V ref|+|V th|<|V refl|<|V refh|<V DD (15)
Wherein | V Refh|=V DD-V REFH2, | V Refl|=V DD-V REFL2, | V Ref|=V DD-V REF2
The course of work of first order current mirror is as follows: when just powering on, the switch among module 100P, the 200P all is in off-state.During the electric current input, module 300P detects the grid voltage V of PMOS pipe P1, P7 GsIf, | V Gs|>| V Refh|, then export control signal and make switch SW 12 and SW10 closure, increase breadth length ratio, preserve current state simultaneously;
Module 300P detects grid voltage V once more GsIf still have | V Gs|>| V Refh|, then export control signal and make switch SW 13 and SW11 closure, increase breadth length ratio again, preserve current state simultaneously; If detected V GsBe in | V Refl|<| V Gs|<| V Refh|, the attitude of then remaining stationary;
If detected | V Gs|<| V Refl|, then send control signal, switch SW 13 and SW11 are disconnected, reduce breadth length ratio, preserve current state simultaneously; Detect V once more GsIf still have | V Gs|<| V Refl|, then send control signal, switch SW 12 and SW10 are disconnected, reduce breadth length ratio again, preserve current state simultaneously; If detected V GsBe in | V Refl|<| V Gs|<| V Refh|, the attitude of then remaining stationary.Because second level current-mirror structure and embodiment 1 are identical, no longer do specific descriptions here.
Embodiment 3
As shown in Figure 8, the present embodiment circuit structure is similar to Example 1, but structure is more simple, comprises an input circuit unit 11, an output circuit unit 12, a voltage prosecution unit 13 and a degeneration impedance regulon 14.Wherein input circuit unit 11 is made up of a basic switch SW 1 of managing M11, an alternative pipe M12 and being connected between this two NMOS pipes drain electrode; Output circuit unit 12 is made up of a basic switch SW 2 of managing M21, an alternative pipe M22 and being connected between this two NMOS pipes drain electrode.Structure among degeneration impedance regulon 14 and the embodiment 1 and be electrically connected all identical.Because the alternative pipe in input circuit unit 11 and the output circuit unit 12 has only one, corresponding, comparatively simple to the control of switch.The state of two switches is identical, or all is in off-state, or all is in closure state.So voltage prosecution unit 13 need not Sheffer stroke gate, include only two voltage comparator COMP1, COMP2 and a rest-set flip-flop T, same by the magnitude relationship between metal-oxide-semiconductor grid voltage in relatively input circuit unit and the output circuit unit and two reference voltages, come the break-make of gauge tap, change the metal-oxide-semiconductor breadth length ratio, thus the effect of adjusted range of current.The course of work of circuit is identical with embodiment 1, no longer does specific descriptions here.

Claims (9)

1. a self-adaptive current mirror is composed in series by several sub level current mirrors, it is characterized in that, each sub level current mirror comprises:
One input circuit unit, this input circuit unit is composed in parallel by at least one base transistor and at least one alternative transistor, and the drain electrode of base transistor connects an input current, is provided with switch between the alternative transistor AND gate base transistor;
Some output circuit units, each output circuit unit is composed in parallel by at least one base transistor and at least one alternative transistor, be provided with switch between the alternative transistor AND gate base transistor, the base transistor grid all interconnects in input circuit unit and the output circuit unit, and the source electrode of base transistor all interconnects in input circuit unit and the output circuit unit;
One voltage prosecution unit detects transistorized grid voltage in input circuit unit and the output circuit unit, compares with two voltage references presetting, according to the break-make of switch in comparative result control input circuit unit and the output circuit unit.
2. self-adaptive current mirror according to claim 1 is characterized in that, base transistor has identical threshold voltage with alternative transistor in described input circuit unit and the output circuit unit.
3. self-adaptive current mirror according to claim 1 and 2, it is characterized in that, the drain electrode of base transistor connects an input end of first operational amplifier in the described input circuit unit, another input end of first operational amplifier connects a reference voltage, and the output terminal of first operational amplifier connects the grid of base transistor in the described input circuit unit.
4. self-adaptive current mirror according to claim 1 and 2, it is characterized in that, the drain electrode of base transistor is by a degeneration impedance regulon output current in the described output circuit unit, described degeneration impedance regulon is made up of second operational amplifier and the first transistor, the drain electrode of base transistor in the input termination input circuit unit of described second operational amplifier, the drain electrode of base transistor in the source electrode of another input termination the first transistor of second operational amplifier and the output circuit unit, the grid of the output termination the first transistor of second operational amplifier.
5. self-adaptive current mirror according to claim 4 is characterized in that, the input circuit unit of described sub level current mirror and the transistor in the output circuit unit and the first transistor are enhancement mode NMOS pipe or enhancement mode PMOS pipe;
The input circuit unit of described sub level current mirror and the transistor in the output circuit unit are if NMOS, then its source ground;
The input circuit unit of described sub level current mirror and the transistor in the output circuit unit are if PMOS, and then its source electrode connects the current mirror operating voltage.
6. self-adaptive current mirror according to claim 5 is characterized in that, the input circuit unit of adjacent two sub level current mirrors is different with the transistorized conduction type in the output circuit unit.
7. self-adaptive current mirror according to claim 1, it is characterized in that, described voltage prosecution unit comprises first voltage comparator, second voltage comparator, several rest-set flip-flops and/or several Sheffer stroke gates, wherein first voltage comparator compares the transistorized grid voltage in the input circuit unit and first voltage reference, if grid voltage is greater than first voltage reference, then the switch in input circuit unit and/or output circuit unit sends control signal by rest-set flip-flop and/or Sheffer stroke gate, makes switch closure;
Second voltage comparator compares the transistorized grid voltage in the input circuit unit and second voltage reference, if grid voltage is less than second voltage reference, then the switch in input circuit unit and/or output circuit unit sends control signal by rest-set flip-flop and/or Sheffer stroke gate, and switch is disconnected.
8. according to right 7 described self-adaptive current mirrors, it is characterized in that, described first voltage reference is less than the operating voltage of current mirror, described second voltage reference is greater than transistor threshold voltage sum in described reference voltage and the input circuit unit, and second voltage reference is less than first voltage reference.
9. self-adaptive current mirror according to claim 1 is characterized in that the transistor in described input circuit unit and the output circuit unit is operated in linear zone.
CN2010202736657U 2010-07-28 2010-07-28 Adaptive current mirror Expired - Lifetime CN201765527U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2010202736657U CN201765527U (en) 2010-07-28 2010-07-28 Adaptive current mirror

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2010202736657U CN201765527U (en) 2010-07-28 2010-07-28 Adaptive current mirror

Publications (1)

Publication Number Publication Date
CN201765527U true CN201765527U (en) 2011-03-16

Family

ID=43718136

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2010202736657U Expired - Lifetime CN201765527U (en) 2010-07-28 2010-07-28 Adaptive current mirror

Country Status (1)

Country Link
CN (1) CN201765527U (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101893910A (en) * 2010-07-28 2010-11-24 苏州日月成科技有限公司 Self-adaptive current mirror
CN103186161A (en) * 2011-12-28 2013-07-03 国民技术股份有限公司 Current mirror circuit
CN108572690A (en) * 2018-07-25 2018-09-25 上海艾为电子技术股份有限公司 A kind of current mirroring circuit
CN110234188A (en) * 2019-05-08 2019-09-13 深圳市富满电子集团股份有限公司 The self shifter of LED drive chip adjusts circuit
CN110855243A (en) * 2019-11-29 2020-02-28 湖南国科微电子股份有限公司 Current source circuit and annular voltage-controlled oscillator
CN111369932A (en) * 2018-12-24 2020-07-03 北京新岸线移动多媒体技术有限公司 Driving method and driving circuit of display device
CN113075953A (en) * 2020-01-06 2021-07-06 中芯国际集成电路制造(上海)有限公司 Current source
CN114142578A (en) * 2022-01-30 2022-03-04 深圳英集芯科技股份有限公司 EOC current setting circuit, chip and electronic equipment
CN115015619A (en) * 2022-08-10 2022-09-06 苏州聚元微电子股份有限公司 Current detection circuit and parameter determination method thereof
CN116594466A (en) * 2023-07-17 2023-08-15 深圳市思远半导体有限公司 Voltage subtracting circuit and circuit structure

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101893910B (en) * 2010-07-28 2012-05-23 苏州日月成科技有限公司 Self-adaptive current mirror
CN101893910A (en) * 2010-07-28 2010-11-24 苏州日月成科技有限公司 Self-adaptive current mirror
CN103186161A (en) * 2011-12-28 2013-07-03 国民技术股份有限公司 Current mirror circuit
CN103186161B (en) * 2011-12-28 2015-10-28 国民技术股份有限公司 A kind of current mirror circuit
CN108572690B (en) * 2018-07-25 2024-04-02 上海艾为电子技术股份有限公司 Current mirror circuit
CN108572690A (en) * 2018-07-25 2018-09-25 上海艾为电子技术股份有限公司 A kind of current mirroring circuit
CN111369932A (en) * 2018-12-24 2020-07-03 北京新岸线移动多媒体技术有限公司 Driving method and driving circuit of display device
CN110234188A (en) * 2019-05-08 2019-09-13 深圳市富满电子集团股份有限公司 The self shifter of LED drive chip adjusts circuit
CN110855243A (en) * 2019-11-29 2020-02-28 湖南国科微电子股份有限公司 Current source circuit and annular voltage-controlled oscillator
CN113075953A (en) * 2020-01-06 2021-07-06 中芯国际集成电路制造(上海)有限公司 Current source
CN114142578A (en) * 2022-01-30 2022-03-04 深圳英集芯科技股份有限公司 EOC current setting circuit, chip and electronic equipment
CN114142578B (en) * 2022-01-30 2022-04-26 深圳英集芯科技股份有限公司 EOC current setting circuit, chip and electronic equipment
CN115015619A (en) * 2022-08-10 2022-09-06 苏州聚元微电子股份有限公司 Current detection circuit and parameter determination method thereof
CN115015619B (en) * 2022-08-10 2022-12-06 苏州聚元微电子股份有限公司 Current detection circuit and parameter determination method thereof
CN116594466A (en) * 2023-07-17 2023-08-15 深圳市思远半导体有限公司 Voltage subtracting circuit and circuit structure

Similar Documents

Publication Publication Date Title
CN101893910B (en) Self-adaptive current mirror
CN201765527U (en) Adaptive current mirror
CN1777026B (en) Voltage comparator circuit with symmetric circuit topology
CN101500358B (en) Output current compensation circuit of LED driving circuit
CN106774580B (en) A kind of LDO circuit of fast transient response high PSRR
CN102045035A (en) Low-power consumption broadband high-gain high-swing rate single-level operation transconductance amplifier
US20120001605A1 (en) Differential amplifier circuit and series regulator
CN112014623B (en) Current sampling circuit and power supply changer
US6285256B1 (en) Low-power CMOS voltage follower using dual differential amplifiers driving high-current constant-voltage push-pull output buffer
CN104615184B (en) A kind of CMOS reference current and reference voltage generating circuit
US7498865B2 (en) Semiconductor integrated circuit with reduced speed variations
US10491119B2 (en) Combined high side and low side current sensing
US7683687B2 (en) Hysteresis characteristic input circuit including resistors capable of suppressing penetration current
JP4014383B2 (en) High precision differential switched current source
US6437610B1 (en) High-speed output driver
CN107066024A (en) A kind of low power consumption high-precision non-bandgap reference voltage source
US8063689B2 (en) Output stage system
CN109818257B (en) CMOS (complementary Metal oxide semiconductor) process laser driving circuit
CN101859160B (en) Band-gap reference source of ultra-low power supply voltage
US20070205810A1 (en) Switched gate current driver
CN101825910B (en) Current source device capable of regulating current intensity
JP2005303830A (en) Differential output circuit
CN201035440Y (en) Current mirror
US8624628B1 (en) Adjustable level shifter
US9563222B2 (en) Differential reference signal distribution method and system

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
CX01 Expiry of patent term
CX01 Expiry of patent term

Granted publication date: 20110316