CN1834790A - Method of mfg. lower substrate of LCD device by using three masks - Google Patents
Method of mfg. lower substrate of LCD device by using three masks Download PDFInfo
- Publication number
- CN1834790A CN1834790A CN 200610076368 CN200610076368A CN1834790A CN 1834790 A CN1834790 A CN 1834790A CN 200610076368 CN200610076368 CN 200610076368 CN 200610076368 A CN200610076368 A CN 200610076368A CN 1834790 A CN1834790 A CN 1834790A
- Authority
- CN
- China
- Prior art keywords
- layer
- metal level
- thickness
- metal
- graphical
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Abstract
The invention discloses a method for making lower substrate of a liquid crystal unit by three masks, comprising the steps of: forming in turn a first patternized metal layer, an insulating layer, a semiconductor layer and a second metal layer on a substrate; using primary exposure-development process to make the second metal layer have different thicknesses; forming a flat layer on the second metal layer and etching the flat layer to partially expose the second metal layer; and finally forming a patternized transparent electrode layer on the second metal layer. It can reduce manufacturing time.
Description
Technical field
The present invention relates to a kind of method for making of down base plate for liquid crystal display device, refer in particular to a kind of method for making of utilizing the down base plate for liquid crystal display device of three road masking process making.
Background technology
Liquid crystal indicator is compared to traditional iconoscope monitor, has low power consumption, advantage that volume is little and radiationless.Thin Film Transistor-LCD yet (TFT-LCD) costs an arm and a leg, especially on little shadow process of LCD thin film transistor (TFT) array, because can't effectively required mask number be reduced as much as possible, reduce manufacturing cost and can't use up a step ground.
In the known method for manufacturing thin film transistor array substrate, five road mask (photoetching) technologies more commonly.Wherein, the first road masking process is to be used for defining the first metal layer, to form the members such as grid of scan wiring and thin film transistor (TFT).The second road masking process is channel layer and the ohmic contact layer that defines thin film transistor (TFT).The 3rd road masking process is to be used for defining second metal level, to form the members such as source/drain of data wiring and thin film transistor (TFT).The 4th road masking process is to be used for passivation layer patternization.And the 5th road masking process is to be used for the transparency conducting layer patterning, and forms pixel electrode.
Yet, along with the development trend of Thin Film Transistor-LCD, and will face many problems towards the large scale making, for example yield reduces and production capacity descends or the like.If therefore can reduce employed mask number in the thin film transistor (TFT) making, promptly reduce the exposure engineering number of times that thin-film transistor element is made, just can reduce manufacturing time, increase production capacity, and then reduce manufacturing cost.
In the manufacturing of liquid crystal display panel of thin film transistor,, therefore need the thin-film transistor array base-plate technology of wanting to reduce the mask passage badly at present because photoetching process is very expensive.
Summary of the invention
The technical problem to be solved in the present invention is: a kind of manufacture method of down base plate for liquid crystal display device is provided, to reduce the mask number of the required use of technology, improves the above-mentioned defective of prior art.
Technical solution of the present invention is: a kind of manufacture method of down base plate for liquid crystal display device comprises the steps: to provide a substrate; Form a graphical the first metal layer, an insulation course and semi-conductor layer on this substrate, wherein this graphical the first metal layer is between this insulation course and this substrate; Form one second metal level in this semiconductor layer top; Apply a photoresist in this second metal level; Utilize primary exposure-development process to make this photoresist have first thickness and second thickness, and this first thickness and this second thickness are inequality; This photoresist of etching and this second metal level, to form graphical second metal level, this graphical second metal level has the 3rd thickness and the 4th thickness, and the 3rd thickness and the 4th thickness are inequality; On this second metal level, apply a macromolecule layer; Irradiation this macromolecule layer that hardens is to form a flatness layer; This flatness layer of etching is with this graphical second metal level of expose portion; Form a patternized transparent electrode layer in this flatness layer and this graphical second layer on surface of metal.
Method of the present invention, it more comprises a step, after this graphical second metal level forms, forms a passivation layer earlier in this graphical second layer on surface of metal.The inventive method, it more comprises a step, after the macromolecule layer sclerosis, removes unhardened macromolecule layer earlier.Method of the present invention, wherein step (F) etching mode can be any etching mode, is preferably dry etching or wet etching.Method of the present invention, wherein this step (I) etching mode can be any etching mode, is preferably dry etching.Method of the present invention, wherein exposure can be any light source that is used to expose, and is preferably irradiating ultraviolet light.Method of the present invention, wherein irradiation can be any light source that is used for irradiation, is preferably irradiating ultraviolet light.Method of the present invention, wherein the part the first metal layer is the grid of a thin film transistor (TFT), the part the first metal layer is an electrode of an auxiliary capacitor.Method of the present invention, wherein part second metal level is an electrode of an auxiliary capacitor, part second metal level is the one source pole or a drain electrode of thin film transistor (TFT).Method of the present invention, wherein substrate can be the substrate of any thin film transistor (TFT), is preferably glass.Method of the present invention, wherein insulation course can be the insulation course of any thin film transistor (TFT), is preferably monox or silicon nitride.Method of the present invention, wherein semiconductor layer can be the semiconductor layer of any thin film transistor (TFT), is preferably amorphous silicon layer.Method of the present invention, it more comprises a step, forms an ohmic contact layer in the semiconductor layer top layer, and this ohmic contact layer is preferably N
+Amorphous silicon layer.Method of the present invention, wherein transparent electrode layer can be any transparent electrode layer in liquid crystal indicator, is preferably IZO layer or ITO layer.In the method for the present invention, the 3rd thickness of this graphical second metal level and the difference in height of the 4th thickness do not limit, and are preferably about 1000 dusts.
Thus, the present invention only needs three road masking process, can make down base plate for liquid crystal display device.Because exposure engineering number of times reduces, so can reduce manufacturing time, increases production capacity, and then reduces manufacturing cost.In addition, method of the present invention is also applicable to the down base plate for liquid crystal display device of the source/drain of Any shape design.
Description of drawings
Fig. 1 (a)~Fig. 1 (h) is the method flow diagram of the present invention's one specific embodiment.
The drawing reference numeral explanation:
First photoresist layer, 44 passivation layers, 46 second photoresist layers 48
Embodiment
Embodiment one
See also Fig. 1 (a) to 1 (h), be the method flow synoptic diagram of the embodiment of the invention one.
The formed thin film transistor (TFT) of present embodiment method (TFT) is island bottom grid (bottom gate) type thin film transistor (TFT).Shown in Fig. 1 (a), a substrate 30 at first is provided, wherein substrate 30 can be glass, quartz or plastic cement.Then, on substrate 30, form a graphical the first metal layer 32, an insulation course 34, semi-conductor layer 36 and an ohmic contact layer 38 in regular turn.Wherein, the first metal layer 32 is as the grid of thin film transistor (TFT) (TFT), and also having part the first metal layer 32 in addition is an electrode of an auxiliary capacitor.The material of this first metal 32 can be aluminium (Al), tungsten (W), chromium (Cr), copper (Cu), titanium (Ti), titanium nitride (TiNx), aluminium alloy, evanohm or molybdenum (Mo) the single or multiple lift structure that metal constituted.Insulation course 34 can be monox (SiOx), silicon nitride (SiNy) or silicon oxynitride (Silicon oxynitride).Semiconductor layer 36 can be amorphous silicon layer (α-Si, amorphous silicon).Ohmic contact layer 38 can be by doped semiconductor, and for example n+-Si (n-type doped silicon) constitutes.
Then, shown in Fig. 1 (b), above ohmic contact layer 38, form one second metal level 42 and one first photoresist layer 44 in regular turn, and, utilize 100 pairs first photoresist layers 44 of intermediate tone mask (halftone) to expose and etching, make first photoresist layer 44 produce difference of height.Therefore, in infrabasal plate, the height of contact region 60 is high than other parts of infrabasal plate.Photoresist 44 has first thickness (d1) and second thickness (d2) in the present embodiment, and first thickness is than second thickness (d2) little (consulting Fig. 1 (c)).
Because the utilization of intermediate tone mask 100 makes first photoresist layer 44 can reach the purpose that same mask exposure developing process promptly forms the concavo-convex photoresist layer of two zones of different thickness.Then, again first photoresist layer 44 is carried out etching and just can form concavo-convex second metal level 42 with two zones of different thickness.The material of second metal level 42 can be the single or multiple lift structure that aluminium, tungsten, chromium, copper, titanium, titanium nitride, aluminium alloy, evanohm or molybdenum constitute as the first metal layer 32.The exposure light source of present embodiment is a ultraviolet light.
Then, shown in Fig. 1 (d), etching first photoresist layer 44 and second metal level 42 are to form graphical second metal level 42.Graphical second metal level 42 has the 3rd thickness (d3) and the 4th thickness (d4), and the 3rd thickness (d3) is less than the 4th thickness (d4), thus, make second metal level 42 form differences in height (d), and then make other part height of aspect ratio infrabasal plate of the contact region 60 of infrabasal plate.In the present embodiment, the difference in height of second metal level 42 (d) is about 1000 , and predetermined second metal level 42 as contact region 60 is highly for the highest.In the present embodiment, part second metal level 42 of graphical second metal level 42 can be used as another electrode of auxiliary capacitor, and part second metal level can be used as the source electrode or the drain electrode of thin film transistor (TFT).
Then, shown in Fig. 1 (e), on second metal level 42, form a passivation layer 46.Then, apply second smooth photoresist layer 48 of one deck and irradiation sclerosis again on passivation layer 46, wherein this second photoresist layer material can be macromolecule layer photoresist or organic material (consulting Fig. 1 (f)).The second photoresist layer material of present embodiment can be the high fluidity photoresist.
Then, shown in Fig. 1 (g), do comprehensive eat-backing with expose portion second metal level 42 with dry etching.Because the difference in height (d) of second metal level 42 is about 1000 , and predetermined second metal level 42 as contact region 60 is highly for the highest.Therefore, comprehensive when eat-backing second photoresist layer 48, being positioned at predetermined part second metal level 42 as contact region 60 can firstly appear out from.In the present embodiment, the etching selection ratio of the 48 pairs of passivation layers 46 of second photoresist layer after the sclerosis is 1: 5, and is etching terminal to touch second metal level 42, and defines contact hole 62 (contact hole).
Because the position of contact region 60 is the highest, therefore, can utilizes comprehensive eat-backing second metal level 42 that is positioned at contact region 60 to be come out form contact hole 62 in the present embodiment, and not need to define contact hole via photoetching process again.
Then, remove the second remaining photoresist layer 48 (the photosensitive high polymer layer of sclerosis), the passivation layer 46 under the second remaining photoresist layer 48 still exists.Shown in Fig. 1 (h), go up formation one patternized transparent electrode layer 50 in passivation layer 46 and contact hole 62 (second metal level, 44 surperficial exposed portions serve).This transparent electrode layer can be IZO layer or ITO layer.
The manufacture method that present embodiment provided only need be carried out the making that Patternized techniques such as the photoetching, etching of three road masks are finished down base plate for liquid crystal display device, to reach the effect that the substrate yield promotes, it is applied to various liquid crystal indicator and more reaches the benefit of guaranteeing display quality.
Embodiment two
The step of present embodiment method, material are all identical with embodiment one, and the source/drain shape of removing thin film transistor (TFT) is different from embodiment one.The thin film transistor (TFT) of present embodiment is the thin film transistor (TFT) of U type (U type).Formed U type thin film transistor (TFT) and other related elements by the inventive method, can effectively be increased the Ion electric current and the aperture opening ratio of thin film transistor (TFT) again.Same, the manufacture method of present embodiment only need be carried out Patternized techniques such as the photoetching, etching of three road masks, finish the making of down base plate for liquid crystal display device, and reach the effect that the substrate yield promotes, it is applied to various liquid crystal indicator and more reaches the benefit of guaranteeing display quality.
Though the present invention discloses with specific embodiment; but it is not in order to limit the present invention; any those skilled in the art; the displacement of the equivalent assemblies of under the prerequisite that does not break away from design of the present invention and scope, having done; or, all should still belong to the category that this patent is contained according to equivalent variations and modification that scope of patent protection of the present invention is done.
Claims (17)
1. the manufacture method of a down base plate for liquid crystal display device may further comprise the steps:
(A) provide a substrate;
(B) form a graphical the first metal layer, an insulation course and semi-conductor layer on this substrate, wherein this graphical the first metal layer is between this insulation course and this substrate;
(C) form one second metal level in this semiconductor layer top;
(D) apply a photoresist in this second metal level;
(E) utilize primary exposure-development process to make this photoresist have first thickness and second thickness, and this first thickness and this second thickness are inequality;
(F) this photoresist of etching and this second metal level, to form graphical second metal level, this graphical second metal level has the 3rd thickness and the 4th thickness, and the 3rd thickness and the 4th thickness are inequality;
(G) on this graphical second metal level, apply a macromolecule layer;
(H) irradiation this macromolecule layer that hardens is to form a flatness layer;
(I) this flatness layer of etching is with this second metal level of expose portion; And
(J) form a patternized transparent electrode layer in this flatness layer and this graphical second layer on surface of metal.
2. the method for claim 1 is characterized in that, more comprises a step, is after this graphical second metal level forms, and forms a passivation layer earlier in this graphical second layer on surface of metal.
3. the method for claim 1 is characterized in that, this step (F) etching is dry etching or wet etching.
4. the method for claim 1 is characterized in that, this exposure is irradiating ultraviolet light.
5. the method for claim 1 is characterized in that, wherein this first metal layer of part is the grid of a thin film transistor (TFT).
6. the method for claim 1 is characterized in that, wherein this first metal layer of part is an electrode of an auxiliary capacitor.
7. the method for claim 1 is characterized in that, wherein this second metal level of part is an electrode of an auxiliary capacitor.
8. the method for claim 1 is characterized in that, this step (I) etching is a dry etching.
9. the method for claim 1 is characterized in that, this substrate is a glass.
10. the method for claim 1 is characterized in that, this insulation course is monox or silicon nitride.
11. the method for claim 1 is characterized in that, wherein this second metal level of part be a thin film transistor (TFT) a one source pole or drain electrode.
12. the method for claim 1 is characterized in that, this semiconductor layer is an amorphous silicon layer.
13. the method for claim 1 is characterized in that, more comprises a step, is to form ohmic contact layer in this semiconductor layer top layer.
14. method as claimed in claim 13 is characterized in that, this ohmic contact layer is N
+Amorphous silicon layer.
15. the method for claim 1 is characterized in that, this transparent electrode layer is IZO layer or ITO layer.
16. the method for claim 1 is characterized in that, is to use intermediate tone mask in this exposure imaging technology.
17. the method for claim 1 is characterized in that, the 3rd thickness and the 4th thickness differ about 1000 dusts.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2006100763681A CN100456139C (en) | 2006-04-20 | 2006-04-20 | Method of mfg. lower substrate of LCD device by using three masks |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2006100763681A CN100456139C (en) | 2006-04-20 | 2006-04-20 | Method of mfg. lower substrate of LCD device by using three masks |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1834790A true CN1834790A (en) | 2006-09-20 |
CN100456139C CN100456139C (en) | 2009-01-28 |
Family
ID=37002593
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2006100763681A Active CN100456139C (en) | 2006-04-20 | 2006-04-20 | Method of mfg. lower substrate of LCD device by using three masks |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN100456139C (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7601552B2 (en) | 2007-03-14 | 2009-10-13 | Au Optronics Corporation | Semiconductor structure of liquid crystal display and manufacturing method thereof |
CN101419973B (en) * | 2008-11-13 | 2011-06-08 | 信利半导体有限公司 | TFT pixel construction implemented by third photo etching and manufacturing method thereof |
CN101435994B (en) * | 2008-12-09 | 2011-06-15 | 彩虹显示器件股份有限公司 | Even glue chromium plate optical filter turnover engraving process |
US8030652B2 (en) | 2007-08-29 | 2011-10-04 | Au Optronics Corporation | Pixel structure and fabricating method thereof |
CN102280408A (en) * | 2011-06-28 | 2011-12-14 | 深圳市华星光电技术有限公司 | Method for manufacturing thin film transistor matrix substrate and display panel |
CN102655116A (en) * | 2011-09-28 | 2012-09-05 | 京东方科技集团股份有限公司 | Manufacturing method for array substrate |
CN103885281A (en) * | 2014-03-06 | 2014-06-25 | 京东方科技集团股份有限公司 | Preparation method for light barrier base plate |
US10256261B2 (en) | 2017-08-21 | 2019-04-09 | Chunghwa Picture Tubes, Ltd. | Forming method of via hole and manufacturing method of pixel structure |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5523187A (en) * | 1994-12-20 | 1996-06-04 | Goldstar Co., Ltd. | Method for the fabrication of liquid crystal display device |
KR100816340B1 (en) * | 2001-08-27 | 2008-03-24 | 삼성전자주식회사 | Exposure mask for fabricating liquid crystal display and method for exposing substrate in fabricating liquid crystal display using the mask |
CN1324359C (en) * | 2003-05-28 | 2007-07-04 | 友达光电股份有限公司 | Planar displaying device and producing method thereof |
CN1327480C (en) * | 2005-01-26 | 2007-07-18 | 广辉电子股份有限公司 | Pixel structure, film transistor and mfg. method thereof |
CN100474090C (en) * | 2005-09-01 | 2009-04-01 | 友达光电股份有限公司 | Preparation method of thin film transistor matrix substrate |
-
2006
- 2006-04-20 CN CNB2006100763681A patent/CN100456139C/en active Active
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7601552B2 (en) | 2007-03-14 | 2009-10-13 | Au Optronics Corporation | Semiconductor structure of liquid crystal display and manufacturing method thereof |
US8030652B2 (en) | 2007-08-29 | 2011-10-04 | Au Optronics Corporation | Pixel structure and fabricating method thereof |
CN101419973B (en) * | 2008-11-13 | 2011-06-08 | 信利半导体有限公司 | TFT pixel construction implemented by third photo etching and manufacturing method thereof |
CN101435994B (en) * | 2008-12-09 | 2011-06-15 | 彩虹显示器件股份有限公司 | Even glue chromium plate optical filter turnover engraving process |
CN102280408A (en) * | 2011-06-28 | 2011-12-14 | 深圳市华星光电技术有限公司 | Method for manufacturing thin film transistor matrix substrate and display panel |
CN102655116A (en) * | 2011-09-28 | 2012-09-05 | 京东方科技集团股份有限公司 | Manufacturing method for array substrate |
CN102655116B (en) * | 2011-09-28 | 2014-03-26 | 京东方科技集团股份有限公司 | Manufacturing method for array substrate |
CN103885281A (en) * | 2014-03-06 | 2014-06-25 | 京东方科技集团股份有限公司 | Preparation method for light barrier base plate |
US10205049B2 (en) | 2014-03-06 | 2019-02-12 | Boe Technology Group Co., Ltd. | Manufacturing method for light barrier substrate |
US10256261B2 (en) | 2017-08-21 | 2019-04-09 | Chunghwa Picture Tubes, Ltd. | Forming method of via hole and manufacturing method of pixel structure |
Also Published As
Publication number | Publication date |
---|---|
CN100456139C (en) | 2009-01-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1313876C (en) | Method for manufacturing dot structure of thin film transistor liquid crystal display | |
US7679088B2 (en) | Thin-film transistor and fabrication method thereof | |
CN100456139C (en) | Method of mfg. lower substrate of LCD device by using three masks | |
US7799594B2 (en) | Thin film transistor array panel and method for manufacturing the same | |
CN1991539A (en) | Liquid crystal display device and method manufacturing same | |
KR20100040353A (en) | Array substrate for liquid crystal display device and manufacturing method thereof, liquid crystal display device having the same | |
KR100910445B1 (en) | Method for manufacturing array substrate | |
CN1892373A (en) | Thin film transistor substrate and fabricating method thereof | |
KR101051586B1 (en) | Method for manufacturing thin film transistor using two photo masks | |
CN101692439B (en) | Manufacturing method for a plurality of groups of substrates of thin-film transistor | |
CN1815321A (en) | Method for manufacturing down base plate for liquid crystal display device | |
CN1154174C (en) | Manufacture of planar display | |
KR100875801B1 (en) | Method for manufacturing bottom substrate of liquid crystal display device | |
CN1324665C (en) | Method for making self-alignment type thin-film transistor | |
KR101202982B1 (en) | The substrate for LCD and method for fabricating the same | |
JP3706033B2 (en) | Manufacturing method of matrix substrate for liquid crystal | |
CN101587861A (en) | Method for manufacturing thin film transistor array substrate | |
KR101458897B1 (en) | Thin film transistor array panel and manufacturing method of the same | |
CN101369095B (en) | Exposure manufacture process, production method of image element structure and semi-modulation type photomask using the same | |
KR101311334B1 (en) | An array substrate for LCD and method for fabricating thereof | |
US6168982B1 (en) | Manufacture of electronic devices comprising thin-film circuit elements | |
KR101217665B1 (en) | Array substrate for Liquid Crystall Display Device and methode for fabricating the same | |
KR20080053701A (en) | An array substrate for liquid crystal display device and method for fabrication thereof | |
CN1794074A (en) | Manufacturing method of film transistor matrix substrate | |
KR101073241B1 (en) | Liquid Crystal Display device and the fabrication method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
ASS | Succession or assignment of patent right |
Owner name: YOUDA PHOTOELECTRIC CO., LTD. Free format text: FORMER OWNER: GUANGHUI ELECTRONIC CO., LTD. Effective date: 20071123 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20071123 Address after: Hsinchu city of Taiwan Province Applicant after: AU Optronics Corporation Address before: Taoyuan County of Taiwan Province Applicant before: Guanghui Electronic Co., Ltd. |
|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant |