CN1604325A - Chip with a plurality of internal functional blocks and method for power supply and noise reduction - Google Patents
Chip with a plurality of internal functional blocks and method for power supply and noise reduction Download PDFInfo
- Publication number
- CN1604325A CN1604325A CN 200410088754 CN200410088754A CN1604325A CN 1604325 A CN1604325 A CN 1604325A CN 200410088754 CN200410088754 CN 200410088754 CN 200410088754 A CN200410088754 A CN 200410088754A CN 1604325 A CN1604325 A CN 1604325A
- Authority
- CN
- China
- Prior art keywords
- chip
- functional blocks
- internal
- internal functional
- reference source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 12
- 230000005611 electricity Effects 0.000 claims abstract description 3
- 239000003990 capacitor Substances 0.000 claims description 12
- 230000002093 peripheral effect Effects 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 230000007812 deficiency Effects 0.000 description 1
- 238000012938 design process Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
This invention discloses a chip with multiple inner function modules composed of inner chip and outer seal part. The said inner chip comprises a basic source and at least two sets of inner function modules. It also fixes a wielding panel responding to each inner function module. The outer seal part of the said chip is located with a chip leg. The said wielding panel is connected with the chip leg through the wielding wire. The said basic power output end is connected with at least one wielding panel through chip inner connection wire to supply electricity to each inner function module.
Description
Technical field
The present invention relates to a kind of chip, particularly a kind of in-line power structure with chip of a plurality of internal functional blocks with a plurality of internal functional blocks; The present invention also relates to a kind of method of power supply noise reduction of the chip with a plurality of internal functional blocks simultaneously.
Technical background
At present in the integrated chip design process, when having a plurality of internal functional blocks, for fear of the noise jamming that causes owing to common source between each internal functional blocks, often have to adopt each internal functional blocks to separate independently-powered mode, promptly organize a reference source in the inside chip partial design of integrated chip more, every group of corresponding one group of internal functional blocks of a reference source, and independently-powered to its corresponding internal functional blocks.Because what adopt is the mode of powering separately, therefore many group a reference sources must be set, thereby cause a reference source to occupy too much area, the chip entire area is increased, this is for reducing chip area at present, and the technology trends that increases chip integration is quite disadvantageous beyond doubt.In addition, because the output of every group of a reference source must add decoupling capacitor, just can reach the purpose that reduces noise, therefore prior art must be provided with a plurality of pads in inside chip part correspondence again, outer enclosure part correspondence at chip is provided with a plurality of chip pins, and the output of chip pin, pad, a reference source conducted electricity connection one to one, and many group decoupling capacitors are set in the peripheral circuit of this chip again, each decoupling capacitor is connected on respectively between chip pin and the ground.This mode causes chip periphery circuit structure complexity, and cost increases, and the area coverage of peripheral circuit also has to increase, and is unfavorable for improving the integrated level of circuit equally.
Summary of the invention
The objective of the invention is: at the deficiencies in the prior art, provide a kind of and simplify circuit, reduce cost, reduce area, improve the chip with a plurality of internal functional blocks of chip integration.The present invention also provides a kind of method of power supply noise reduction of the chip with a plurality of internal functional blocks simultaneously.
In order to solve the problems of the technologies described above, the technical solution used in the present invention is: a kind of chip with a plurality of internal functional blocks, partly constitute by inside chip part and outer enclosure, described inside chip partly comprises at least two group internal functional blocks, described inside chip part also comprises an a reference source, power supply as described at least two group internal functional blocks, described inside chip is partly gone up corresponding to each internal functional blocks and is provided with pad, the outer enclosure of described chip partly is provided with a chip pin, described pad is connected with this chip pin conduction by bonding wire respectively, and the output of described a reference source is connected with one of them pad conduction at least by the chip internal connecting line.
The output of described a reference source can be connected with at least one group of internal functional blocks conduction by the chip internal connecting line.
Described a plurality of pad can be arranged adjacent in the edge of inside chip part, and described bonding wire is distributed in the outer enclosure part.
Described internal functional blocks can have two groups, and wherein one group is phase-locked loop, and another group is internal logic circuit.
Described pad can have two, and one of them is connected with the output conduction of described a reference source by internal connection line, and another is connected with described phase-locked loop conduction by internal connection line.
The output of described a reference source can be connected with the internal logic circuit conduction.
A kind of power supply noise-reduction method with chip of a plurality of internal functional blocks, has the chip internal of a plurality of internal functional blocks, adopt an a reference source, and corresponding each internal functional blocks is provided with a pad of conduction connection with it, a chip pin is set on the outer enclosure of chip, described each pad all is connected on this chip pin by bonding wire, the output of described a reference source is connected with pad conduction at least, thus make a reference source can the while as the power supply of described a plurality of internal functional blocks; At the outer setting decoupling capacitor of this chip, and described decoupling capacitor is connected in series between described chip pin and the ground.
The output of described a reference source can be connected with at least one group of internal functional blocks conduction by the chip internal connecting line.
Described a plurality of pad can be arranged adjacent in the edge of inside chip part, and described bonding wire is distributed in the outer enclosure part.
Described internal functional blocks can have two groups, and wherein one group is phase-locked loop, and another group is internal logic circuit; Described pad has two, and one of them is connected with the output conduction of described a reference source by internal connection line, and another is connected with described phase-locked loop conduction by internal connection line; The output of described a reference source is connected with the internal logic circuit conduction.
In technique scheme, the present invention is owing to adopt the public power power supplier of an a reference source as a plurality of internal functional blocks, thereby relative prior art, can significantly reduce a reference source area occupied, facility on the space that provides for the quantity increase of internal functional blocks has also been saved the cost of chip itself.Simultaneously, owing to adopt a plurality of pads to utilize the bonding wire ways of connecting with a chip pin respectively, thus can between different internal functional blocks, introduce the inductance of bonding wire, reach the purpose that reduces internal functional blocks noise jamming each other.And the chip pin that is used for being connected with decoupling capacitor only needs one, also provides the space for chip increases other function pin.In addition, the decoupling capacitor that is provided with for the decoupling noise reduction in the peripheral circuit also only needs one, thereby has saved the space of peripheral circuit, the cost of manufacture of also having saved the chip periphery circuit.Therefore, relative prior art, the present invention has the characteristics such as integrated level that circuit structure is simple, can reduce processing and use cost, raising chip itself and environment for use.
Description of drawings
Accompanying drawing 1 is a kind of structural representation with chip of a plurality of internal functional blocks of the present invention.
Embodiment
Below in conjunction with Figure of description and specific embodiment the present invention is described in further detail.
For the ease of understanding, a kind of embodiment provided by the invention is applied on the chip with phase-locked loop.
With reference to the accompanying drawings, a kind of chip with a plurality of internal functional blocks of this enforcement is made of inside chip part 2 and outer enclosure part 4, and described inside chip part 2 comprises two groups of internal functional blocks, and wherein one group is phase-locked loop 5, and another group is internal logic circuit 3.Described inside chip part also comprises an a reference source 1, as the power supply of described two groups of internal functional blocks.
In the present embodiment, be provided with pad 7,12 corresponding to each internal functional blocks on the described inside chip part 2.The outer enclosure part 4 of described chip is provided with a chip pin 10.Described pad 7,12 is connected with these chip pin 10 conductions by bonding wire 8,11 respectively, and the output of described a reference source 1 is connected with pad 12 conductions at least by chip internal connecting line 6.
Described pad 12 is connected with the output conduction of described a reference source 1 by internal connection line 6, and another is connected with described phase-locked loop 5 conductions by internal connection line 6.The output of described a reference source 1 is connected with internal logic circuit 3 conductions.
Described pad 12 is arranged adjacent in the edge of inside chip part, thereby described bonding wire 8,11 is distributed in the outer enclosure part 4.
A kind of power supply noise-reduction method that present embodiment provided with chip of a plurality of internal functional blocks, except that chip internal adopts the public power supply of an a reference source 1 as phase-locked loop 5 and internal logic circuit 3, also at the outer setting decoupling capacitor 9 of this chip, and described decoupling capacitor 9 is connected in series between described chip pin 10 and the ground.Thereby between two groups of internal functional blocks, introduce the inductance of bonding wire 8,11 on the one hand, reduce by two groups of noise jamming that internal functional blocks is mutual; And, also utilize decoupling capacitor 9 to reach the purpose of decoupling noise reduction.
It below only is the specific embodiment of a kind of application of the present invention.In fact, when chip internal has two or more functional blocks, and between a plurality of functional block as directly common source have the noise jamming problem time, can adopt structure provided by the present invention and method.Therefore, as those skilled in the art, easily technical scheme of the present invention is applied to present embodiment and has on the chip beyond the chip of phase-locked loop.Therefore, all changes of doing according to technical solution of the present invention when the function that is produced does not exceed the scope of technical solution of the present invention, all belong to protection scope of the present invention.
Claims (10)
1, a kind of chip with a plurality of internal functional blocks, partly constitute by inside chip part and outer enclosure, described inside chip partly comprises at least two group internal functional blocks, it is characterized in that: described inside chip part also comprises an a reference source, power supply as described at least two group internal functional blocks, described inside chip is partly gone up corresponding to each internal functional blocks and is provided with pad, the outer enclosure of described chip partly is provided with a chip pin, described pad is connected with this chip pin conduction by bonding wire respectively, and the output of described a reference source is connected with one of them pad conduction at least by the chip internal connecting line.
2, have the chip of a plurality of internal functional blocks according to claim 1, it is characterized in that: the output of described a reference source is connected with at least one group of internal functional blocks conduction by the chip internal connecting line.
3, have the chip of a plurality of internal functional blocks according to claim 1, it is characterized in that: described a plurality of pads are arranged adjacent in the edge of inside chip part, and described bonding wire is distributed in the outer enclosure part.
4, as having the chip of a plurality of internal functional blocks as described in claim 1 or 2 or 3, it is characterized in that: described internal functional blocks has two groups, and wherein one group is phase-locked loop, and another group is internal logic circuit.
5, as having the chip of a plurality of internal functional blocks as described in the claim 4, it is characterized in that: described pad has two, one of them is connected with the output conduction of described a reference source by internal connection line, and another is connected with described phase-locked loop conduction by internal connection line.
6, as having the chip of a plurality of internal functional blocks as described in the claim 5, it is characterized in that: the output of described a reference source is connected with the internal logic circuit conduction.
7, a kind of power supply noise-reduction method with chip of a plurality of internal functional blocks, it is characterized in that: have the chip internal of a plurality of internal functional blocks, adopt an a reference source, and corresponding each internal functional blocks is provided with a pad of conduction connection with it, a chip pin is set on the outer enclosure of chip, described each pad all is connected on this chip pin by bonding wire, the output of described a reference source is connected with pad conduction at least, thus make a reference source can the while as the power supply of described a plurality of internal functional blocks; At the outer setting decoupling capacitor of this chip, and described decoupling capacitor is connected in series between described chip pin and the ground.
8, as having the power supply noise-reduction method of the chip of a plurality of internal functional blocks as described in the claim 7, it is characterized in that: the output of described a reference source conducts electricity with at least one group of internal functional blocks by the chip internal connecting line and is connected.
9, as having the power supply noise-reduction method of the chip of a plurality of internal functional blocks as described in the claim 7, it is characterized in that: described a plurality of pads are arranged adjacent in the edge of inside chip part, and described bonding wire is distributed in the outer enclosure part.
10, as having the power supply noise-reduction method of the chip of a plurality of internal functional blocks as described in claim 7 or 8 or 9, it is characterized in that: described internal functional blocks has two groups, and wherein one group is phase-locked loop, and another group is internal logic circuit; Described pad has two, and one of them is connected with the output conduction of described a reference source by internal connection line, and another is connected with described phase-locked loop conduction by internal connection line; The output of described a reference source is connected with the internal logic circuit conduction.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2004100887543A CN1320651C (en) | 2004-11-03 | 2004-11-03 | Chip with a plurality of internal functional blocks and method for power supply and noise reduction |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2004100887543A CN1320651C (en) | 2004-11-03 | 2004-11-03 | Chip with a plurality of internal functional blocks and method for power supply and noise reduction |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1604325A true CN1604325A (en) | 2005-04-06 |
CN1320651C CN1320651C (en) | 2007-06-06 |
Family
ID=34667170
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004100887543A Expired - Fee Related CN1320651C (en) | 2004-11-03 | 2004-11-03 | Chip with a plurality of internal functional blocks and method for power supply and noise reduction |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN1320651C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108181491A (en) * | 2018-01-03 | 2018-06-19 | 江苏林洋能源股份有限公司 | A kind of method for improving electric energy meter measuring accuracy and measuring reliability |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1318547B1 (en) * | 2001-12-06 | 2013-04-17 | ABB Research Ltd. | Power semiconductor module |
CN1180474C (en) * | 2002-06-13 | 2004-12-15 | 威盛电子股份有限公司 | Chip package structre and its substrate board |
CN2746531Y (en) * | 2004-11-03 | 2005-12-14 | 北京中星微电子有限公司 | Chip with multiple internal function block |
-
2004
- 2004-11-03 CN CNB2004100887543A patent/CN1320651C/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108181491A (en) * | 2018-01-03 | 2018-06-19 | 江苏林洋能源股份有限公司 | A kind of method for improving electric energy meter measuring accuracy and measuring reliability |
Also Published As
Publication number | Publication date |
---|---|
CN1320651C (en) | 2007-06-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100431246C (en) | Emi noise-reduction circuit and method for no-bridge power factor correction circuit | |
CN1904913A (en) | Smart card for implementing inside power management and power managing method | |
CN1320651C (en) | Chip with a plurality of internal functional blocks and method for power supply and noise reduction | |
CN2746531Y (en) | Chip with multiple internal function block | |
CN1259812C (en) | Method for eliminating noise and its disturbance by printing circuit board ground wiring | |
CN2786711Y (en) | SD card supporting two number input and output interface | |
CN2710040Y (en) | Simplified card bus controller | |
CN2450783Y (en) | Assembly structure of internal storage chip | |
CN1949512A (en) | System LSI | |
CN1845666A (en) | Shielding structure | |
CN201898452U (en) | Solar inverter | |
CN2886681Y (en) | Storage controller for integrated voltage converter | |
CN213126646U (en) | High industrial display drive plate of stability | |
CN201004599Y (en) | A high price/performance ratio redundancy power supply | |
CN205213145U (en) | Strong and weak electric components of a whole that can function independently master control base plate | |
CN216391477U (en) | Linear constant current circuit and LED lamp | |
CN204761789U (en) | LED drive circuit and printed circuit board | |
CN205160839U (en) | Passive harmonic filter high voltage DC directly drives LED circuit | |
CN221487808U (en) | DMX decoder with master control function | |
US20110018457A1 (en) | AC LED device for eliminating harmonic current | |
CN2724075Y (en) | Plate card electromagnetic shield shrapnel | |
CN105967009A (en) | Multi-elevator control system, elevator system and elevator control method | |
CN101677084A (en) | Method for including decoupling capacitors into semiconductor circuit having logic circuit therein and semiconductor circuit thereof | |
CN210273808U (en) | Parallel IGBT mounting structure for frequency converter | |
CN221202378U (en) | Sinusoidal wave voltage output circuit of inverter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20070606 Termination date: 20121103 |