CN114284383A - Single photon avalanche diode - Google Patents
Single photon avalanche diode Download PDFInfo
- Publication number
- CN114284383A CN114284383A CN202111424193.XA CN202111424193A CN114284383A CN 114284383 A CN114284383 A CN 114284383A CN 202111424193 A CN202111424193 A CN 202111424193A CN 114284383 A CN114284383 A CN 114284383A
- Authority
- CN
- China
- Prior art keywords
- type semiconductor
- layer
- well layer
- type
- semiconductor well
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 239
- 239000010410 layer Substances 0.000 description 165
- 238000001514 detection method Methods 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 230000015556 catabolic process Effects 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 230000007935 neutral effect Effects 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 230000005684 electric field Effects 0.000 description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 230000006698 induction Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/1443—Devices controlled by radiation with at least one potential jump or surface barrier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/1446—Devices controlled by radiation in a repetitive configuration
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/08—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
- H01L31/10—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by potential barriers, e.g. phototransistors
- H01L31/101—Devices sensitive to infrared, visible or ultraviolet radiation
- H01L31/102—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier
- H01L31/107—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier the potential barrier working in avalanche mode, e.g. avalanche photodiodes
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Light Receiving Elements (AREA)
Abstract
The invention provides a single photon avalanche diode which comprises a first N-type semiconductor well layer, a second N-type semiconductor well layer and a P-type semiconductor well layer. The second N-type semiconductor well layer is arranged above the first N-type semiconductor well layer. The P-type semiconductor well layer comprises a first P-type semiconductor sub-layer, a second P-type semiconductor sub-layer and a P-type semiconductor connecting layer. The first P-type semiconductor sub-layer is arranged on the first N-type semiconductor well layer, and the second P-type semiconductor sub-layer is arranged above the first P-type semiconductor sub-layer. The second N-type semiconductor well layer is arranged between the first P-type semiconductor sub-layer and the second P-type semiconductor sub-layer. The P-type semiconductor connecting layer is connected with the first P-type semiconductor sublayer and the second P-type semiconductor sublayer. The second N-type semiconductor well layer is connected with the first N-type semiconductor well layer through the lateral opening of the P-type semiconductor well layer.
Description
Technical Field
The present invention relates to a photodiode (photodiode), and more particularly, to a Single Photon Avalanche Diode (SPAD).
Background
When a photon impinges on a single photon avalanche diode, an electron that absorbs the energy of the photon leaves the valence band, thereby forming an electron-hole pair in the semiconductor. When the electrons separated from the holes enter the depletion region (depletion region) at the PN junction (p-n junction), the electrons are greatly accelerated by the electric field in the depletion region and impact other atoms, so that the other atoms dissociate more electrons to form an avalanche current (avalanche current). The current value of the breakdown current is far larger than the original photocurrent, so that the induction sensitivity can be effectively improved.
The single photon avalanche diode can be applied to a time-of-flight ranging device (ToF ranging device) or a light radar (LiDAR), and can calculate the distance of an object by sensing the flight time of light. However, in the single photon avalanche diode, the electric field applied to the carriers in the neutral region (neutral region) is weak, and if the photoelectrons are formed in the neutral region, they will move to the depletion region by diffusion or drift (drift) and trigger breakdown. This triggering causes timing jitter, i.e., a diffusion tail in the histogram of the signal versus time, which affects the accuracy of the time of flight of the measured light.
On the other hand, as the product is miniaturized with the continuous evolution of the photoelectric technology, the single photon avalanche diode is also made smaller. In this case, photoelectrons are more likely to drift to positions outside the depletion region, resulting in a loss of Photon Detection Probability (PDP).
Disclosure of Invention
The invention is directed to a single photon avalanche diode which can effectively suppress timing jitter and effectively reduce the loss of photon detection probability.
An embodiment of the invention provides a single photon avalanche diode, which includes a first N-type semiconductor well layer, a second N-type semiconductor well layer, a P-type semiconductor well layer, and a P-type heavily doped layer. The second N-type semiconductor well layer is arranged above the first N-type semiconductor well layer. The N-type doping concentration of the first N-type semiconductor well layer and the second N-type semiconductor well layer is within a first concentration range. The P-type semiconductor well layer comprises a first P-type semiconductor sub-layer, a second P-type semiconductor sub-layer and a P-type semiconductor connecting layer. The first P-type semiconductor sub-layer is arranged on the first N-type semiconductor well layer, the second P-type semiconductor sub-layer is arranged above the first P-type semiconductor sub-layer, and the second N-type semiconductor well layer is arranged between the first P-type semiconductor sub-layer and the second P-type semiconductor sub-layer. The P-type semiconductor connecting layer is connected with the first P-type semiconductor sublayer and the second P-type semiconductor sublayer. The P-type doping concentrations of the first P-type semiconductor sub-layer, the second P-type semiconductor sub-layer and the P-type semiconductor connecting layer are in a second concentration range. The P-type semiconductor well layer is provided with a lateral opening, and the second N-type semiconductor well layer is connected with the first N-type semiconductor well layer through the lateral opening. The P-type heavily doped layer is disposed on the second P-type semiconductor sub-layer, wherein the concentration values within the second concentration range are all less than the P-type doping concentration of the P-type heavily doped layer.
An embodiment of the invention provides a single photon avalanche diode, which includes a first N-type semiconductor well layer, a second N-type semiconductor well layer, a sandwiched P-type semiconductor well layer, and a P-type heavily doped layer. The second N-type semiconductor well layer is arranged above the first N-type semiconductor well layer, wherein the N-type doping concentration of the first N-type semiconductor well layer and the second N-type semiconductor well layer is within a first concentration range. The clamp-shaped P-type semiconductor well layer is arranged on the first N-type semiconductor well layer and clamps the second N-type semiconductor well layer. The clamp-shaped P-type semiconductor well layer is provided with at least one lateral opening, and the second N-type semiconductor well layer is connected with the first N-type semiconductor well layer through the opening, wherein the P-type doping concentration of the clamp-shaped P-type semiconductor well layer is within a second concentration range. The P-type heavily doped layer is disposed on the pincerlike P-type semiconductor well layer, wherein the concentration values within the second concentration range are all smaller than the P-type doping concentration of the P-type heavily doped layer.
In the single photon avalanche diode of the embodiment of the invention, the first P-type semiconductor sublayer, the second N-type semiconductor well layer and the second P-type semiconductor sublayer are used to form two PN junctions, or the clip-shaped P-type semiconductor well layer and the second N-type semiconductor well layer are used to form two PN junctions, so as to increase the chance of photoelectrons falling into the depletion region, thereby effectively suppressing the problem of timing jitter and effectively reducing the loss of photon detection probability.
Drawings
Figure 1 is a schematic cross-sectional view of a single photon avalanche diode according to some embodiments of the present invention.
Fig. 2A, 2B, 2C and 2D are top views of some of the layers of the single photon avalanche diode of fig. 1 according to an embodiment.
Fig. 3A, 3B, 3C and 3D are top views of some of the layers of another embodiment of the single photon avalanche diode of fig. 1.
Fig. 4A, 4B, 4C and 4D are top views of some of the layers of yet another embodiment of the single photon avalanche diode 100 of fig. 1.
Detailed Description
Reference will now be made in detail to exemplary embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings and the description to refer to the same or like parts.
Figure 1 is a schematic cross-sectional view of a single photon avalanche diode 100 in accordance with some embodiments of the present invention. Referring to fig. 1, the single photon avalanche diode 100 includes a first N-type semiconductor well 110, a second N-type semiconductor well 120, and a P-type semiconductor well 130. The second N-type semiconductor well layer 120 is disposed above the first N-type semiconductor well layer 110. The P-type semiconductor well layer 130 includes a first P-type semiconductor sub-layer 132, a second P-type semiconductor sub-layer 134 and a P-type semiconductor connection layer 136. The first N-type semiconductor well layer 110 includes a bottom 112 and sidewalls 114. The first P-type semiconductor sub-layer 132 is disposed on the first N-type semiconductor well layer 110, for example, on the bottom 112 of the first N-type semiconductor well layer 110, and the sidewall 114 surrounds the P-type semiconductor well layer 130. The second P-type semiconductor sub-layer 134 is disposed above the first P-type semiconductor sub-layer 132, and the second N-type semiconductor well layer 120 is disposed between the first P-type semiconductor sub-layer 132 and the second P-type semiconductor sub-layer 134. The P-type semiconductor connection layer 136 connects the first P-type semiconductor sub-layer 132 and the second P-type semiconductor sub-layer 134. The P-type semiconductor well 130 has a lateral opening 138, and the second N-type semiconductor well 120 is connected to the first N-type semiconductor well 110 through the lateral opening 138. Thus, the P-type semiconductor well 130 can be considered as a sandwiched P-type semiconductor well having a lateral opening 138, which sandwiches the second N-type semiconductor well 120. In these embodiments, the single photon avalanche diode 100 further includes a P-type heavily doped layer 140 disposed on the second P-type semiconductor sublayer 134 and an N-type heavily doped layer 150 disposed on top of the sidewall 114 of the first N-type semiconductor well layer 110.
In some embodiments, the distance D1 between the first P-type semiconductor sub-layer 132 and the second P-type semiconductor sub-layer 134 is in the range of 1 micron to 2.5 microns.
In some embodiments, the N-type doping concentration of the first N-type semiconductor well layer 110 and the second N-type semiconductor well layer 120 falls at 1017cm-3To 5X 1018cm-3And the P-type doping concentration of the first P-type semiconductor sub-layer 132, the second P-type semiconductor sub-layer 134 and the P-type semiconductor connecting layer 136 (i.e., the P-type doping concentration of the sandwiched P-type semiconductor well layer) falls within 1017cm-3To 5X 1018cm-3Is in the range of (i.e., the second concentration range). The concentration values in the second concentration range are all less than the P-type doping concentration of the P-type heavily doped layer 140.
In some embodiments, the P-type doping concentration of the P-type heavily doped layer 140 falls within 5 × 1019cm-3To 1021cm-3And the N-type doping concentration of the N-type heavily doped layer 150 falls within the range of 5 × 1019cm-3To 1021cm-3Within the range of (1). In some embodiments, the ratio of the P-type doping concentration of the P-type heavily doped layer 140 to the P-type doping concentration of the P-type semiconductor well layer 130 falls within a range of 100 to 1000.
In some embodiments, the N-type heavily doped layer 150 surrounds the P-type heavily doped layer 140 in a lateral direction parallel to the second N-type semiconductor well layer 120. However, in other embodiments, the N-type heavily doped layer 150 is disposed offset to one side with respect to the P-type heavily doped layer 140 in a lateral direction parallel to the second N-type semiconductor well layer 120. Both cases will be described later in the description of the upper view together with the drawings.
A PN junction (P-N junction) is formed between the first P-type semiconductor sub-layer 132 and the second N-type semiconductor well layer 120, and another PN junction is formed between the second N-type semiconductor well layer 120 and the second P-type semiconductor sub-layer 134. When the single photon avalanche diode 100 is operating, a reverse bias is applied between the P-type heavily doped layer 140 and the N-type heavily doped layer 150, so that depletion regions (depletion regions) are formed at both PN junctions. In the present embodiment, a depletion region R1 is formed between the first P-type semiconductor sub-layer 132 and the second N-type semiconductor well layer 120, and a depletion region R2 is formed between the second N-type semiconductor well layer 120 and the second P-type semiconductor sub-layer 134. The depletion regions R1 and R2 have strong electric fields, which can greatly accelerate photoelectrons, so that the photoelectrons strike other atoms, and the other atoms dissociate more electrons to form breakdown currents. Therefore, depletion regions R1 and R2 may also be referred to as avalanche regions. If the N-type doping concentrations of the first N-type semiconductor well layer 110 and the second N-type semiconductor well layer 120 are the same or similar, a third depletion region R3 may be formed between the first P-type semiconductor sub-layer 132 and the first N-type semiconductor well layer 110 to further increase the magnitude of the breakdown current. Alternatively, if the N-type doping concentration of the second N-type semiconductor well layer 120 is higher than that of the first N-type semiconductor well layer 110, a stronger electric field may be formed in the depletion regions R1 and R2.
In the single photon avalanche diode 100 of the present embodiment, the depletion regions R1 and R2 are formed by the first P-type semiconductor sublayer 132, the second N-type semiconductor well layer 120 and the second P-type semiconductor sublayer 134, so as to increase the chance of photoelectrons falling into the depletion regions R1 and R2, and enable the carriers to trigger breakdown in real time, thereby effectively suppressing the problem of timing jitter and effectively reducing the loss of photon detection probability. Compared with a single-layer P-type semiconductor well layer instead of a sandwich P-type semiconductor well layer to form a single depletion region single photon avalanche diode, the photon detection probability of the depletion region is 0.5%, and the photon detection probability of the neutral region (i.e., the region outside the depletion region) is 0.8%, in this embodiment, the photon detection probability of the depletion region of the single photon avalanche diode 100 using a sandwich P-type semiconductor well layer is 0.85%, which greatly improves the effective photon detection probability, and the photon detection probability of the neutral region is 0.5%. In addition, the P-type semiconductor connection layer 136 can make the first P-type semiconductor sub-layer 132 and the second P-type semiconductor sub-layer 134 electrically connected well, thereby effectively forming depletion regions R1 and R2.
Fig. 2A, 2B, 2C and 2D are schematic top views of some layers of the single photon avalanche diode 100 of fig. 1, wherein for the sake of clarity, fig. 2B, 2C and 2D show perspective effects of the layers, different layers are shown with different patterns, and if two patterns appear in the same region at the same time, the region is represented as the overlapping portion of the two layers. Referring to fig. 1, fig. 2A, fig. 2B, fig. 2C and fig. 2D, in the present embodiment, the at least one P-type semiconductor connection layer 136 is two P-type semiconductor connection layers 136 disposed on two opposite sides of the first P-type semiconductor sub-layer 132 in a lateral direction parallel to the second N-type semiconductor well layer 120, and the lateral openings 138 of the P-type semiconductor well layer 130 are two lateral openings 138 located on two opposite sides of the first P-type semiconductor sub-layer 132 in the lateral direction. In the present embodiment, the N-type heavily doped layer 150 surrounds the P-type heavily doped layer 140 in a lateral direction parallel to the second N-type semiconductor well layer 120.
Fig. 3A, 3B, 3C and 3D are schematic top views of some film layers of another embodiment of the single photon avalanche diode 100 of fig. 1, wherein for the sake of clarity of showing the horizontal extension of each film layer, fig. 3C and 3D show perspective effects, different film layers are shown with different patterns, and if two patterns appear in the same region at the same time, the region is represented as the overlapping portion of the two film layers. Referring to fig. 1 and fig. 3A to 3D, in the present embodiment, the P-type semiconductor connection layers 136 are four P-type semiconductor connection layers 136 disposed on four sides of the first P-type semiconductor sub-layer 132 in a direction parallel to the transverse direction of the second N-type semiconductor well layer 120, and the lateral openings 138 of the P-type semiconductor well layer 130 are four lateral openings 138 located at four corners of the first P-type semiconductor sub-layer 132 in the transverse direction. In the present embodiment, the N-type heavily doped layer 150 surrounds the P-type heavily doped layer 140 in a lateral direction parallel to the second N-type semiconductor well layer 120.
Fig. 4A, 4B, 4C and 4D are schematic top views of some film layers of another embodiment of the single photon avalanche diode 100 of fig. 1, wherein for the sake of clarity, the horizontal extension of each film layer is shown, and fig. 4C and 4D show perspective effects, different film layers are shown with different patterns, and if two patterns appear in the same region at the same time, the region is represented as the overlapping portion of the two film layers. Referring to fig. 1 and fig. 4A to 4D, in the present embodiment, the P-type semiconductor connection layer 136 is a P-type semiconductor connection layer 136 disposed at one corner of the first P-type semiconductor sub-layer 132 in the lateral direction parallel to the second N-type semiconductor well layer 120 and at two adjacent sides thereof, and the lateral opening 138 of the P-type semiconductor well layer 130 is a lateral opening 138 located at the other opposite corner of the first P-type semiconductor sub-layer 132 in the lateral direction and at two adjacent sides thereof. In the present embodiment, the N-type heavily doped layer 150 of the single photon avalanche diode 100 is disposed on the first N-type semiconductor well layer 110, is located at one side of the lateral opening 138, and is L-shaped (see fig. 4C and 4D).
In the above embodiment, the material of the first N-type semiconductor well layer 110 is, for example, silicon doped with phosphorus, arsenic, antimony or a combination thereof, the material of the second N-type semiconductor well layer 120 is, for example, silicon doped with phosphorus, arsenic, antimony or a combination thereof, the material of the P-type semiconductor well layer 130 is, for example, silicon doped with boron, indium or a combination thereof, the material of the P-type heavily doped layer 140 is, for example, silicon doped with boron, indium or a combination thereof, and the material of the N-type heavily doped layer 150 is, for example, silicon doped with phosphorus, arsenic or a combination thereof, but the invention is not limited thereto.
In summary, in the single photon avalanche diode according to the embodiment of the invention, the first P-type semiconductor sub-layer, the second N-type semiconductor well layer and the second P-type semiconductor sub-layer are used to form two PN junctions, or the sandwiched P-type semiconductor well layer and the second N-type semiconductor well layer are used to form two PN junctions, so as to increase the chance of photoelectrons falling into the depletion region, thereby effectively suppressing the problem of timing jitter and effectively reducing the loss of photon detection probability.
Finally, it should be noted that: the above embodiments are only used to illustrate the technical solution of the present invention, and not to limit the same; while the invention has been described in detail and with reference to the foregoing embodiments, it will be understood by those skilled in the art that: the technical solutions described in the foregoing embodiments may still be modified, or some or all of the technical features may be equivalently replaced; and the modifications or the substitutions do not make the essence of the corresponding technical solutions depart from the scope of the technical solutions of the embodiments of the present invention.
Claims (26)
1. A single photon avalanche diode comprising:
a first N-type semiconductor well layer;
a second N-type semiconductor well layer disposed above the first N-type semiconductor well layer, wherein the N-type doping concentration of the first N-type semiconductor well layer and the second N-type semiconductor well layer falls within a first concentration range; and
a P-type semiconductor well layer comprising:
the first P-type semiconductor sublayer is configured on the first N-type semiconductor well layer;
a second P-type semiconductor sublayer disposed above the first P-type semiconductor sublayer, wherein the second N-type semiconductor well layer is disposed between the first P-type semiconductor sublayer and the second P-type semiconductor sublayer; and
at least one P-type semiconductor connection layer connecting the first P-type semiconductor sub-layer and the second P-type semiconductor sub-layer, wherein the P-type doping concentrations of the first P-type semiconductor sub-layer, the second P-type semiconductor sub-layer and the P-type semiconductor connection layer are within a second concentration range, the P-type semiconductor well layer has at least one lateral opening, and the second N-type semiconductor well layer is connected with the first N-type semiconductor well layer through the lateral opening; and
and the P-type heavily doped layer is arranged on the second P-type semiconductor sublayer, wherein the concentration values in the second concentration range are all smaller than the P-type doping concentration of the P-type heavily doped layer.
2. The single photon avalanche diode according to claim 1, comprising:
and the N-type heavily doped layer is configured on the first N-type semiconductor well layer.
3. The single photon avalanche diode according to claim 2, wherein said first N-type semiconductor well layer comprises:
a bottom portion, wherein the first P-type semiconductor sublayer is disposed on the bottom portion; and
and the side wall surrounds the P-type semiconductor well layer, wherein the N-type heavily doped layer is arranged at the top of the side wall.
4. The single photon avalanche diode according to claim 3, wherein said N-type heavily doped layer surrounds said P-type heavily doped layer in a lateral direction parallel to said second N-type semiconductor well layer.
5. The single photon avalanche diode according to claim 3, wherein said N-type heavily doped layer is disposed offset to one side with respect to said P-type heavily doped layer in a lateral direction parallel to said second N-type semiconductor well layer.
6. The single photon avalanche diode according to claim 2 wherein the P-type doping concentration of said P-type heavily doped layer is in the range of 5 x 1019cm-3To 1021cm-3And the N-type doping concentration of the N-type heavily doped layer is within the range of 5 x 1019cm-3To 1021cm-3Within the range of (1).
7. The single photon avalanche diode according to claim 1 wherein the ratio of the P-type doping concentration of said P-type heavily doped layer to the P-type doping concentration of said P-type semiconductor well layer is in the range of 100 to 1000.
8. The single photon avalanche diode according to claim 1 wherein said at least one P-type semiconductor connection layer is two P-type semiconductor connection layers disposed on opposite sides of said first P-type semiconductor sub-layer in a lateral direction parallel to said second N-type semiconductor well layer, and said at least one lateral opening is two lateral openings on opposite sides of said first P-type semiconductor sub-layer in said lateral direction.
9. The single photon avalanche diode according to claim 1, wherein said at least one P-type semiconductor connection layer is four P-type semiconductor connection layers disposed on four sides of said first P-type semiconductor sub-layer in a lateral direction parallel to said second N-type semiconductor well layer, and said at least one lateral opening is four lateral openings located at four corners of said first P-type semiconductor sub-layer in said lateral direction.
10. The single photon avalanche diode according to claim 1, wherein said at least one P-type semiconductor connection layer is a P-type semiconductor connection layer disposed at one corner and its adjacent two sides of said first P-type semiconductor sub-layer in a lateral direction parallel to said second N-type semiconductor well layer, and said at least one lateral opening is a lateral opening located at the other opposite corner and its adjacent two sides of said first P-type semiconductor sub-layer in said lateral direction.
11. The single photon avalanche diode according to claim 10 further comprising a heavily N-doped layer disposed on said first N-type semiconductor well layer on one side of said lateral opening and having an L-shape.
12. The single photon avalanche diode according to claim 1 wherein the spacing of said first and second P-type semiconductor sublayers is in the range of 1 to 2.5 microns.
13. The single photon avalanche diode according to claim 1, wherein said first concentration range is 1017cm-3To 5X 1018cm-3The second concentration range is 1017cm-3To 5X 1018cm-3。
14. A single photon avalanche diode comprising:
a first N-type semiconductor well layer;
a second N-type semiconductor well layer disposed above the first N-type semiconductor well layer, wherein N-type doping concentrations of the first N-type semiconductor well layer and the second N-type semiconductor well layer fall within a first concentration range;
a clip-shaped P-type semiconductor well layer disposed on the first N-type semiconductor well layer and sandwiching the second N-type semiconductor well layer, the clip-shaped P-type semiconductor well layer having at least one lateral opening, and the second N-type semiconductor well layer being connected to the first N-type semiconductor well layer via the opening, wherein a P-type doping concentration of the clip-shaped P-type semiconductor well layer falls within a second concentration range; and
and the P-type heavily doped layer is configured on the clamp-shaped P-type semiconductor well layer, wherein the concentration values in the second concentration range are all smaller than the P-type doping concentration of the P-type heavily doped layer.
15. The single photon avalanche diode according to claim 14, comprising:
and the N-type heavily doped layer is configured on the first N-type semiconductor well layer.
16. The single photon avalanche diode according to claim 15, wherein said first N-type semiconductor well layer comprises:
a bottom portion, wherein the clip-shaped P-type semiconductor well layer is disposed on the bottom portion; and
and the side wall surrounds the clamp-shaped P-type semiconductor well layer, wherein the N-type heavily doped layer is arranged at the top of the side wall.
17. The single photon avalanche diode according to claim 16, wherein said N-type heavily doped layer surrounds said P-type heavily doped layer in a lateral direction parallel to said second N-type semiconductor well layer.
18. The single photon avalanche diode according to claim 16, wherein said N-type heavily doped layer is disposed offset to one side with respect to said P-type heavily doped layer in a lateral direction parallel to said second N-type semiconductor well layer.
19. The single photon avalanche diode according to claim 15 wherein the P-type doping concentration of said P-type heavily doped layer is in the range of 5 x 1019cm-3To 1021cm-3And the N-type doping concentration of the N-type heavily doped layer is within the range of 5 x 1019cm-3To 1021cm-3Within the range of (1).
20. The single photon avalanche diode according to claim 14 wherein the ratio of the P-type doping concentration of said P-type heavily doped layer to the P-type doping concentration of said P-type semiconductor well layer is in the range of 100 to 1000.
21. The single photon avalanche diode according to claim 14 wherein said at least one lateral opening is two lateral openings located on opposite sides of said P-type semiconductor well layer in a lateral direction parallel to said second N-type semiconductor well layer.
22. The single photon avalanche diode according to claim 14 wherein said at least one lateral opening is four lateral openings located at four corners of said sandwiched P-type semiconductor well layer in a lateral direction parallel to said second N-type semiconductor well layer.
23. The single photon avalanche diode according to claim 14 wherein said at least one lateral opening is a lateral opening at a corner and adjacent sides of said sandwiched P-type semiconductor well layer in a lateral direction parallel to said second N-type semiconductor well layer.
24. The single photon avalanche diode according to claim 23 further comprising a heavily N-doped layer disposed on said first N-type semiconductor well layer on one side of said lateral opening and having an L-shape.
25. The single photon avalanche diode according to claim 14 wherein the thickness of the second N-type semiconductor well layer is in the range of 1 micron to 2.5 microns.
26. The single photon avalanche diode according to claim 14 wherein said first range of concentrations is 1017cm-3To 5X 1018cm-3And the second concentration range is 1017cm-3To 5X 1018cm-3。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US202163153966P | 2021-02-26 | 2021-02-26 | |
US63/153,966 | 2021-02-26 |
Publications (1)
Publication Number | Publication Date |
---|---|
CN114284383A true CN114284383A (en) | 2022-04-05 |
Family
ID=80136483
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202122700528.8U Active CN216698365U (en) | 2021-02-26 | 2021-11-05 | Single photon avalanche diode and single photon avalanche diode array |
CN202111308721.5A Pending CN114038865A (en) | 2021-02-26 | 2021-11-05 | Single photon avalanche diode and single photon avalanche diode array |
CN202111424193.XA Pending CN114284383A (en) | 2021-02-26 | 2021-11-26 | Single photon avalanche diode |
CN202122934919.6U Active CN216980588U (en) | 2021-02-26 | 2021-11-26 | Single photon avalanche diode |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202122700528.8U Active CN216698365U (en) | 2021-02-26 | 2021-11-05 | Single photon avalanche diode and single photon avalanche diode array |
CN202111308721.5A Pending CN114038865A (en) | 2021-02-26 | 2021-11-05 | Single photon avalanche diode and single photon avalanche diode array |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202122934919.6U Active CN216980588U (en) | 2021-02-26 | 2021-11-26 | Single photon avalanche diode |
Country Status (3)
Country | Link |
---|---|
CN (4) | CN216698365U (en) |
TW (4) | TWM623409U (en) |
WO (2) | WO2022179171A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2022179171A1 (en) * | 2021-02-26 | 2022-09-01 | 神盾股份有限公司 | Single photon avalanche diode and single photon avalanche diode array |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100133636A1 (en) * | 2008-12-03 | 2010-06-03 | Stmicroelectronics (Research & Development) Limited | Single photon detector and associated methods for making the same |
CN101931021A (en) * | 2010-08-28 | 2010-12-29 | 湘潭大学 | Single-photon avalanche diode and three-dimensional CMOS (Complementary Metal Oxide Semiconductor) image sensor based on same |
US20150054111A1 (en) * | 2013-08-23 | 2015-02-26 | Kabushiki Kaisha Toyota Chuo Kenkyusho | Single photon avalanche diode |
CN106057958A (en) * | 2016-08-08 | 2016-10-26 | 杭州电子科技大学 | Single photon avalanche photodiode and manufacturing method thereof |
CN106298816A (en) * | 2016-10-11 | 2017-01-04 | 天津大学 | The single-photon avalanche diode of integrated cancellation resistance and manufacture method thereof |
CN106531837A (en) * | 2016-12-29 | 2017-03-22 | 杭州电子科技大学 | Double-junction single-photon avalanche diode and production method thereof |
US20180019268A1 (en) * | 2016-07-18 | 2018-01-18 | Omnivision Technologies, Inc. | Stacked-chip backside-illuminated spad sensor with high fill-factor |
CN107895743A (en) * | 2016-10-04 | 2018-04-10 | 豪威科技股份有限公司 | The apparatus and method of single-photon avalanche photodiode detector |
EP3435422A1 (en) * | 2017-07-26 | 2019-01-30 | ams AG | Spad device for excess bias monitoring |
CN216980588U (en) * | 2021-02-26 | 2022-07-15 | 神盾股份有限公司 | Single photon avalanche diode |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008113067A2 (en) * | 2007-03-15 | 2008-09-18 | Johns Hopkins University | Deep submicron and nano cmos single photon photodetector pixel with event based circuits for readout data-rate reduction |
IT1393781B1 (en) * | 2009-04-23 | 2012-05-08 | St Microelectronics Rousset | OPERATING PHOTODIODO IN GEIGER MODE WITH INTEGRATED AND CONTROLLABLE JFET EFFECT SUPPRESSION RESISTOR, PHOTODIUM RING AND ITS PROCESS OF PROCESSING |
GB201014843D0 (en) * | 2010-09-08 | 2010-10-20 | Univ Edinburgh | Single photon avalanche diode for CMOS circuits |
US9685576B2 (en) * | 2014-10-03 | 2017-06-20 | Omnivision Technologies, Inc. | Back side illuminated image sensor with guard ring region reflecting structure |
US10217889B2 (en) * | 2015-01-27 | 2019-02-26 | Ladarsystems, Inc. | Clamped avalanche photodiode |
US10014340B2 (en) * | 2015-12-28 | 2018-07-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stacked SPAD image sensor |
JP2017005276A (en) * | 2016-09-30 | 2017-01-05 | 株式会社豊田中央研究所 | Single-photon avalanche diode |
JP2020009790A (en) * | 2016-11-09 | 2020-01-16 | シャープ株式会社 | Avalanche photodiode |
CN106449770B (en) * | 2016-12-07 | 2019-09-24 | 天津大学 | Prevent the ring-shaped gate single-photon avalanche diode and preparation method thereof of edge breakdown |
US10103285B1 (en) * | 2017-04-13 | 2018-10-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and method of manufacturing the same |
US10388816B2 (en) * | 2017-09-22 | 2019-08-20 | Stmicroelectronics (Research & Development) Limited | Deep trench isolation (DTI) bounded single photon avalanche diode (SPAD) on a silicon on insulator (SOI) substrate |
US10193009B1 (en) * | 2018-04-05 | 2019-01-29 | Stmicroelectronics (Crolles 2) Sas | Single photon avalanche gate sensor device |
CN109300992B (en) * | 2018-08-16 | 2020-01-21 | 杭州电子科技大学 | Single photon avalanche diode with high detection efficiency and manufacturing method thereof |
CN109285901A (en) * | 2018-08-27 | 2019-01-29 | 重庆亚川电器有限公司 | A kind of CMOS SPAD photoelectric device of the deep N-well with inverse dopant profiles |
US11296247B2 (en) * | 2019-02-11 | 2022-04-05 | Allegro Microsystems, Llc | Photodetector with a buried layer |
JP2020170812A (en) * | 2019-04-05 | 2020-10-15 | ソニーセミコンダクタソリューションズ株式会社 | Avalanche photodiode sensor and sensor device |
-
2021
- 2021-11-05 WO PCT/CN2021/128930 patent/WO2022179171A1/en active Application Filing
- 2021-11-05 TW TW110213059U patent/TWM623409U/en unknown
- 2021-11-05 TW TW110141238A patent/TWI774602B/en active
- 2021-11-05 CN CN202122700528.8U patent/CN216698365U/en active Active
- 2021-11-05 CN CN202111308721.5A patent/CN114038865A/en active Pending
- 2021-11-26 WO PCT/CN2021/133387 patent/WO2022179223A1/en active Application Filing
- 2021-11-26 CN CN202111424193.XA patent/CN114284383A/en active Pending
- 2021-11-26 TW TW110144123A patent/TWI792720B/en active
- 2021-11-26 TW TW110214053U patent/TWM624210U/en unknown
- 2021-11-26 CN CN202122934919.6U patent/CN216980588U/en active Active
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100133636A1 (en) * | 2008-12-03 | 2010-06-03 | Stmicroelectronics (Research & Development) Limited | Single photon detector and associated methods for making the same |
CN101931021A (en) * | 2010-08-28 | 2010-12-29 | 湘潭大学 | Single-photon avalanche diode and three-dimensional CMOS (Complementary Metal Oxide Semiconductor) image sensor based on same |
US20150054111A1 (en) * | 2013-08-23 | 2015-02-26 | Kabushiki Kaisha Toyota Chuo Kenkyusho | Single photon avalanche diode |
US20180019268A1 (en) * | 2016-07-18 | 2018-01-18 | Omnivision Technologies, Inc. | Stacked-chip backside-illuminated spad sensor with high fill-factor |
CN106057958A (en) * | 2016-08-08 | 2016-10-26 | 杭州电子科技大学 | Single photon avalanche photodiode and manufacturing method thereof |
CN107895743A (en) * | 2016-10-04 | 2018-04-10 | 豪威科技股份有限公司 | The apparatus and method of single-photon avalanche photodiode detector |
CN106298816A (en) * | 2016-10-11 | 2017-01-04 | 天津大学 | The single-photon avalanche diode of integrated cancellation resistance and manufacture method thereof |
CN106531837A (en) * | 2016-12-29 | 2017-03-22 | 杭州电子科技大学 | Double-junction single-photon avalanche diode and production method thereof |
EP3435422A1 (en) * | 2017-07-26 | 2019-01-30 | ams AG | Spad device for excess bias monitoring |
CN216980588U (en) * | 2021-02-26 | 2022-07-15 | 神盾股份有限公司 | Single photon avalanche diode |
Also Published As
Publication number | Publication date |
---|---|
CN216980588U (en) | 2022-07-15 |
TWI792720B (en) | 2023-02-11 |
WO2022179223A1 (en) | 2022-09-01 |
TWM623409U (en) | 2022-02-11 |
TWI774602B (en) | 2022-08-11 |
CN114038865A (en) | 2022-02-11 |
TW202234715A (en) | 2022-09-01 |
WO2022179171A1 (en) | 2022-09-01 |
TWM624210U (en) | 2022-03-01 |
TW202234716A (en) | 2022-09-01 |
CN216698365U (en) | 2022-06-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8441032B2 (en) | Low-level signal detection by semiconductor avalanche amplification | |
US10707369B2 (en) | Avalanche photodiode | |
US10497823B2 (en) | Light receiving device and method of manufacturing light receiving device | |
US20210082973A1 (en) | Pin photodetector | |
EP3477710B1 (en) | Avalanche photodiode and method of manufacturing the avalanche photodiode | |
WO2022011701A1 (en) | Single photon avalanche diode and manufacturing method therefor, and photon detection device and system | |
CN216980588U (en) | Single photon avalanche diode | |
US5304824A (en) | Photo-sensing device | |
US8710546B2 (en) | Avalanche photodiodes having accurate and reproductible amplification layer | |
US20210296377A1 (en) | Spad pixel circuits and methods thereof for direct time of flight sensors | |
JP2682253B2 (en) | Avalanche photodiode and manufacturing method thereof | |
US20230031737A1 (en) | Light sensing device | |
JPH0513798A (en) | Semiconductor photodetection device | |
JP2013501364A (en) | Silicon photomultiplier compatible with high efficiency CMOS technology | |
CN117239000B (en) | Avalanche photodiode, manufacturing method thereof and single photon detector | |
US20240097052A1 (en) | Systems and methods for stacked sensors with electrical insulation | |
US20240162365A1 (en) | Avalanche photodetectors with a combined lateral and vertical arrangement | |
CN104900748A (en) | Vertical light incidence avalanche photo diode with unequal photoelectric calibers | |
Kostov et al. | Integrated phototransistors in a CMOS process for optoelectronic integrated circuits | |
CN117059694B (en) | Single photon avalanche diode, preparation method, photoelectric detection device and electronic equipment | |
US20230042681A1 (en) | Spad pixel for a backside illuminated image sensor | |
EP4336568A1 (en) | Planar inp-based spad and application thereof | |
EP3723143A1 (en) | Photodiode with sensitivity control using a further depletion region | |
JP2024520769A (en) | Planar InP-based SPAD and its applications | |
CN117038678A (en) | Optical sensor and photodiode |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
WD01 | Invention patent application deemed withdrawn after publication | ||
WD01 | Invention patent application deemed withdrawn after publication |
Application publication date: 20220405 |