CN107408950A - Transmitter and its even-odd check method of replacing - Google Patents

Transmitter and its even-odd check method of replacing Download PDF

Info

Publication number
CN107408950A
CN107408950A CN201680013552.3A CN201680013552A CN107408950A CN 107408950 A CN107408950 A CN 107408950A CN 201680013552 A CN201680013552 A CN 201680013552A CN 107408950 A CN107408950 A CN 107408950A
Authority
CN
China
Prior art keywords
ldpc
bit
group
parity check
bits
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201680013552.3A
Other languages
Chinese (zh)
Inventor
郑鸿实
金庆中
明世澔
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority claimed from PCT/KR2016/002094 external-priority patent/WO2016140516A2/en
Publication of CN107408950A publication Critical patent/CN107408950A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/11Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits using multiple parity bits
    • H03M13/1102Codes on graphs and decoding on graphs, e.g. low-density parity check [LDPC] codes
    • H03M13/1148Structural properties of the code parity-check or generator matrix
    • H03M13/116Quasi-cyclic LDPC [QC-LDPC] codes, i.e. the parity-check matrix being composed of permutation or circulant sub-matrices
    • H03M13/1165QC-LDPC codes as defined for the digital video broadcasting [DVB] specifications, e.g. DVB-Satellite [DVB-S2]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/25Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM]
    • H03M13/255Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM] with Low Density Parity Check [LDPC] codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2703Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques the interleaver involving at least two directions
    • H03M13/2707Simple row-column interleaver, i.e. pure block interleaving
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2778Interleaver using block-wise interleaving, e.g. the interleaving matrix is sub-divided into sub-matrices and the permutation is performed in blocks of sub-matrices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2906Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes using block codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/63Joint error correction and other techniques
    • H03M13/635Error control coding in combination with rate matching
    • H03M13/6356Error control coding in combination with rate matching by repetition or insertion of dummy data, i.e. rate reduction
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/63Joint error correction and other techniques
    • H03M13/635Error control coding in combination with rate matching
    • H03M13/6362Error control coding in combination with rate matching by puncturing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/13Linear codes
    • H03M13/15Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes
    • H03M13/151Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes using error location or error correction polynomials
    • H03M13/152Bose-Chaudhuri-Hocquenghem [BCH] codes

Abstract

Provide a kind of transmitter.The transmitter includes:Low-density checksum (LDPC) encoder, is configured as encoding to produce Parity Check Bits input bit;Even-odd check displacer, it is configured as by being interleaved to Parity Check Bits and to including by multiple bit groups of the Parity Check Bits to interweave replace to perform even-odd check by a group intertexture;Puncturer, censoring is configured as by by some Parity Check Bits in the Parity Check Bits in group bit group to interweave, wherein, even-odd check displacer is carried out to the multiple bit group by a group intertexture, in the bit group by interweaving by group, respectively so that some bit groups in the multiple bit group are located at precalculated position, and the remaining bits group in the bit group is disorderly arranged.

Description

Transmitter and its even-odd check method of replacing
Technical field
The apparatus and method consistent with the exemplary embodiment of inventive concept are related to a kind of transmitter and its even-odd check is put Method is changed, is put more particularly, to a kind of transmitter to Parity Check Bits execution even-odd check displacement and its even-odd check Change method.
Background technology
Broadcast communication services in the society of the Information of 21 century just add into digitlization, multichannel, bandwidth Wide and high quality epoch.Specifically, because digital TV in high resolution (TV) and portable broadcast receiver are extensive Distribution, therefore the demand growth of support of the digital broadcast service for various reception schemes.
According to this demand, standard group sets broadcast communication standard and meets that the various signals of the needs of user are sent to provide Serviced with receiving.A kind of it remains desirable, however, that method for being used to provide a user the better services with more improved performances.
The content of the invention
【Technical problem】
The exemplary embodiment of inventive concept can overcome the sender unit of correlation technique and lacking for receiver and its method Point.However, do not require that these embodiments overcome the shortcomings that such or these embodiments can not overcome such shortcoming.
Exemplary embodiment provides one kind and by specified scheme Parity Check Bits is performed with even-odd check displacement with to spy Determine transmitter and its even-odd check method of replacing that Parity Check Bits carry out censoring.
【Technical scheme】
According to the one side of exemplary embodiment, there is provided a kind of transmitter, the transmitter include:Low-density parity-check (LDPC) encoder is tested, is configured as encoding to produce Parity Check Bits input bit;Even-odd check displacer, quilt It is configured to by being interleaved to Parity Check Bits and to including entering by multiple bit groups of the Parity Check Bits to interweave Row performs even-odd check displacement by group intertexture;Puncturer, it is configured as censoring and passes through by the odd even in group bit group to interweave Some Parity Check Bits in check bit, wherein, even-odd check displacer is carried out to the multiple bit group by a group intertexture, In the bit group by interweaving by group, some bit groups in bit group are caused to be located at precalculated position, and bit group respectively In remaining bits group disorderly arranged.
According to the one side of another exemplary embodiment, there is provided a kind of method of even-odd check displacement.Methods described can Including:By being encoded input bit to produce Parity Check Bits;By to Parity Check Bits perform interweave and it is right Including carrying out performing even-odd check displacement by group intertexture by multiple bit groups of the Parity Check Bits to interweave;Censoring is passed through By some Parity Check Bits in the Parity Check Bits in group bit group to interweave, wherein, perform and interweave by group, passing through It is located at precalculated position, and remaining in bit group by some bit groups in bit group in group bit group to interweave, are caused respectively Remaining bit group is disorderly arranged.
【Beneficial effect】
As described above, according to exemplary embodiment, the specific bit among Parity Check Bits can be replaced to be connect with improving Receive the decoding performance of device.
Brief description of the drawings
Above and/or other aspect of exemplary embodiment is described with reference to the accompanying drawings here, wherein:
Fig. 1 is the block diagram for describing the configuration of the transmitter according to exemplary embodiment;
Fig. 2 and Fig. 3 is the diagram for describing the parity matrix according to exemplary embodiment;
Fig. 4 is to show low-density checksum (LDPC) code for being divided into multiple bit groups according to exemplary embodiment The diagram of word;
Fig. 5 is the diagram for showing the parity matrix with quasi- cyclic according to exemplary embodiment;
Fig. 6 is the diagram for describing the frame structure according to exemplary embodiment;
Fig. 7 and Fig. 8 is the block diagram for describing the detailed configuration of the transmitter according to example embodiment;
Fig. 9 to Figure 22 is the diagram for describing the method for process signal according to exemplary embodiment;
Figure 23 and Figure 24 is the block diagram for describing the detailed configuration of the receiver according to exemplary embodiment;
Figure 25 and Figure 26 is combined for log-likelihood ratio (LLR) value by receiver described according to exemplary embodiment Example diagram;
Figure 27 is shown according to diagram of the offer of exemplary embodiment on the example of the information of the length of L1 signalings;
Figure 28 is the flow chart for describing the even-odd check method of replacing according to exemplary embodiment.
Embodiment
【Preferred forms】
-
【The embodiment of invention】
Hereinafter, exemplary embodiment is more fully described with reference to the accompanying drawings.
Fig. 1 is the block diagram for describing the configuration of the transmitter according to exemplary embodiment.
Reference picture 1, transmitter 100 include low-density checksum (LDPC) encoder 110, even-odd check displacer 120 With puncturer 130.
LDPC encoder 110 can encode to input bit.In other words, LDPC encoder 110 can be entered to input bit Row LDPC is encoded to produce Parity Check Bits, i.e. LDPC Parity Check Bits.
Input bit is the LDPC information bits for LDPC codings, and may include to compare by the bit of external encode and zero Special (that is, the bit with 0 value), wherein, include information bit and by being carried out to information bit by the bit of external encode Parity Check Bits caused by external encode (or parity check bit).
Information bit can be signaling (alternatively, referred to as " signaling bit " or " signaling information ").Information bit can wrap Receiver 200 (as shown in Figure 23 or Figure 24) is included to the data or service data (for example, broadcast data) that are sent from transmitter 100 Received and handled required information.
External encode is internally to encode the encoding operation performed before in concatenated coding operation, and various volumes can be used Code scheme, such as, BCH (Bose, Chaudhuri, Hocquenghem) codings and/or CRC (CRC) coding. In this case, the internal code for in-line coding can be LDPC code.
Encoded for LDPC, it is necessary to depending on code check and the LDPC information bits of the predetermined quantity of code length.Therefore, when logical Cross and the quantity of external encode and caused outer encoded bits is carried out to information bit be less than the numbers of the LDPC information bits needed During amount, an appropriate number of zero bit is filled with the LDPC information bits obtained for the quantity required for LDPC codings.Therefore, The LDPC that the quantity of the required bit of up to LDPC codings is may make up by the bit of external encode and zero bit of filling believes Cease bit.
Because zero bit of filling is that the bit for obtaining predetermined quantity encodes required bit to carry out LDPC, therefore fill out Zero bit filled is encoded by LDPC, is then not delivered to receiver 200.In this way, zero bit of filling is not simultaneously then by filling The process that zero bit is sent to receiver 200 can be referred to as reduction.In this case, zero bit of filling can be referred to as reduction Bit (or bit of reduction).
For example, it is assumed that the quantity of information bit is Ksig, and work as MouterIndividual Parity Check Bits are added by external encode When being added to information bit the quantity of bit (that is, the bit by external encode including information bit and Parity Check Bits Quantity) it is Nouter(=Ksig+Mouter)。
In this case, as the quantity N of the bit by external encodeouterLess than the quantity K of LDPC information bitsldpc When, Kldpc-NouterIndividual zero bit is filled so that may together form LDPC by the bit of external encode and zero bit of filling Information bit.
Aforementioned exemplary describes zero bit and is filled, and this is only an example.
When information bit is the signaling for data or service data, the length of information bit can according to the amount of data and Change.Therefore, when the quantity of the LDPC information bits required for the quantity of information bit is more than LDPC codings, information bit can It is divided into and is less than predetermined value.
Therefore, the quantity when information bit or the quantity of the information bit through over-segmentation are less than by from LDPC information bits Quantity in subtract quantity (that is, M by Parity Check Bits caused by external encodeouter) and obtain quantity when, it is and logical Cross from the quantity of LDPC information bits and subtract zero ratio of the quantity obtained by the quantity of the bit of external encode as many Spy is filled so that LDPC information bits can be formed by zero bit of the bit by external encode and filling.
However, the quantity when information bit or the quantity of the information bit through over-segmentation are equal to by from LDPC information bits Quantity in when subtracting the quantity obtained by external encode and the quantity of caused Parity Check Bits, LDPC information bits Can be by being formed by the bit of external encode, zero bit without filling.
Aforementioned exemplary describes information bit by external encode, and this is only an example.However, information bit can not be by External encode and zero bit filled together with the quantity according to information bit come together to form LDPC information bits, or only Only information bit may make up LDPC information bits, without individually filling zero bit.
In order to facilitate description, external encode by external encode by Bose-Chaudhuri-Hocquenghem Code come the hypothesis that performs under be described.
Specifically, input bit will be described under hypothesis below:Input bit include by Bose-Chaudhuri-Hocquenghem Code bit and Zero bit, include information bit and by carrying out Bose-Chaudhuri-Hocquenghem Code to information bit and caused BCH by the bit of Bose-Chaudhuri-Hocquenghem Code Parity Check Bits (or BCH parity check bits).
That is, it is assumed that the quantity of information bit is Ksig, and work as MouterIndividual BCH Parity Check Bits are compiled by BCH Quantity (that is, the process Bose-Chaudhuri-Hocquenghem Code including information bit and BCH Parity Check Bits of bit when code is added to information bit Bit quantity) be Nouter(=Ksig+Mouter).Here, Mouter=168.
Aforementioned exemplary describes zero bit that will be contracted by and is filled, and this is only an example.That is, due to zero Bit be with by the bit and being filled of 200 default value of transmitter 100 and receiver be only used for together with including will by with The information bit for being sent to the information of receiver 200 afterwards forms LDPC information bits together, thus substitute zero bit have by Transmitter 100 and the bit of the default another value (for example, 1) of receiver 200 can be filled to be reduced.
As described above, information bit can be signaling.Sent for example, information bit can be directed to by transmitter 100 The signaling of broadcast data.
LDPC encoder 110 can be systematically carried out coding to produce LDPC Parity Check Bits to LDPC information bits, and Export the LDPC code word (or bit by LDPC codings) formed by LDPC information bits and LDPC Parity Check Bits.Also It is to say, the LDPC code for LDPC codings is systematic code, and therefore, LDPC code word can be by the LDPC information ratio before being encoded by LDPC It is special and by LDPC encode caused by LDPC Parity Check Bits formed.
For example, LDPC encoder 110 can be to KldpcIndividual LDPC information bitsCarry out LDPC is encoded to produce Nldpc_parityIndividual LDPC Parity Check Bits And Output is by Ninner(=Kldpc+Nldpc_parity) the LDPC code word that is formed of individual bit
In this case, LDPC encoder 110 can be held with various code checks to input bit (that is, LDPC information bits) Row LDPC is encoded to produce the LDPC code word with length-specific.
For example, LDPC encoder 110 can perform LDPC codings with 3/15 code check to produce to 3240 input bits The LDPC code word formed by 16200 bits.As another example, LDPC encoder 110 can be with 6/15 code check to 6480 Individual input bit performs LDPC codings to produce the LDPC code word formed by 16200 bits.
Meanwhile the processing for performing LDPC codings is to produce LDPC code word to meet HCT=0 processing, therefore, LDPC are compiled Parity matrix can be used to perform LDPC codings in code device 110.Here, H represents parity matrix, and C represents LDPC code word.
Hereinafter, the structure of the parity matrix according to various exemplary embodiments is described with reference to the accompanying drawings.Strange In even parity check matrix, the element of the part in addition to 1 is 0.
For example, structure as shown in Figure 2 can be had according to the parity matrix of exemplary embodiment.
Reference picture 2, parity matrix 20 can by five sub- matrix As, B, C, Z and D-shaped into.Hereinafter, in order to describe The structure of parity matrix 20, each matrix structure will be described.
Submatrix A is formed by K row and g row, and submatrix C is formed by K+g row and N-K-g row.Here K (or Kldpc) represent the length of LDPC information bits, N (or Ninner) represent LDPC code word length.
In addition, in submatrix A and submatrix C, when the length of LDPC code word is 16200 and code check is 3/15, The index of 1 row being located at can be limited based on table 1 in the 0th row in i-th row group.The quantity for belonging to the row of same row group can be with It is 360.
[table 1]
Hereinafter, table 1 will be see, for example the position of 1 row being located in submatrix A and submatrix C is described in detail (alternatively, referred to as " index " or " index value ").
When the length of LDPC code word is 16200 and code check is 3/15, each coding based on parity matrix 200 Parameter M1, coding parameter M2, coding parameter Q1And coding parameter Q2It is 1080,11880,3 and 33 respectively.
Here, Q1Represent size of the row by cyclic shift for belonging to same row group in submatrix A, Q2Represent to belong in submatrix C In same row group row by the size of cyclic shift.
In addition, Q1=M1/ L, Q2=M2/ L, M1=g, M2=N-K-g, L represent that interval (that is, belongs to the row of same row group Quantity (for example, 360)), wherein, respectively with the pattern of interval repetition row in submatrix A and submatrix C.
The index of 1 row being located at can be based respectively on M in submatrix A and submatrix C1Value determines.
For example, in table 1 more than, due to M1=1080, therefore 1 institute in the 0th row of the i-th row group in submatrix A The position for the row being located at can be based on more than table 1 index value among the value less than 1080 determine, i-th in submatrix C The value for being more than or equal to 1080 in 0th row of row group among the index value for the table 1 that the position of 1 row being located at can be based on more than To determine.
Specifically, sequence corresponding with the 0th row group is " 8 372 841 4,522 5,253 7430 in the table 1 more than 8542 9822 10550 11896 11988”.Therefore, in the 0th row of the 0th row group in submatrix A, 1 can be respectively positioned at the In 8 rows, the 372nd row and the 841st row, and submatrix C the 0th row group the 0th row in, 1 can be located at respectively the 4522nd row, In 5253rd row, the 7430th row, the 8542nd row, the 9822nd row, the 10550th row, the 11896th row and the 11988th row.
In submatrix A, when 1 position is limited in the 0th row of each row group, 1 position can be by cyclic shift Q1To be limited to the position of 1 row being located in other row of each row group, and in submatrix C, when 1 position is defined When in the 0th row of each row group, 1 position can be by cyclic shift Q2It is located at being limited in other row of each row group 1 Row position.
In aforementioned exemplary, in the 0th row of the 0th row group in submatrix A, 1 positioned at eighth row, the 372nd row and the 841 rows.In this case, due to Q1=3, therefore the index of 1 row being located at can be 11 in the 1st row of the 0th row group (=8+3), 375 (=372+3) and 844 (=841+3), and in the 2nd row of the 0th row group 1 row being located at index Can be 14 (=11+3), 378 (=375+3) and 847 (=844+3).
Submatrix C the 0th row group the 0th row in, 1 positioned at the 4522nd row, the 5253rd row, the 7430th row, the 8542nd row, 9822nd row, the 10550th row, the 11896th row and the 11988th row.In this case, due to Q2=33, therefore in the 0th row The index of 1 row being located at can be 4555 (=4522+33), 5286 (=5253+33), 7463 (=7430 in 1st row of group + 33), 8575 (=8542+33), 9855 (=9822+33), 10583 (=10550+33), 11929 (=11896+33) and 12021 (=11988+33), and the index of 1 row being located at can be 4588 (=4555+ in the 2nd row of the 0th row group 33), 5319 (=5286+33), 7496 (=7463+33), 8608 (=8575+33), 9888 (=9855+33), 10616 (= 10583+33), 11962 (=11929+33) and 12054 (=12021+33).
According to scheme, the position of 1 row being located at can be defined in all row groups in submatrix A and submatrix C.
Submatrix B is dual-diagonal matrix, and submatrix D is unit matrix, and submatrix Z is null matrix.
As a result, as shown in Figure 2 parity matrix 20 structure can by the submatrix A with above structure, Submatrix B, submatrix C, submatrix D and submatrix Z are limited.
Hereinafter, description is used to be performed based on parity matrix 20 as shown in Figure 2 by LDPC encoder 110 The method of LDPC codings.
LDPC code can be used for block of information S=(s0,s1,...,sK-1) encoded.In this case, in order to produce length Spend for N=K+M1+M2LDPC code word Λ=(λ01,...,λN-1), the parity block from block of information SCan systematically it be encoded.
As a result, LDPC code word can be
Here, M1And M2Each represent and sub-parity check corresponding with double diagonal submatrix B and unit submatrix D respectively The size of matrix, wherein, M1=g and M2=N-K-g.
Calculating the process of Parity Check Bits can be expressed as followsin.Hereinafter, for convenience of explanation, parity matrix 20 situations for being defined as the table 1 of the above will be described as an example.
Step 1) is initialized as λi=si(i=0,1 ..., K-1), pj=0 (j=0,1 ..., M1+M2-1)。
Step 2) is by first information bit λ0It is added to the parity bit addresses limited in the 1st row of the table 1 of the above In.
Step 3) is directed to ensuing L-1 information bit λm(m=1,2 ..., L-1), by λmIt is added to based on following In the parity bit addresses that equation 1 calculates.
In equation 1 more than, x is represented and first information bit λ0The address of corresponding Parity Check Bits accumulator. In addition, Q1=M1/ L and Q2=M2/L。
In this case, due to the length of LDPC code word be 16200 and code check be 3/15, therefore M1=1080, M2= 11880, Q1=3, Q2=33, L=360.
Step 4) is given l-th information bit λ due to the parity bit addresses of the 2nd row of table 1 such as aboveL, Similar to aforementioned schemes, calculated by the scheme described in step 3 above for ensuing L-1 information bit λm(m =L+1, L+2 ..., 2L-1) parity bit addresses.In this case, x is represented and information bit λLIt is corresponding strange Even parity check bit accumulator, and can be obtained based on the 2nd row of table 1 above.
The new row of table 1 above is arranged to Parity Check Bits by step 5) for every group of L new information bits The address of accumulator, and therefore repeat aforementioned process.
Step 6) is from code word bits λ0To λK-1After repeating aforementioned process, following equation 2 is sequentially calculated from i=1 Value.
Step 7) calculates Parity Check Bits λ corresponding with double diagonal submatrix B based on following equation 3KExtremely
λK+L×t+s=pQ1×s+t(0≤s < L, 0≤t < Q1)....(3)
Step 8) calculates the L new code word bits for every group based on the newline of table 1 above and the equation 1 of the above λKExtremelyParity Check Bits accumulator address.
Step 9) is in code word bits λKExtremelyAfter being employed, calculated and submatrix D based on following equation 4 Corresponding Parity Check BitsExtremely
λK+M1+L×t+s=pM1+Q2×s+t(0≤s < L, 0≤t < Q2)....(4)
As a result, Parity Check Bits can be calculated by scheme above.However, this is only an example, and And therefore, the scheme for calculating Parity Check Bits based on parity matrix as shown in Figure 2 can be in a variety of ways It is defined.
In this way, LDPC encoder 110 can perform LDPC codings based on table 1 above to produce LDPC code word.
Specifically, LDPC encoder 110 can based on more than table 1 with 3/15 code check to 3240 input bits (i.e., LDPC information bits) LDPC codings are performed to produce 12960 LDPC Parity Check Bits, and export LDPC even-odd checks ratio LDPC code word that is special and being formed by LDPC Parity Check Bits.In this case, LDPC code word can compare special-shaped by 16200 Into.
As another example, structure as shown in Figure 3 can be had according to the parity matrix of exemplary embodiment.
Reference picture 3, parity matrix 30 are formed by information submatrix 31 and sub-parity check matrices 32, wherein, information Submatrix 31 be with information bit (that is, LDPC information bits) corresponding to submatrix, sub-parity check matrices 32 are and odd even school Test submatrix corresponding to bit (that is, LDPC Parity Check Bits).
Information submatrix 31 includes KldpcIndividual row, sub-parity check matrices 32 include Nldpc_parity=Ninner-KldpcIndividual row. The quantity of the row of parity matrix 30 is equal to the quantity N of the row of sub-parity check matrices 32ldpc_parity=Ninner-Kldpc
In addition, in parity matrix 30, NinnerRepresent the length of LDPC code word, KldpcRepresent the length of information bit Degree, Nldpc_parity=Ninner-KldpcRepresent the length of Parity Check Bits.
Hereinafter, by the structure of description information submatrix 31 and sub-parity check matrices 32.
Information submatrix 31 is to include KldpcIndividual row (that is, the 0th row to (Kldpc- 1) arrange) matrix, and depend on down The rule in face.
First, the K of configuration information submatrix 31ldpcIndividual row belong to same group per M quantity, and are divided into total Kldpc/ M row group.The row for belonging to same row group have cyclic shift Q each otherldpcRelation.That is, QldpcIt can be considered as The cyclic shift parameter value of the row of the row group in information submatrix for forming parity matrix 30.
Here, M represents the interval (for example, M=360) that the pattern of the row in information submatrix 31 is repeated, QldpcIt is letter Each arranged in breath submatrix 31 by the size of cyclic shift.M is NinnerAnd KldpcCommon divisor and be determined so that Qldpc= (Ninner-Kldpc)/M is established.Here, M and QldpcIt is integer, Kldpc/ M also turns into integer.M and QldpcCan be according to LDPC code word Length and code check and there are various values.
For example, as M=360, the length N of LDPC code wordinnerIt is 16200, code check is 6/15, QldpcCan be 27.
Second, if the i-th (i=0,1 ..., Kldpc/ M-1) row group the 0th row degree (here, degree positioned at arrange in The quantity of value 1, and the degree for belonging to all row of same column group is identical) it is arranged to Di, and 1 in the 0th row of the i-th row group The position (or index) for each row being located at is arranged toThen in the jth row of the i-th row group The index of k-th 1 rows being located atDetermined based on following equation 5.
In equation 5 more than, k=0,1,2 ..., Di-1;I=0,1 ..., Kldpc/M-1;J=1,2 ..., M-1.
Equation 5 above may be expressed as such as following equation 6.
In equation 10 more than, k=0,1,2 ..., Di-1;I=0,1 ..., Kldpc/M-1;J=1,2 ..., M-1. In equation 6 more than, due to j=1,2 ..., M-1, therefore (j mod M) can be considered as j.
In these equatioies,Represent the index of k-th 1 rows being located in the jth row in the i-th row group, Ninner Represent the length of LDPC code word, KldpcRepresent the length of information bit, DiThe degree for belonging to the row of the i-th row group is represented, M represents to belong to The quantity of the row of one row group, and QldpcRepresent each row group by the size of cyclic shift.
As a result, the equation with reference to more than, ifValue is known, then kth during the jth in the i-th row group arranges The index of individual 1 row being located atCan be known.Therefore, when being located at for k-th 1 in the 0th row in each row group When capable index value is stored, in (that is, information of parity matrix 30 of parity matrix 30 of the structure with Fig. 3 Matrix 31) in the positions of 1 columns and rows being located at can be verified.
According to aforementioned rule, all degree for belonging to the row of the i-th row group are Di.Therefore, according to aforementioned rule, storage and odd even The LDPC code word of the relevant information of check matrix can briefly be represented as follows.
For example, work as NinnerIt is 30, KldpcIt is 15, and QldpcWhen being 3,1 is located in the 0th row group of 3 row groups Capable positional information is represented by " position sequence of weight -1 " sequence that is named as of such as following equation 7.
In equation 7 more than,Represent the index of k-th 1 rows being located in the jth row of the i-th row group.
Represent the position-order of weight -1 of the equation 7 as more than of the index of 1 row being located in the 0th row of each row group Row can be more briefly expressed as following table 2.
[table 2]
Table 2 above represents the position for the element that parity matrix intermediate value is 1, and i-th of position sequence of weight -1 is by belonging to The index of 1 row being located at represents in the 0th row of the i-th row group.
The information submatrix 31 of the parity matrix of exemplary embodiment as described above can be based on following table 3 To limit.
Here, table 3 below represents the index of 1 row being located in the 0th row of the i-th row group of information submatrix 31. That is, information submatrix 31 is formed by multiple row groups, wherein, each row group in the multiple row group includes M row, and And 1 position can be limited by following table 3 in the 0th row of each row group in the multiple row group.
For example, as the length N of LDPC code wordinnerIt is 16200, code check is 6/15, and when M is 360, in information submatrix The index such as following table 3 of 1 row being located in 0th row of the i-th row group in 31.
[table 3]
According to another exemplary embodiment, index in the table 3 more than in each sequence corresponding with each row group The parity matrix that order is changed is considered as with parity matrix identical described above for the strange of LDPC codings Even parity check matrix is another example of inventive concept.
According to further example embodiment, the even-odd check being changed that puts in order of the sequence of row group in the table 3 of the above Matrix be also regarded as with parity matrix identical parity matrix described above because they have identical algebraically Feature, ring feature and degree such as on code figure are distributed.
According to further example embodiment, QldpcMultiple be added to the institute of sequence corresponding with row group in the table 3 of the above The parity matrix for having index be also regarded as with parity matrix identical parity matrix described above because it On code figure have identical ring feature and degree be distributed.Here, it is noted that, when by by QldpcMultiple and give sequencing The value that row are added and obtained is equal to or more than Ninner-KldpcWhen, described value needs to be changed to by Ninner-KldpcPerform mould Computing and the value obtained, are then employed.
If 1 row being located in the 0th row of the i-th row group of in information submatrix 31 as shown in table 3 more than Position be defined, then it can be according to QldpcBy cyclic shift, and therefore 1 row being located in other row of each row group Position can be defined.
For example, as shown in table 3, because the 0th corresponding sequence of row of the 0th row group with information submatrix 31 is " 27 430 519 828 1897 1943 2513 2600 2640 3310 3415 4266 5044 5100 5328 5483 5928 6204 6,392 6,416 6,602 7,019 7,415 7,623 8,112 8,485 8,724 8,994 9,445 9667 ", therefore in information In 0th row of the 0th row group in submatrix 31,1 positioned at the 27th row, the 430th row, the 519th row ....
In this case, due to Qldpc=(Ninner-Kldpc)/M=(16200-6480)/360=27, therefore the 0th The index of 1 row being located at can be 54 (=27+27), 457 (=430+27), 546 (=519+ in 1st row of row group 27) ..., 81 (=54+27), 484 (=457+27), 573 (=546+27) ....
Scheme more than, the index of 1 row being located in all rows of each row group can be limited.
Hereinafter, will describe to be used for the method for performing LDPC based on parity matrix 30 as shown in Figure 3 and encoding.
First, the information bit being encoded will be arranged toAnd it will encode and export from LDPC Code bit be arranged to
Further, since LDPC codings are systematic, therefore it is directed to k (0≤k < Kldpc- 1), ckIt is arranged to ik.Meanwhile Remainder code bit is arranged to
Hereinafter, description is used to calculate Parity Check Bits pkMethod.
Hereinafter, q (i, j, 0) represents j-th of entity of the i-th row in the index list in the table 3 more than such as, for 0<i<360, q (i, j, l) are arranged to q (i, j, l)=q (i, j, 0)+Qldpc×l(mod Ninner-Kldpc).It is meanwhile all It is cumulative to be realized by the addition in galois field (GF) (2).In addition, in table 3 more than, due to the length of LDPC code word It is 16200 and code check is 6/15, therefore QldpcIt is 27.
Meanwhile when q (i, j, 0) and q (i, j, 1) is defined as above, calculate the process of Parity Check Bits such as Under.
Parity Check Bits are initialized as " 0 " by step 1).That is, it is directed to 0≤k<Ninner-Kldpc, pk=0.
Step 2) is directed to 0≤k<KldpcAll k values, i and l are arranged toAnd l:=k (mod 360).This InIt is no more than x maximum integer.
Next, for all i, by ikIt is added to pq(i,j,l)In.That is, calculate pq(i,0,l)=pq(i,0,l)+ik, pq(i,1,l)=pq(i,1,l)+ik,pq(i,2,l)=pq(i,2,l)+ik,...,pq(i,w(i)-1,l)=pq(i,w(i)-1,l)+ik
Here, w (i) represents the quantity of the value (element) of the i-th row in the index list such as table 3 above, and represents strange In even parity check matrix with ik1 quantity in corresponding row.In addition, in table 3 more than, the q as j-th of entity of the i-th row (i, j, 0) is the index of Parity Check Bits, and represent in parity matrix with ik1 row being located in corresponding row Position.
Specifically, in the table 3 more than, the q (i, j, 0) as j-th of entity of the i-th row is represented in the strange of LDPC code The position of 1 row being located in first (i.e. the 0th) row of the i-th row group in even parity check matrix.
Q (i, j, 0) can also be considered as being realized for being directed to all i by i according to permission real equipmentkIt is added to pq(i,j,l) In scheme the index of Parity Check Bits that is generated by LDPC codings of method, and when another coding method is implemented When can also be considered as index in another form.However, this is only an example, and therefore, whatsoever coding method It is employed, it is it will be evident that wherein, LDPC coding results can be from the odd even of LDPC code to obtain the result being equal with LDPC coding results Check matrix obtains, wherein, the parity matrix of LDPC code can be substantially based on q (i, j, the 0) values of the table 3 of the above and produce It is raw.
Step 3) passes through for meeting 0<k<Ninner-KldpcAll k calculate pk=pk+pk-1To calculate Parity Check Bits pk
Correspondingly, all yards of bits can be obtained
As a result, Parity Check Bits can be calculated by scheme above.However, this is only an example, and And therefore, for based on parity matrix as shown in Figure 3 come calculate the scheme of Parity Check Bits can be with various sides Formula is defined.
In this way, LDPC encoder 110 can perform LDPC codings to produce LDPC code word based on table 3 above.
Specifically, LDPC encoder 110 can based on more than table 3 with 6/15 code check to 6480 input bits (i.e., LDPC information bits) LDPC codings are performed, to produce 9720 LDPC Parity Check Bits, and export LDPC Parity Check Bits With the LDPC code word formed by LDPC Parity Check Bits.In this case, LDPC code word can be formed by 16200 bits.
As described above, LDPC encoder 110 can be encoded to produce LDPC code word with various code checks to input bit, And caused LDPC code word is output to even-odd check displacer 120.
Even-odd check displacer 120 is interleaved to LDPC Parity Check Bits and to forming the LDPC odd evens by interweaving Multiple bit groups of check bit perform to interweave by group, to perform even-odd check displacement.However, even-odd check displacer 120 can LDPC Parity Check Bits are not interleaved, but LDPC Parity Check Bits can be performed by group intertexture to perform odd even school Test displacement.
LDPC code word by even-odd check displacement can be output to puncturer 130 by even-odd check displacer 120.
Therefore, even-odd check displacer 120 may include the even-odd check for being interleaved to LDPC Parity Check Bits Interleaver (not shown) and the LDPC Parity Check Bits for interweaving to LDPC Parity Check Bits or process are carried out by group What is interweaved presses a group interleaver (not shown).
First, parity interleaver can be interleaved to LDPC Parity Check Bits.That is, even-odd check interweaves Device only can enter to the LDPC Parity Check Bits among the LDPC information bits and LDPC Parity Check Bits of composition LDPC code word Row interweaves.
Specifically, parity interleaver can be interleaved based on following equation 8 to LDPC Parity Check Bits.
Specifically, the equation 8 based on more than, by parity interleaver to LDPC code word Even-odd check intertexture is carried out, and the output of parity interleaver can be by To represent.
Interweaved by even-odd check, LDPC code word is configured such that in LDPC code word that certain amount of continuous bit has Similar decoding feature (for example, ring distribution, degree etc. of row).For example, LDPC code word can have according to every continuous N bit it is similar Decoding feature.Here, M can be 360.
It is " 0 " that the product of LDPC code word and parity matrix, which needs,.This means i-th of LDPC code word bit ci(i= 0,1,...,Ninner- 1) it is " 0 " vector with the product and needs of the i-th row of parity matrix.Therefore, i-th of LDPC code Word bit can be considered as corresponding to the i-th row of parity matrix.
For parity matrix 30 as shown in Figure 3, the included element in every M row of information submatrix 31 Belong to same group, and in units of row group with identical feature (for example, row in same row group with identical degree be distributed with And identical ring feature).
Continuous M bit in LDPC information bits is corresponding to the same row group in information submatrix 31, also, conduct As a result, LDPC information bits can be formed by the continuous M bit with same code word feature.Meanwhile if based on more than Equation 8 is interleaved to the Parity Check Bits of LDPC code word, then by the continuous M bit of the Parity Check Bits to interweave There can be identical code word feature.
As a result, being interweaved by even-odd check, LPDC code words are configured such that certain amount of continuous bit has Identical decodes feature.
However, when performing LPDC codings based on parity matrix 20 as shown in Figure 2, even-odd check, which interweaves, to be made A part for LDPC codings is performed.Therefore, based on LDPC code word caused by parity matrix 20 as shown in Figure 2 Even-odd check intertexture is not carried out individually.That is, without using the parity interleaver to interweave for even-odd check.
For example, later by under the L1 detail modes 2 in the table 6 of description, based on even-odd check square as shown in Figure 2 20 pairs of LDPC information bits of battle array encode, and therefore, do not perform single even-odd check and interweave.Here, even if working as even-odd check When intertexture is not carried out, LDPC code word bit can be formed by the continuous M bit with same characteristic features.
In this case, the output of parity interleaverCan be based on following Equation 9 is expressed.
ui=ciWherein, 0≤i < Ninner
....(9)
In this way, LDPC code word can be only by parity interleaver without carrying out even-odd check intertexture.However, this is only One example, and in some cases, LDPC code word can be provided directly to following not by parity interleaver By description by group interleaver.
Meanwhile by group interleaver can be to parity interleaver output perform by group interweave.
Here, as described above, the output of parity interleaver can carry out odd even school by parity interleaver The LDPC code word of intertexture is tested, or can be the LDPC code word for not carrying out even-odd check intertexture by parity interleaver.
Therefore, when even-odd check, which interweaves, to be performed, the LDPC code word Jing Guo even-odd check can be performed by group interleaver Interweave by group, and when even-odd check interweaves and is not performed, LDPC code word can be performed by group interleaver and interweaved by group.
Specifically, can be by bit group unit (or in units of bit group) to parity interleaver by group interleaver Output be interleaved.
For the purpose, the LDPC code stroke exported from parity interleaver can be divided into multiple bits by group interleaver Group.As a result, the LDPC Parity Check Bits for forming LDPC code word are divided into multiple bit groups.
Specifically, LDPC can be passed through by what is exported from parity interleaver based on following equation 10 by group interleaver The bit of codingIt is divided into Ngroup(=Ninner/ 360) individual bit group.
Xj={ uk|360×j≤k<360×(j+1),0≤k<Ninner, wherein, 0≤i<Ngroup...(10)
In equation 10 more than, XjRepresent j-th bit group.
Fig. 4 shows that the LDPC code stroke exported from parity interleaver is divided into multiple ratios according to exemplary embodiment The example of spy's group.
Reference picture 4, LDPC code word are divided into Ngroup(=Ninner/ 360) individual bit group, for 0≤j < NgroupIt is every Individual bit group XjFormed by 360 bits.
As a result, by KldpcThe LDPC information bits that individual bit is formed can be divided into Kldpc/ 360 bit groups, by Ninner-KldpcThe LDPC Parity Check Bits that individual bit is formed are divided into Ninner-Kldpc/ 360 bit groups.
In addition, the LDPC code word exported from parity interleaver is performed by a group intertexture by group interleaver.
In this case, intertexture is not performed to LDPC information bits by group interleaver, and can be only to LDPC information ratio LDPC Parity Check Bits among special and LDPC Parity Check Bits perform to interweave is formed LDPC Parity Check Bits to change Multiple bit groups order.
Specifically, LDPC code word can be performed based on following equation 11 by group interleaver and interweaved by group.Specifically, The multiple bit groups for forming LDPC Parity Check Bits can be performed based on following equation 11 by group interleaver and interweaved by group.
Yj=Xj, 0≤j < Kldpc/360
Yj=Xπp(j)Kldpc/ 360≤j < Ngroup...(11)
In equation 11 more than, YjRepresent the j-th bit group by interweaving by group, XjRepresent before by group intertexture J-th bit group (that is, XjRepresent to form the j-th bit group among multiple bit groups of LDPC code word, YjRepresent after interweaving by group J-th bit group).In addition, πp(j) represent to be directed to the replacement sequence to interweave by group.
In addition, KldpcIt is the quantity (that is, the quantity of LDPC information bits) of input bit, NgroupIt is to form by input bit The quantity of the group of the LDPC code word formed with LDPC Parity Check Bits.
Replacement sequence can be based on being limited as shown in following table 4 and table 5 by group intertexture pattern.That is, By group interleaver based on determining π by group intertexture pattern as shown in following table 4 and table 5p(j), as a result, can change Become the order for the multiple bit groups for forming LDPC Parity Check Bits.
For example, can be as shown in following table 4 by group intertexture pattern.
[table 4]
Here, the table 4 of the above is shown for being held with 6/15 code check to 6480 input bits (that is, LDPC information bits) Row LDPC coding with produce the situation of 9720 LDPC Parity Check Bits by a group intertexture pattern, and pass through LDPC coding production Raw LDPC code word is modulated by 64-QAM and is subsequently sent to receiver 200.
That is, when being encoded with 6/15 code check to 6480 LDPC information bits, 9720 LDPC are produced Parity Check Bits, as a result, LDPC code word can be formed by 16200 bits.
Each bit group is formed by 360 bits, and the LDPC code word formed by 16200 bits is divided into 45 bits Group.
Here, because LDPC information bits are 6480 and LDPC Parity Check Bits are 9720, therefore the 0th bit Group is corresponding to LDPC information bits to the 17th bit group, the 18th bit group to the 44th bit group and LDPC Parity Check Bits phases Should.
In this case, parity interleaver performs even-odd check and interweaved, according to interleaver not to forming LDPC letters The bit group (that is, the 0th bit group to the 17th bit group) of breath bit performs intertexture, but can be based on equation 11 and table 4 above Through the bit group (that is, the 18th bit group to the 44th bit group) of LDPC Parity Check Bits intertexture to being formed in units of group It is interleaved, to change the order of the 18th bit group to the 44th bit group.
Specifically, in the table 4 more than, above equation 11 can be such as Y0=X0,Y1=X1,...,Y16=X16,Y17=X17,Y18 =Xπp(18)=X19,Y19=Xπp(19)=X37,Y20=Xπp(20)=X33,...,Y31=Xπp(31)=X20,Y32=Xπp(32)=X21,Y33 =Xπp(33)=X39It is expressed.
Therefore, the order of the 0th bit group to the 17th bit group including LDPC information bits is not changed by group interleaver, but It is the order for changing the 18th bit group to the 44th bit group for including LDPC Parity Check Bits.
In this case, the order of 27 bit groups can be changed by group interleaver so that form LDPC even-odd check ratios Specific bit group among 27 special bit groups is located at ad-hoc location, and remaining bits group is randomly disposed as specific ratio Special group is arranged remaining position afterwards.
Specifically, the 19th bit group can be arranged in the 18th position by group interleaver, the 37th bit group is arranged in the 19th Position, the 33rd bit group is arranged in the 20th position ..., the 20th bit group is arranged in the 31st position, by the 21st bit group cloth Put in the 32nd position, the 39th bit group is arranged in the 33rd position.
In addition, by group interleaver by remaining bits group (that is, by group interweave before positioned at the 18th position, the 23rd Put ..., the bit group of the 41st position and the 42nd position) be randomly disposed as rest position.That is, by remaining bit group It is randomly disposed as following position:By by group interweave to by group interweave before respectively positioned at the 19th position, the 37th position, 33rd position ..., the 20th position, the bit group of the 21st position and the 39th position be arranged after remaining position.Here, remain Remaining position can be the 34th position to the 44th position.
, can be as shown in Table 5 below by a group intertexture pattern as another example.
[table 5]
Table 5 above represents that (that is, LDPC believes to 6480 input bits with 6/15 code check for LDPC encoder 110 Breath bit) perform LDPC codings with produce the situation of 9720 LDPC Parity Check Bits by a group intertexture pattern, and pass through LDPC code word caused by LDPC codings is modulated by 64-QAM and is subsequently sent to receiver 200.
That is, when being encoded with 6/15 code check to 6480 LDPC information bits, 9720 LDPC are produced Parity Check Bits, and therefore, LDPC code word can be formed by 16200 bits.
Each bit group is formed by 360 bits, as a result, the LDPC code word formed by 16200 bits is divided For 45 bit groups.
Here, because LDPC information bits are 6480 and LDPC Parity Check Bits are 9720, therefore the 0th bit Group is corresponding to LDPC information bits to the 17th bit group, the 18th bit group to the 44th bit group and LDPC Parity Check Bits phases Should.
In this case, parity interleaver performs even-odd check and interweaved, according to interleaver not to forming LDPC letters The bit group (that is, the 0th bit group to the 17th bit group) of breath bit performs intertexture, but can be based on equation 11 and table 5 above Through the bit group (that is, the 18th bit group to 44 bit groups of ground) of LDPC Parity Check Bits intertexture to being formed in units of group It is interleaved, to change the order of the 18th bit group to the 44th bit group.
Specifically, in the table 5 more than, the equation 11 of the above can be such as Y0=X0,Y1=X1,...,Y16=X16,Y17=X17, Y18=Xπp(18)=X19,Y19=Xπp(19)=X37,Y20=Xπp(20)=X33,...,Y42=Xπp(42)=X28,Y43=Xπp(43)=X36, Y44=Xπp(44)=X41It is expressed.
Therefore, the order of the 0th bit group to the 17th bit group including LDPC information bits is not changed by group interleaver, but It is the order for changing the 18th bit group to the 44th bit group for including LDPC Parity Check Bits.
Specifically, the order from the 18th bit group to the bit group of the 44th bit group can be changed by group interleaver so that the 19 bit groups are located at the 18th position, and the 37th bit group is located at the 19th position, and the 33rd bit group is located at the 20th position ..., the 28th ratio Spy's group is located at the 42nd position, and the 36th bit group is located at the 43rd position, and the 41st bit group is located at the 44th position.
In this way, even-odd check displacer 120 can be interleaved to Parity Check Bits and to forming the odd even by interweaving Multiple bit groups of check bit perform to interweave by group, to perform even-odd check displacement.
That is, even-odd check displacer 120 can be based on equation 11 above and table 4 or table 5 to forming by interweaving LDPC Parity Check Bits multiple bit groups perform by group interweave.
Specifically, when LDPC encoder 110 with 6/15 code check 6480 LDPC information bits are performed LDPC codings with When producing 9720 LDPC Parity Check Bits, LDPC Parity Check Bits are divided into multiple ratios by even-odd check displacer 120 Special group, and can be performed based on equation 11 above and table 4 or table 5 and repeatedly interweaved by group to change the order of multiple bit groups.
The LDPC code word bit replaced by even-odd check can as described below be truncated and be modulated by 64-QAM, its Then it may be sent to that receiver 200.
The censoring of puncturer 130 passes through some in the LDPC Parity Check Bits of even-odd check displacement.
Here, censoring mean in LDPC Parity Check Bits some be not delivered to receiver 200.In such case Under, puncturer 130 can remove the LDPC Parity Check Bits that are truncated or only export in LDPC code word except being truncated Remaining bits outside LDPC Parity Check Bits.
For the purpose, puncturer 130 can calculate the quantity for the LDPC Parity Check Bits that will be truncated.
Specifically, puncturer 130 can be based on Npunc_tempThe quantity for the LDPC Parity Check Bits that will be truncated is calculated, its In, Npunc_tempCalculated based on following equation 12.....
In superincumbent equation 12, Npunc_tempRepresent the provisional number of LDPC Parity Check Bits that will be truncated, Kldpc Represent the quantity of LDPC information bits.NouterRepresent the quantity of the bit by external encode.Here, held when by Bose-Chaudhuri-Hocquenghem Code During row external encode, NouterRepresent the quantity of the bit by Bose-Chaudhuri-Hocquenghem Code.
A represents default constant.According to exemplary embodiment, constant A values are arranged to the quantity for the bit that will be truncated With that by the ratio of the quantity for the bit being contracted by, but can be set differently according to the needs of system.Even if B is represented when contracting Subtract the length for the bit that will be truncated when length is 0, and represent the minimum that truncated LDPC Parity Check Bits can have Length.Here, A=3/4, B=4284.
The code check of A values and B values for adjusting actual transmission information bit.That is, for the length for information bit Short situation or the situation of the length length of information bit are prepared, the code of A values and B values for adjusting the actual transmission that will be reduced Rate.
In addition, puncturer 130 calculates N based on following equation 13FEC
In above equation 13,Represent the smallest positive integral equal to or more than x.
In addition, NFEC_temp=Nouter+Nldpc_parity-Npunc_tempAnd ηMODIt is order of modulation.For example, when by QPSK, When 16- quadrature amplitude modulations (QAM), 64-QAM or 256-QAM are modulated to LDPC code word, ηMODCan be 2,4,6 or 8 respectively.
In addition, NFECBe form by censoring and reduction LDPC code word (that is, censoring and reduction after remaining LDPC Code word) bit quantity.
Next, puncturer 130, which is based on equation 14 below, calculates Npunc
Npunc=Npunc_temp-(NFEC-NFEC_temp)....(14)
In above-mentioned equation 14, NpuncRepresent the quantity of LDPC Parity Check Bits that will be truncated.
Handled with reference to more than, puncturer 130 is by (that is, reducing and growing constant integer B and zero bit from filling quantity Spend (=Kldpc-Nouter)) with the integer phase Calais that the result of product of preset constant A values obtains calculate the LDPC odd evens that will be truncated The provisional number N of check bitpunc_temp.According to exemplary embodiment, constant A values are arranged to the quantity for the bit being truncated With the ratio for the quantity of bit being contracted by, but can be set differently according to the requirement of system.
In addition, puncturer 130 is based on Npunc_tempCalculate the LDPC code word of the LDPC code word after being formed in censoring and reducing The provisional number N of bitFEC_temp
Specifically, LDPC information bits are encoded by LDPC, and by LDPC encode caused by LDPC Parity Check Bits LDPC information bits are added to form LDPC code word.Here, LDPC information bits include information bit by the warp of Bose-Chaudhuri-Hocquenghem Code The bit of Bose-Chaudhuri-Hocquenghem Code is crossed, and in some cases, may also include zero bit for being filled into information bit.
In this case, because zero bit of filling is encoded by LDPC, and receiver 200 is not delivered to, therefore quilt The LDPC code word (that is, the LDPC code word (that is, the LDPC code word by reduction) for zero bit do not filled) of reduction is by by BCH The bit and LDPC Parity Check Bits of coding are formed.When zero bit is not filled, LDPC code word also can be by by Bose-Chaudhuri-Hocquenghem Code Bit and LDPC Parity Check Bits formed.
Therefore, the quantity of bit and being added of the quantity of LDPC Parity Check Bits of the puncturer 130 from process Bose-Chaudhuri-Hocquenghem Code Value subtracts the provisional numbers of the LDPC Parity Check Bits being truncated to calculate NFEC_temp
LDPC code word bit by censoring and reduction is modulated to by 64-QAM to be mapped to constellation symbol, and star Seat symbol can be sent to receiver 200 by frame.
Therefore, puncturer 130 is based on NFEC_tempIt is determined that the LDPC code word for the LDPC code word being formed in after censoring and reduction The quantity N of bitFEC(wherein, NFECIt is the integral multiple of order of modulation), and determine to need in the LDPC code word bit by reduction The quantity N for the bit being truncatedpuncTo form NFEC.Meanwhile when zero bit is not filled, LDPC code word can be by compiling by BCH The bit and LDPC Parity Check Bits of code are formed, and are reduced operation and can be omitted.
Puncturer 130 can in LPDC Parity Check Bits the quantity that censoring up to calculates bit.
Specifically, puncturer 130 can censoring by even-odd check displacement LDPC Parity Check Bits rear portion spy The bit of fixed number amount.That is, puncturer 130 can be among the LDPC Parity Check Bits by even-odd check displacement most The latter LDPC Parity Check Bits, which rise, deletes NpuncIndividual bit.
In this way, due to puncturer 130 from last LDPC Parity Check Bits execution censoring, therefore, pass through odd even The bit group at verification displacement and rear portion that position is changed in LDPC Parity Check Bits can start to be truncated.That is, The bit group being truncated first can be that the bit group of rearmost position is interleaved into by even-odd check displacement.
LDPC code word can be sent to receiver 200 by transmitter 100.
Specifically, in the LDPC code word that LDPC Parity Check Bits are truncated by 64-QAM by transmitter 100 except LDPC code word bit outside zero bit of filling is mapped to constellation symbol (that is, by censoring and the LDPC code word bit of reduction) Number, and the symbol can be mapped to frame to be sent to receiver 200.
Therefore, the LDPC code word that LDPC Parity Check Bits are truncated can be mapped to constellation symbol with quilt by 64-QAM It is sent to receiver 200.For example, by being encoded 6480 input bits and caused 16200 with 6/15 code check Some LDPC Parity Check Bits in LDPC code word bit can be truncated, and the remaining LDPC code word bit after censoring It can be modulated to be sent to receiver 200 by 64-QAM.
As noted previously, as information bit is the signaling for including the information on data or service data, therefore transmitter 100 can be mapped to data frame together with the signaling for processing data, and the data after mapping are sent into receiver 200.
Specifically, transmitter 100 can be according to specified scheme processing data to produce constellation symbol, and caused constellation is accorded with Number it is mapped to the data symbol of each frame.In addition, transmitter 100 can will be mapped to the protocol mapping for data of each data To the leading of frame.For example, transmitter 100 can arrive the protocol mapping including signaling information of the data for being mapped to the i-th frame I-th frame.
In this way, the signaling obtained from frame can be used to obtain and handle the data from frame for receiver 200.
According to exemplary embodiment, interweave as described above based on above equation 11 and with upper table 4 and the execution of table 5 by group, And the table 4 and table 5 as more than determine as follows the reason for intertexture by group.
Specifically, the B values of the equation 12 due to more than represent the minimum length for the LDPC Parity Check Bits that will be truncated, Therefore certain amount of bit always can be truncated according to B values.
For example, according to exemplary embodiment, because B=4284 and bit group are formed by 360 bits, therefore, even if When foreshortened length is 0, at leastIndividual bit group is always truncated.
In this case, due to the execution censoring from last LDPC Parity Check Bits, therefore pass through from forming The certain amount of bit risen by last bit group among group multiple bit groups of the LDPC Parity Check Bits to interweave Group can be always truncated, but regardless of foreshortened length how.
That is, in the example of upper table 4,27 bit groups of the LDPC Parity Check Bits to interweave by group are formed Among last 11 bit groups can be always truncated (that is, positioned at the bit group of the 34th position to the 44th position).
Therefore, because the bit group for being confirmed as always being truncated always is truncated and not sent out in the current frame then Send, therefore, these bit groups only need to be located at the position that bit is always truncated after by group intertexture.Therefore, these bits Group is unimportant positioned at which position after by group intertexture.
When the LDPC Parity Check Bits in response to will be truncated quantity and except the LDPC odd evens that will be always truncated When more bits will be by extraly censoring outside check bit, according to ratio of which bit group sequentially with will always be truncated Special group is disposed adjacent to determine which bit group will be by extraly censoring.
That is, in the example of table 4 more than, when the quantity for the LDPC Parity Check Bits that will be truncated is 7200 When, 20 bit groups need to be truncated, therefore, in addition to by be always truncated 11 bit groups, 9 bit groups need by Extraly censoring.In this case, will be adjacent with by the bit group being always truncated by the 9 of extraly censoring bit groups Ground arrangement 9 bit groups, and with by group interweave after positioned at the 33rd position, the 32nd position, the 31st position ..., the 26th The bit group of position and the 25th position is corresponding.
In this way, by by the LDPC Parity Check Bits of extraly censoring can according to by group interweave after except will always be deleted Cut bit group outside remaining bits group (that is, the bit group positioned at the 18th position to the 33rd position) and be determined.
In this case, according to various exemplary embodiments, positioned at the 18th bit group to the 33rd after by group intertexture Index of the bit group of bit group before by group intertexture is defined as shown in table 4 and table 5.That is, they can be with It is Y18=Xπp(18)=X19,Y19=Xπp(19)=X37,Y20=Xπp(20)=X33,...,Y31=Xπp(31)=X20,Y32=Xπp(32)= X21And Y33=Xπp(33)=X39
Therefore, according to various exemplary embodiments, it is contemplated that it is determined that being handed over according to as shown in upper table 4 and table 5 by group Knit the order of the LDPC Parity Check Bits of pattern censoring.
It is explained below to be defined as according to being directed to for the present exemplary embodiment by group replacement sequence to interweave such as table 4 and table 5 the reason for.
Specifically, the LDPC code word caused by encoded by LDPC is modulated by 64-QAM and is subsequently sent to receive In the case of device 200,6480 LDPC information bits are encoded with 6/15 code check to produce by LDPC encoder 110 9720 LDPC Parity Check Bits simultaneously guide the processing for being directed to the replacement sequence to interweave by group as follows.
Be able to will have by performing column permutation processing corresponding with even-odd check interleaving treatment and the processing of suitable line replacement The parity matrix (for example, Fig. 3) for having the LDPC code of 6/15 code check be converted to as shown in Figure 5 by size be 360 × The parity matrix that 360 block is formed.Here, column permutation processing and line replacement processing do not change the algebraic characteristic of LDPC code, Therefore it is widely used for carrying out theory analysis to LDPC code.
In the first step for obtaining replacement sequence, it is assumed that (wherein, control information is LDPC codings to control information LDPC information bits input, wherein, the length of LDPC information bits input be information bit quantity with by information Bit performs the additive value of Bose-Chaudhuri-Hocquenghem Code and the quantity of caused BCH Parity Check Bits) length be 360 bits.In this feelings Under condition, because 360 bits form a bit group, therefore, 360 bits correspond to a bit group, it means that altogether It is surplus in addition to a group of information bits among 18 group of information bits (that is, 18 bit groups for forming LDPC information bits) 17 bit groups remaining by carry out zero padding.
Here, will be selected not by a bit group (for example, the 3rd bit group) for zero padding according to predetermined zero padding order Select, and remaining bit group is by carry out zero padding.This can be considered to be:For parity matrix, parity matrix It is removed with by the corresponding row group of 17 bit groups of zero padding.Reason is:Due to being to have been received by the part of zero padding Bit known to device 200, therefore these parts are removed during LDPC decoding process, and can be decoded.This is referred to as reducing.
The parity portion of LDPC code with 6/15 code check is that 2 Parity Check Bits are formed by spending.At this In the case of kind, it will be appreciated that:To spend for 2 Parity Check Bits carry out censoring be will be connected to be present in it is corresponding with these bits Two rows of the element 1 in row merge.Because:, should if degree does not receive information for 2 parity check node from channel Parity check node only transmits simple message.Meanwhile when merging, for by merging two rows and in new caused row Each row, when 1 is present with existing two row, element is replaced by 0, and when 1 only exists with a line in two rows, element is by 1 Replace.
The number for the Parity Check Bits that will be truncated by presetting A values (for example, 3/4) and B values (for example, 4284) can be calculated Amount and the quantity by the Parity Check Bits not being truncated.Such as in example above, when the length of control information is 360 When, the quantity for the Parity Check Bits not being truncated can be calculated as 846 bits.In this case, when 360 bits are formed During one bit group, 846 bits are corresponding to about 2.3 bit groups.That is, it is necessary to from 27 even-odd check ratios altogether Special all bits of group selection are strange by be not truncated one by be not truncated two Parity Check Bits groups and some bits Even parity check bit group.
That is, the 17 row blocks identified are from the parity matrix of the LDPC code with 6/15 code check Information bit part is deleted, and by be not truncated three Parity Check Bits groups be selected such that to be connected to except The row degree for the matrix that the row block of remaining bits group outside 3 Parity Check Bits groups exports at the time of merging is maximumlly It is unified.If three Parity Check Bits groups of selection so that the quantity of the row degree maximumlly unified situation of matrix is plural number, Then need extraly to consider the ring feature and algebraic characteristic for performing the parity matrix that row are deleted and row merges.For example, can Consider the ring feature of outer message degree (ACE) value of such as approximate ring.The ACE values for the ring that length is 2n are defined as by from being connected to The degree of n variable node of the ring subtracts the sum of 2 values obtained.Due to the adversely shadow of the ring with small ACE values and short length LDPC code is rung, therefore, length is less than or equal to 8 and ACE values in remaining matrix after row deletion, row merge and row is deleted The quantity of ring less than 3 is examined, and has a case that minimum ring quantity is chosen.If the situation exist it is multiple, Among them, the situation of actual FER best performances is chosen.In some cases, when being generated based on ACE values according to ring feature During the selection of too many quantity, made by density evolution analysis to derive for merging and going in row deletion, row for each case Have the theory of all minimum signal to noise ratio (SNR) for being capable of zero error communication of the LDPC code of the distribution of identical 1 pre- after deleting Measured value, and by the quantity of selection is suitably adjusted based on the minimum SNR value predicted in theory come by experiment with computing come Verify FER performances.Further, since in the presence of the bit group that only some bits are truncated, therefore selected referring also to actual FER performances The order of three bit groups.In this case, the index of three Parity Check Bits groups of selection is changed into being located at by a group friendship Three bit groups of the beginning in the replacement sequence knitted.For example, the 19th bit group of table 4, the 37th bit group and the 33rd ratio Special group can be by the bit group after group interweaving, and be subsequently positioned at the beginning of parity portion.
In the next step, according to preset order recover among the information bit part of parity matrix first A row group in 17 row groups being removed in step.For example, row group corresponding with the 4th bit group can be recovered.In this feelings Under condition, the quantity for the Parity Check Bits not being truncated is calculated as 1116 bits, wherein, 1116 bits are corresponding to big About 3.1 bit groups.
Therefore, it is necessary to additionally select to be confirmed as in previous steps to be truncated except three Parity Check Bits groups Outside a Parity Check Bits group.It is similar with previous steps when a Parity Check Bits group is chosen, with that will be deleted The Parity Check Bits cut are corresponding and make in the often row by the matrix of reduction corresponding with the bit by zero padding Maximumlly unified Parity Check Bits group is spent to be chosen.It is maximumlly unified multiple strange if there is the row degree of matrix is made Even parity check bit group, then it is small to check that length is less than or equal to 8 and ACE values in remaining matrix after row are deleted and row merges In or equal to 3 ring quantity, therefore, the minimum bit group of number of rings amount may be selected.If multiple bit groups have identical ring Feature, then selection have the bit group of optimal FER performances.
In the next step, according to being walked previously among the information bit part of preset order recovery parity matrix A row group in the 16 row groups removed in rapid.For example, row group corresponding with the 11st bit group can be recovered.In such case Under, the quantity for the Parity Check Bits not being truncated is calculated as 1386 bits, wherein, 1386 bits corresponding approximately to 3.9 bit groups.Therefore, four Parity Check Bits groups being confirmed as not being truncated in previous steps are may be used to determine All Parity Check Bits that will be truncated.
Similarly, it is determined that the odd even that will be truncated untill all row groups with information bit partial response are resumed The order of check bit group.When all row groups are resumed, the quantity for the Parity Check Bits not being truncated is calculated as 5436 bits, wherein, 5436 bits correspond to about 15.1 bit groups.Even if in this case, can be used with above Scheme identical scheme determine the Parity Check Bits group by being attached selected.
As a result, by above the step of can determine that for by group replacement sequence to interweave at 16 of beginning Index.
For example, replacement sequence can be according to πp(18)=19, πp(19)=37, πp(20)=33, πp(21)=26, πp(22)= 40、πp(23)=43, πp(24)=22, πp(25)=29, πp(26)=24, πp(27)=35, πp(28)=44, πp(29)= 31、πp(30)=27, πp(31)=20, πp(32)=21, πp(33)=39 start.In addition, except at 16 of beginning Outside index in 11 of part below indexes, can be randomly disposed it is corresponding with Parity Check Bits group index (for example, Number between 18 and 44) among the non-selected index in beginning.
As a result, performed when based on the table 4 more than being limited by method above or table 5 when interweaving by group, can be real The remarkable LDPC decoding performances of present receiver 200, and FER performances can be improved.
In table 4 more than by group interweave before positioned at the 18th position, the 23rd position, the 25th position ..., the 39th Put, the bit group of the 41st position and the 42nd position is randomly interweaved in the 34th position to the 44th position.It is however, it is contemplated that additional Even-odd check order, the ad-hoc location that these bit groups can also be shown in the table 5 as more than is by by a group intertexture.Its detailed content It will be described below.
According to exemplary embodiment, information bit above can be realized by L1- details signaling.Therefore, transmitter 100 can Even-odd check displacement is performed to L1- details signaling by using method above, and is sent to receiver 200.
Here, L1- details signaling can be the signaling defined in advanced television system committee (ATSC) 3.0 standard.
Specifically, the method for handling L1- details signalings is divided into seven (7) kind.When the L1- detail modes in seven kinds of patterns During 5 processing L1- details signalings, additional parity school can be produced according to method above according to the transmitter 100 of exemplary embodiment Test bit.
In addition to L1- details signalings, the standards of ATSC 3.0 also define the basic signalings of L1-.Transmitter 100 can be by using The basic signalings of specified scheme processing L1- and L1- details signalings, and the basic signalings of L1- after processing and L1 details signaling are sent To receiver 200.In this case, the pattern for handling the basic signalings of L1- is also divisible into 7 kinds.
It will be described below the method for handling the basic signalings of L1- and L1- details signalings.
The basic signalings of L1- and L1- details protocol mapping to the leading of frame and can be mapped the data into frame by transmitter 100 Data symbol to be sent to receiver 200.
Reference picture 6, frame can be made up of three parts, i.e. leader, leading part and data division.
Leader is used for initial synchronisation and provides receiver 200 L1 signalings are carried out to decode required basic ginseng Number.In addition, leader may include the information relevant with the pattern handled in transmitter 100 the basic signalings of L1- (i.e., The information relevant with the pattern for being used to handle the basic signalings of L1- that transmitter 100 uses).
Leading part includes L1 signalings and can be made up of two parts, i.e. the basic signalings of L1- and L1- details signalings.
Here, the basic signalings of L1- may include the information relevant with L1- details signalings, and L1- details signalings may include and data Relevant information.Here data are broadcast datas for providing broadcast service and can be by least one physical layer channels (PLP) sent.
Specifically, the basic signalings of L1- include the information required for the processing L1- details signalings of receiver 200.The packet Including the information relevant for example with handling the pattern of L1- details signalings in transmitter 100, (what is used with receiver 100 is used to locate Manage the relevant information of pattern of L1- details signalings), the information relevant with the length of L1- details signalings and additional parity mould The relevant information of formula (is produced using L1B_L1_Detail_additional_parity_mode with transmitter 100 and added very The relevant information of K values used in even parity check bit) (here, work as L1B_L1_Detail_additional_parity_mode When being arranged to " 00 ", K=0 and additional parity-check bits are not used by) and the letter relevant with the length of whole cells Breath.In addition, the basic signalings of L1- may include the basic signaling information relevant with the system including transmitter 100, such as quick Fourier Leaf transformation (FFT) size, protection interval and pilot frequency design.
In addition, L1- details signaling carries out decoding required information including receiver 200 to PLP, for example, being mapped to every The starting position of the cell of individual PLP data symbol, PLP identifiers (ID), PLP size, modulation scheme, code check etc..
Therefore, receiver 200 can obtain frame synchronization, from the basic signalings of leading acquisition L1- and L1- details signalings, and make The service data of user's needs is received from data symbol with L1- details signaling.
The side for handling the basic signalings of L1- and L1- details signalings is hereinafter described more fully with reference to the accompanying drawings Method.
Fig. 7 and Fig. 8 is the block diagram for describing the detailed configuration of the transmitter 100 according to exemplary embodiment.
Specifically, as shown in Figure 7, in order to handle the basic signalings of L1-, transmitter 100 may include scrambler 211, BCH Encoder 212, zero padding device 213, LDPC encoder 214, even-odd check displacer 215, duplicator 216, puncturer 217, zero Remover 219, bit demultiplexer 219 and constellation mapper 221.
In addition, as shown in Figure 8, in order to handle L1- details signalings, transmitter 100 may include dispenser 311, scrambler 312nd, Bose-Chaudhuri-Hocquenghem Code device 313, zero padding device 314, LDPC encoder 315, even-odd check displacer 316, duplicator 317, puncturer 318th, additional parity generator 319, zero remover 321, bit demultiplexer 322 and bit demultiplexer 323, Yi Jixing Seat mapper 324 and constellation mapper 325.
Here, the component as shown in 7 and Fig. 8 is to be used to the basic signalings of L1- and L1- details signalings are encoded and adjusted The component of system, this is only an example.According to another exemplary embodiment, some groups in the component shown in Fig. 7 and Fig. 8 Part can be omitted or change, and other components can be also added.In addition, the position of some components in component can be changed. For example, the position of duplicator 216 and duplicator 317 can be arranged in after puncturer 217 and puncturer 318.
LDPC encoder 315, duplicator 317, puncturer 318 and the additional parity generator 319 shown in Fig. 8 It can respectively perform and be produced by LDPC encoder 110, duplicator 120, puncturer 130 and the additional parity shown in Fig. 1 The operation that device 140 performs.
In the description to Fig. 7 and Fig. 8, for convenience, the component for performing common function will be described together.
The basic signalings of L1- and L1- details signaling can be protected by the cascade of BCH foreign keys and LDPC internal codes.So And this is only an example.Therefore, as the external encode that performs before internally being encoded in the coding of cascade, except Another coding of such as CRC codings outside Bose-Chaudhuri-Hocquenghem Code can be used.In addition, the basic signalings of L1- and L1- details signalings can be only Protected by LDPC internal codes, without foreign key.
First, the basic signalings of L1- and L1- details signaling can be scrambled.In addition, the basic signalings of L1- and L1- details signaling quilts Bose-Chaudhuri-Hocquenghem Code is carried out, and therefore, from the BCH Parity Check Bits of the basic signalings of L1- caused by Bose-Chaudhuri-Hocquenghem Code and L1- details signalings The basic signalings of L1- and L1- details signalings can be added separately.In addition, the signaling and BCH Parity Check Bits of cascade can pass through Protected with being attached by the 16K LDPC codes reduced with censoring.
In order to provide the various robustness ranks for being suitable for wide signal to noise ratio (SNR) scope, the basic signalings of L1- and L1- details The protection level of signaling is divided into the individual pattern in seven (7).That is, the protected level of the basic signalings of L1- and L1- details signalings LDPC code, order of modulation, reduction/censoring parameter (that is, the quantity for the bit that will be truncated and the bit that will be contracted by can be based on Quantity ratio) and by the quantity of the bit being substantially truncated (that is, by base when being 0 by the quantity for the bit being contracted by The quantity for the bit being truncated in sheet) and it is divided into 7 patterns.In each pattern, LDPC code, order of modulation, constellation with And at least one different combination in reduction/censoring pattern can be used.
The pattern that transmitter 100 handles signaling can be pre-arranged according to system.Therefore, transmitter 100 can be based on setting The pattern put determine for handle signaling parameter (for example, modulation and code check (ModCod) for each pattern, for BCH The parameter of coding, the parameter for zero padding, reduce pattern, code check/code length of LDPC code, by group (group-wise) intertexture mould Formula, parameter, the parameter for censoring and modulation scheme etc. for repeating), and letter can be handled based on the parameter of determination Make and treated signaling is sent to receiver 200.For such purpose, transmitter 100 can be according to pattern and pre- First store the parameter for handling signaling.
For the modulation of 7 patterns and 7 patterns for handling L1- details signalings for handling the basic signalings of L1- It is illustrated with code check configuration (ModCod configurations) in following table 6.Transmitter 100 can be according to corresponding pattern based on following The ModCod configurations limited in table 6 are encoded and modulated to signaling.That is, transmitter 100 can be true based on following table 6 The coding and modulation scheme that signaling is directed under each pattern are scheduled on, and signaling can be encoded and adjusted according to the scheme of determination System.In this case, or even when being modulated by identical modulation scheme to L1 signalings, transmitter 100 can also be used Different constellations.
[table 6]
In table 6 more than, KsigThe quantity of the information bit of presentation code block.That is, because length is Ksig's L1 signaling bits are encoded to produce encoding block, therefore the length of L1 signalings is changed into K in an encoding blocksig.Therefore, size For KsigL1 signaling bits can be considered as corresponding with a LDPC encoding block.
Table 6 with reference to more than, for the K of the basic signalings of L1-sigValue is fixed to 200.However, due to L1- details signalings The amount of bit changes, therefore, for the K of L1- details signalingssigValue changes.
Specifically, in the case of L1- details signalings, the quantity of L1- details signaling bits changes, and therefore works as When the quantity of L1- details signaling bits is more than preset value, L1- details signaling can be divided with equal to or less than preset value Length.
In this case, the L1- details signaling block after segmentation (that is, fragment of L1- details signalings) is each Big I has the K limited in the table 6 more thansigValue.In addition, size is KsigSegmentation after L1- details signaling blocks in Each it may correspond to a LDPC encoding block.
However, when the quantity of L1 signaling bits is equal to or less than preset value, L1- details signaling can not be divided.At this In the case of kind, the big I of L1- details signalings has the K limited in the table 6 of the abovesigValue.In addition, size is KsigL1- it is thin Section signaling may correspond to a LDPC encoding block.
Hereinafter, it will be described in the method for splitting L1- details signalings.
The divisible L1- details signaling of dispenser 311.Specifically, because the length of L1- details signalings changes, therefore work as When the length of L1- details signalings is more than preset value, L1- details signalings can be divided into pre- with being equal to or less than by dispenser 311 If the bit of the quantity of value, and each will be output to scrambler 312 in the L1- details signalings after segmentation.
However, when the length of L1- details signalings is equal to or less than preset value, dispenser 311 does not perform single segmentation Operation.
Performed by dispenser 311 as follows for the method split to L1- details.
The amount of L1- details signaling bits changes and depends primarily on PLP quantity.Therefore, believe to send L1- details All bits of order are, it is necessary at least one forward error correction (FEC) frame.Here, fec frame can represent what L1- details signalings were encoded Form, and therefore, L1- details signalings are added to according to the Parity Check Bits of coding.
Specifically, when L1- details signaling is not divided, L1- details signaling is encoded to produce by Bose-Chaudhuri-Hocquenghem Code and LDPC One fec frame, and therefore L1- details signaling sends one fec frame of needs.However, when L1- details signalings are divided at least At two, these L1- details signalings being partitioned into each indicate two fec frames by Bose-Chaudhuri-Hocquenghem Code and LDPC codings to produce, because This, L1- details signaling, which is sent, needs at least two fec frames.
Therefore, dispenser 311 can calculate the quantity of the fec frame for L1- details signalings based on following equation 15 NL1D_FECFRAME.That is, it can be determined for the quantity of the fec frame of L1- details signalings based on following equation 15.
In equation 15 more than,Represent the smallest positive integral equal to or more than x.
In addition, in equation 15 more than, as shown in Figure 9, KL1D_ex_padRepresent L1- details signalings except L1 fill Length outside bit, and the value of L1B_L1_Detail_size_bits fields included in the basic signalings of L1- can be passed through To determine.
In addition, KsegRepresent the quantity based on the information bit (that is, LDPC information bits) for being output to LDPC encoder 315 KldpcAnd the number of thresholds for segmentation limited.In addition, KsegQuantity that can be based on the BCH Parity Check Bits of Bose-Chaudhuri-Hocquenghem Code and 360 multiple value limits.
KsegIt is determined so that after L1- details signaling is divided, the quantity K of the information bit in encoding blocksigQuilt It is equal to or less than Kldpc-Mouter.Specifically, when L1- details signaling is based on KsegWhen being divided, after segmentation Of length no more than K of L1- details signalingsseg, therefore, work as KsegWhen being set as following table 7, the L1- details after segmentation The length of signaling is set to less than or equal to Kldpc-Mouter
Here, MouterAnd KldpcSuch as following table 8 and table 9.For enough robustness, for L1- details signaling mode 1 KsegValue can be arranged to Kldpc-Mouter-720。
For the K of each pattern of L1- details signalingssegIt can be defined as following table 7.In this case, divide Cutter 311 can determine K according to such as the corresponding modes as shown in following table 7seg
[table 7]
As shown in Figure 9, whole L1- details signaling can be formed by L1- details signaling and L1 filling bits.
In this case, dispenser 311 can calculate the L1_PADDING of L1- details signalings based on following equation 18 Length (that is, the quantity of L1 filling bits of fieldL1D_PAD)。
However, K is calculated based on following equation 16L1D_PADAn only example.That is, dispenser 311 can Based on KL1D_ex_padValue and NL1D_FECFRAMETo calculate the length of the L1_PADDING fields of L1- details signalings, (that is, L1 is filled value The quantity K of bitL1D_PAD).As an example, KL1D_PADValue can be obtained based on following equation 16.That is, equation 16 are only used for obtaining KL1D_PADOne example of the method for value, therefore, based on KL1D_ex_padValue and NL1D_FECFRAMEWhat is be worth is another One method can be employed to obtain equivalent result.
In addition, dispenser 311 can use KL1D_PADIndividual zero bit (that is, the bit with 0 value) fills L1_PADDING words Section.Therefore, as shown in Figure 11, KL1D_PADIndividual zero bit can be filled into L1_PADDING fields.
In this way, by calculating the length of L1_PADDING fields and by zero bit padding of the length calculated to L1_ PADDING fields, when L1- details signaling is divided, L1- details signaling can be divided into what is formed by the bit of identical quantity Multiple pieces.
Next, dispenser 311 can calculate the whole L1- details letter including zero padding bit based on following equation 17 The final lengths K of orderL1D
KL1D=KL1D_ex_pad+KL1D_PAD....(17)
In addition, dispenser 311 can calculate N based on following equation 18L1D_FECFRAMEThe information in each block in individual block The quantity K of bitsig
Ksig=KL1D/NL1D_FECFRAME....(18)
Next, dispenser 311 can pass through the quantity K of bitsigL1- details signalings are split.
Specifically, as shown in Figure 9, N is worked asL1D_FECFRAMEDuring more than 1, dispenser 311 can pass through the quantity K of bitsig L1- details signalings are split so that L1- details signalings are divided into NL1D_FECFRAMEIndividual block.
Therefore, L1- details signaling can be divided into NL1D_FECFRAMEIndividual block, NL1D_FECFRAMEIn each block in individual block The quantity of L1- details signaling bits can be Ksig.In addition, each the L1- details signalings through over-segmentation are encoded.As coding Result, encoding block (that is, fec frame) is formed so that NL1D_FECFRAMEThe L1- details in each encoding block in individual encoding block The quantity of signaling bit can be Ksig
However, when L1- details signaling is not divided, Ksig=KL1D_ex_pad
The L1- details signaling block being partitioned into can be encoded by following process.
Specifically, size KsigL1- details signaling blocks in all bits of each L1- details signaling block can quilt Scrambling.Next, scrambling after L1- details signaling blocks in it is each can by the cascade of BCH foreign keys and LDPC internal codes and It is encoded.
Specifically, it is each by Bose-Chaudhuri-Hocquenghem Code in L1- details signaling block, therefore Mouter(=168) individual BCH even-odd checks Bit can be added to each piece of KsigIndividual L1- details signaling bit, then, the L1- details signaling bit and BCH of each block The cascade of Parity Check Bits can be encoded by the 16K LDPC codes by reduction and censoring.BCH code and LDPC code it is thin Section will be described below.However, exemplary embodiment only describes Mouter=168 situation, however, it is apparent that MouterSuitable value can be changed to according to the needs of system.
Scrambler 211 and scrambler 312 can scramble to the basic signalings of L1- and L1- details signalings respectively.Specifically To say, scrambler 211 and scrambler 312 can be randomized the basic signalings of L1- and L1- details signaling, and by the L1- bases of randomization This signaling and L1- details signalings are respectively outputted to Bose-Chaudhuri-Hocquenghem Code device 212 and Bose-Chaudhuri-Hocquenghem Code device 313.
In this case, scrambler 211 and scrambler 312 can be with KsigInformation bit is scrambled for unit.
That is, because the quantity of the basic signaling bits of the L1- that receiver 200 is sent to by each frame is 200, because This scrambler 211 can be according to Ksig(=200) scramble to the basic signaling bits of L1-.
The quantity of the basic signaling bits of L1- due to being sent to receiver 200 by each frame changes, therefore in some feelings Under condition, L1- details signaling bit can be split by dispenser 311.In addition, dispenser 311 can will be by KsigIndividual bit or segmentation The L1- details signalings that L1- details signaling block is formed are output to scrambler 312.As a result, scrambler 312 can be according to every KsigIt is right The L1- details signaling bits exported from dispenser 311 are scrambled.
Bose-Chaudhuri-Hocquenghem Code device 212 and Bose-Chaudhuri-Hocquenghem Code device 313 can perform Bose-Chaudhuri-Hocquenghem Code to produce to the basic signalings of Ll- and L1- details signaling Raw BCH Parity Check Bits.
Specifically, Bose-Chaudhuri-Hocquenghem Code device 212 and Bose-Chaudhuri-Hocquenghem Code device 313 can be to the Ll from scrambler 211 and the output of scrambler 313 Basic signaling and L1- details signalings perform Bose-Chaudhuri-Hocquenghem Code respectively, to produce BCH Parity Check Bits, and will pass through Bose-Chaudhuri-Hocquenghem Code Bit be respectively outputted to zero padding device 213 and zero padding device 314, wherein, by Bose-Chaudhuri-Hocquenghem Code bit in, BCH odd evens school Test bit be added to it is each in the basic signalings of Ll and L1- details signalings.
For example, the K of Bose-Chaudhuri-Hocquenghem Code device 212 and Bose-Chaudhuri-Hocquenghem Code device 313 to inputsigIndividual bit performs Bose-Chaudhuri-Hocquenghem Code to produce Mouter (that is, Ksig=Kpayload) individual BCH Parity Check Bits and will be by Nouter(=Ksig+Mouter) individual bit formed pass through BCH The bit of coding is respectively outputted to zero padding device 213 and zero padding device 314.
It can be defined for the parameter of Bose-Chaudhuri-Hocquenghem Code as following table 8.
[table 8]
Reference picture 7 and Fig. 8, it will be understood that, LDPC encoder 214 and LDPC encoder 315 can be respectively set at BCH After encoder 213 and Bose-Chaudhuri-Hocquenghem Code device 213.
Therefore, the basic signalings of L1- and L1- details signaling can be protected by the cascade of BCH foreign keys and LDPC internal codes Shield.
Specifically, the basic signalings of L1- and L1- details signalings be by Bose-Chaudhuri-Hocquenghem Code, and therefore, for the basic signalings of L1- BCH Parity Check Bits can be added to the basic signalings of L1-, can be added for the BCH Parity Check Bits of L1- details signalings To L1- details signalings.In addition, the basic signalings of L1- and BCH Parity Check Bits of cascade can be protected extraly by LDPC code, And the L1- details signaling and BCH Parity Check Bits cascaded can be protected extraly by LDPC code.
Here, suppose that the LDPC code for LDPC codings is 16K LDPC codes, therefore, compiled in Bose-Chaudhuri-Hocquenghem Code device 212 and BCH In code device 213, for Ninner=16200 (that is, the code length of 16K LDPC codes is 16200, by LDPC encode caused by LDPC code Word can be formed by 16200 bits) systematic BCH code can be used for the outside for performing the basic signalings of L1- and L1- details signalings Coding.
Zero padding device 213 and zero padding device 314 fill zero bit.Specifically, for LDPC code, it is necessary to according to code check and The LDPC information bits for the predetermined quantity that code length limits, therefore, when the quantity of the bit by Bose-Chaudhuri-Hocquenghem Code is less than LDPC information ratio During the quantity of spy, zero padding device 213 and zero padding device 314 can be directed to LDPC codings zero bit of filling to produce by by BCH volumes The LDPC information bits for the predetermined quantity that the bit and zero bit of code are formed, and the bit being generated is respectively outputted to LDPC Encoder 214 and LDPC encoder 315.When the quantity of the bit by Bose-Chaudhuri-Hocquenghem Code is equal to the quantity of LDPC information bits, zero Bit can be not filled.
Here, zero bit filled by zero padding device 213 and zero padding device 314 is encoded and is filled for LDPC, therefore, Receiver 200 is not sent to by zero bit for reducing operation filling.
For example, when the quantity of the LDPC information bits of 16K LDPC codes is KldpcWhen, in order to form KldpcIndividual LDPC information ratio Spy, zero bit are filled into some in LDPC information bits.
Specifically, when the quantity of the bit by Bose-Chaudhuri-Hocquenghem Code is NouterWhen, the LDPC information bits of 16K LDPC codes Quantity is Kldpc, and Nouter<Kldpc, zero padding device 213 and zero padding device 314 can be by Kldpc-NouterIndividual zero bit padding arrives In LDPC information bits some and by NouterThe individual bit by Bose-Chaudhuri-Hocquenghem Code be used as LDPC information bits remainder with Produce by KldpcThe LDPC information bits that individual bit is formed.However, work as Nouter=KldpcWhen, zero bit is not filled.
For such purpose, LDPC information bits can be divided into multiple bits by zero padding device 213 and zero padding device 314 Group.
For example, zero padding device 213 and zero padding device 314 can be based on following equatioies 19 or equation 20 by KldpcIndividual LDPC letters Cease bitIt is divided into Ninfo_group(=Kldpc/ 360) individual bit group.That is, zero padding device 213 and zero padding device 314 LDPC information bits can be divided into multiple bit groups so that included bit in each bit group Quantity be 360.
Wherein, 0≤j < Ninfo_group....(19)
Zj={ ik| 360 × j≤k < 360 × (j+1) }, wherein, 0≤j < Ninfo_group....(20)
In equation 19 and equation 20 more than, ZjRepresent j-th bit group.
For the parameter N for zero padding of the basic signalings of L1- and L1- details signalingsouter、KldpcAnd Ninfo_groupCan be such as Shown in following table 9.In this case, zero padding device 213 and zero padding device 314 can as shown in following table 9 basis Corresponding modes determine the parameter for zero padding.
[table 9]
In addition, it is directed to 0≤j < Ninfo_group, each bit group Z as shown in Figure 10jIt can be formed by 360 bits.
Specifically, Figure 10 shows the data after the basic signalings of L1- and L1- details signalings are each encoded by LDPC Form.In Fig. 10, it is added to KldpcThe LDPC FEC of individual LDPC information bits represent strange by LDPC caused by LDPC codings Even parity check bit.
Reference picture 10, KldpcIndividual LDPC information bits are divided into Ninfo_groupIndividual bit group, each bit group can be by 360 Individual bit is formed.
When the basic signalings of L1- and the quantity N of the bit by Bose-Chaudhuri-Hocquenghem Code of L1- details signalingsouter(=Ksig+Mouter) Less than Kldpc(that is, Nouter(=Ksig+Mouter) < Kldpc) when, encoded for LDPC, KldpcIndividual LDPC information bits are available NouterIndividual bit and K by Bose-Chaudhuri-Hocquenghem Codeldpc-NouterThe bit of individual zero padding is filled.In this case, the zero of filling Bit is not delivered to receiver 200.
Hereinafter, the reduction process performed by zero padding device 213 and zero padding device 314 will be described in further detail.
Zero padding device 213 and zero padding device 314 can calculate the quantity of zero bit of filling.That is, in order to fill The bit of quantity required for LDPC codings, zero padding device 213 and zero padding device 314 can be calculated the number of zero bit of filling Amount.
Specifically, zero padding device 213 and zero padding device 314 can be by the quantity of LDPC information bits with passing through Bose-Chaudhuri-Hocquenghem Code Bit quantity between mathematic interpolation for filling zero bit quantity.That is, for given Nouter, zero padding The quantity of zero bit of filling can be calculated as K by device 213 and zero padding device 314ldpc-Nouter
In addition, zero padding device 213 and zero padding device 314 can calculate the quantity for the bit group that all bits are filled.Also It is to say, zero padding device 213 and zero padding device 314 can calculate the quantity of bit group, wherein, all bits in the bit group By zero bit padding.
Specifically, zero padding device 213 and zero padding device 314 can be all to calculate based on following equation 21 and equation 22 The quantity N for the group that bit is filledpad
Next, zero padding device 213 and zero padding device 314 can determine zero among multiple bit groups based on reduction pattern The bit group that bit is filled, and can be by all bits in some bit groups in the bit group of zero bit padding to determination With some bits in remaining bits group.
In this case, the reduction pattern of the bit group by filling can be defined as shown in following table 10. In this case, zero padding device 213 and zero padding device 314 pattern corresponding to can determine to contract as shown in following table 10 Size reduction mode.
[table 10]
Here, πs(j) be jth filling bit group index.That is, πs(j) the reduction pattern of j-th bit group is represented Sequentially.In addition, Ninfo_groupIt is the quantity for the bit group for forming LDPC information bits.
Specifically, zero padding device 213 and zero padding device 314 can be incited somebody to action based on reduction pattern It is defined as bit group, wherein, all bits in the bit group are filled out by zero bit Fill, and zero padding device 213 and zero padding device 314 can be by all bits of zero bit padding to bit group.That is, zero padding Filling device 213 and zero padding device 314 can be based on reduction pattern by the π among zero bit padding to multiple bit groupss(0) bit Group, πs(1) bit group ..., πs(Npad- 1) all bits in bit group.
In this way, work as NpadWhen not being 0, zero padding device 213 and zero padding device 314 can determine N based on table 10 abovepadIt is individual The list of bit group is (i.e.,), and the bit by zero bit padding to determination All bits in group.
However, work as NpadWhen being 0, aforementioned process can be omitted.
Simultaneously as the quantity of zero bit of all fillings is Kldpc-Nouter, and it is filled into NpadThe zero of individual bit group The quantity of bit is 360 × Npad, therefore zero padding device 213 and zero padding device 314 can be extraly by zero bit paddings to Kldpc- Nouter-360×NpadIndividual LDPC information bits.
In this case, zero padding device 213 and zero padding device 314 can determine zero bit by extraly based on reduction pattern The bit group of filling, and zero bit can be extraly filled from the head of the bit group of determination.
Specifically, zero padding device 213 and zero padding device 314 can be incited somebody to action based on reduction patternIt is defined as zero ratio The bit group extraly filled of spy, and extraly by zero bit padding to being located atHead Kldpc- Nouter-360×NpadIndividual bit.Therefore, Kldpc-Nouter-360×NpadIndividual zero bit can be from πs(Npad) bit group first It is individual to be filled than rising abruptly.
As a result, it is directed toZero bit can be located at by being extraly filled intoHead Kldpc-Nbch-360×NpadIndividual bit.
Meanwhile aforementioned exemplary describes Kldpc-Nouter-360×NpadIndividual zero bit fromFirst bit Rise and be filled, this is only an example.Therefore, zero bit existsIn the position that is filled can be changed.For example, Kldpc-Nouter-360×NpadIndividual zero bit can be filled intoCenter section or decline or can also be filled out It is charged toAny position.
Next, zero padding device 213 and zero padding device 314 can by by the bit map of Bose-Chaudhuri-Hocquenghem Code to zero bit not by The position of filling is to form LDPC information bits.
Therefore, NouterThe individual bit by Bose-Chaudhuri-Hocquenghem Code is sequentially mapped to KldpcIndividual LDPC information bitsIn the bit position that is not filled of zero bit, therefore, KldpcIndividual LDPC information bits can be by NouterIt is individual By the bit and K of Bose-Chaudhuri-Hocquenghem Codeldpc-NouterIndividual information bit is formed.
Zero bit of filling is not delivered to receiver 200.In this way, the process or zero bit of filling of zero bit of filling are then Zero bit of filling is not sent to the process of receiver 200 can be referred to as reduction.
LDPC encoder 214 and LDPC encoder 315 perform LDPC to the basic signalings of L1- and L1- details signaling respectively and compiled Code.
Specifically, LDPC encoder 214 and LDPC encoder 315 can be to defeated from zero padding device 213 and zero padding device 31 The LDPC information bits that go out perform LDPC codings to produce LDPC Parity Check Bits, and will include LDPC information bits and The LDPC code word of LDPC Parity Check Bits is respectively outputted to even-odd check displacer 215 and even-odd check displacer 316.
That is, the K exported from zero padding device 213ldpcIndividual bit may include KsigThe basic signaling bit of individual L1-, Mouter (=Nouter-Ksig) individual BCH Parity Check Bits and Kldpc-NouterZero bit of individual filling, wherein, KsigIndividual L1- believes substantially Make bit, Mouter(=Nouter-Ksig) individual BCH Parity Check Bits and Kldpc-NouterZero bit of individual filling may make up use In the K of LDPC encoder 214ldpcIndividual LDPC information bits
In addition, the K exported from zero padding device 314ldpcIndividual bit may include KsigIndividual L1- details signaling bit, Mouter(= Nouter-Ksig) individual BCH Parity Check Bits and (Kldpc-Nouter) individual filling zero bit, wherein, KsigIndividual L1- details letter Make bit, Mouter(=Nouter-Ksig) individual BCH Parity Check Bits and (Kldpc-Nouter) zero bit of individual filling may make up K for LDPC encoder 315ldpcIndividual LDPC information bits
In this case, LDPC encoder 214 and LDPC encoder 315 can be systematically to KldpcIndividual LDPC Information bit performs LDPC codings to produce by NinnerThe LDPC code word that individual bit is formed
Under L1- basic models and L1- detail modes 1 and 2, LDPC encoder 214 and LDPC encoder 315 can be with 3/ 15 code check is encoded to the basic signalings of L1- and L1- details signalings to produce 16200 LDPC code word bits.In this feelings Under condition, the table 1 that LDPC encoder 214 and LDPC encoder 315 can be based on more than encodes to perform LDPC.
In addition, under L1- detail modes 3,4,5,6 and 7, LDPC encoder 315 can be with 6/15 code check to L1- details Signaling is encoded to produce 16200 LDPC code word bits.In this case, what LDPC encoder 315 can be based on more than Table 3 encodes to perform LDPC.
For the basic signalings of L1- and L1- details signalings code check and code length more than table 6 as shown in, LDPC information ratio As shown in table 9 of the special quantity more than.
Even-odd check displacer 215 and even-odd check displacer 316 perform even-odd check displacement.That is, odd even school Test displacer 215 and even-odd check displacer 316 can be only to the LDPC among LDPC information bits and LDPC Parity Check Bits Parity Check Bits perform displacement.
Specifically, even-odd check displacer 215 and even-odd check displacer 316 can be to from the Hes of LDPC encoder 214 LDPC Parity Check Bits in the LDPC code word that LDPC encoder 315 exports perform displacement, and will be put by even-odd check The LDPC code word changed is respectively outputted to duplicator 216 and duplicator 317.Even-odd check displacer 316 can will pass through even-odd check The LDPC code word of displacement is output to additional parity generator 319.In this case, additional parity generator 319 The LDPC code word by even-odd check displacement exported from even-odd check displacer 316 can be used to produce additional parity ratio It is special.
For such purpose, even-odd check displacer 215 and even-odd check displacer 316 may include that even-odd check interweaves Device (not shown) and by a group interleaver (not shown).
First, the LDPC information bits and LDPC Parity Check Bits that parity interleaver can only to forming LDPC code word Among LDPC Parity Check Bits be interleaved.However, parity interleaver can be only in L1- detail modes 3,4,5,6 and 7 In the case of perform even-odd check interweave.That is, because L1- basic models and L1- detail modes 1 and 2 include conduct The even-odd check of a part for LDPC coded treatments interweaves, therefore under L1- basic models and L1- detail modes 1 and 2, odd even Verification interleaver can not perform even-odd check intertexture.
In the case where performing the pattern that even-odd check interweaves, parity interleaver can be based on following equation 23 to LDPC odd evens Check bit is interleaved.
Specifically, the equation 23 based on more than, by parity interleaver to LDPC code word Even-odd check intertexture is carried out, and the output of parity interleaver can be by To represent.
Simultaneously as parity interleaver, therefore odd even school is not used in L1- basic models and L1- detail modes 1 and 2 Test the output of interleaverIt may be expressed as following equation 24.
ui=ci, wherein, 0≤i<Ninner....(24)
Output that can be to parity interleaver by group interleaver is performed by group intertexture.
Here, as described above, the output of parity interleaver can carry out odd even school by parity interleaver Test the LDPC code word of intertexture or can be not by parity interleaver carry out even-odd check intertexture LDPC code word.
Therefore, can be to the LDPC code word by even-odd check intertexture by group interleaver when even-odd check, which interweaves, to be performed Perform and interweave by group, and when even-odd check interweaves and is not performed, can be to not by carry out even-odd check intertexture by group interleaver LDPC code word perform by group interweave.
Specifically, by group interleaver can be to parity interleaver in units of bit group output be interleaved.
For such purpose, the LDPC code stroke exported from parity interleaver can be divided into by group interleaver multiple Bit group.As a result, the LDPC Parity Check Bits from parity interleaver output are divided into multiple bit groups.
Specifically, LDPC can be passed through by what is exported from parity interleaver based on following equation 25 by group interleaver The bit of codingIt is divided into Ngroup(=Ninner/ 360) individual bit group.
Xj={ uk|360×j≤k<360×(j+1),0≤k<Ninner, wherein, 0≤i<Ngroup...(25)
In equation 25 more than, XjRepresent j-th bit group.
Figure 11 shows that the LDPC code stroke that will be exported from parity interleaver is divided into the example of multiple bit groups.
Reference picture 11, LDPC code word are divided into Ngroup(=Ninner/ 360) individual bit group, for 0≤j < NgroupIt is every Individual bit group XjFormed by 360 bits.
As a result, by KldpcThe LDPC information bits that individual bit is formed can be divided into Kldpc/ 360 bit groups, by Ninner-KldpcThe LDPC Parity Check Bits that individual bit is formed are divided into Ninner-Kldpc/ 360 bit groups.
In addition, the LDPC code word exported from parity interleaver is performed by a group intertexture by group interleaver.
In this case, intertexture is not performed to LDPC information bits by group interleaver, and can be only to LDPC odd evens school Test bit and perform and interweave to change the order for the multiple bit groups for being formed LDPC Parity Check Bits.
As a result, the LDPC information bits among LDPC bits can not be interweaved by group interleaver, but LDPC bits Among LDPC Parity Check Bits can be interweaved by group interleaver.In this case, LDPC Parity Check Bits can be with Group is interleaved for unit.
Specifically, LDPC code word that can be based on following equation 26 to being exported from parity interleaver by group interleaver Perform and interweave by group.
Yj=Xj, 0≤j < Kldpc/360
Yj=Xπp(j)Kldpc/ 360≤j < Ngroup....(26)
Here, XjRepresent to form the j-th bit group among multiple bit groups of LDPC code word (that is, without by a group intertexture J-th bit group), YjRepresent the j-th bit group by interweaving by group.In addition, πp(j) represent suitable for the displacement by group intertexture Sequence.
Replacement sequence can be limited based on following table 11 and table 12.Here, table 11 is shown in L1- basic models and L1- Detail modes 1 and 2 times parity portions are shown for L1- detail modes 3,4,5,6 and 7 by a group intertexture pattern, table 12 Parity portion presses a group intertexture pattern.
In this case, by group interleaver can according to the corresponding modes shown in following table 11 and table 12 come determine by Group intertexture pattern.
[table 11]
[table 12]
Hereinafter, for pressing a group intertexture pattern under L1- detail modes 2 as example, group intertexture is pressed into description The operation of device.
Under L1- detail modes 2, LDPC encoder 315 is performed with 3/15 code check to 3240 LDPC information bits LDPC is encoded to produce 12960 LDPC Parity Check Bits.In this case, LDPC code word can compare special-shaped by 16200 Into.
Each bit group has 360 bits to be formed, as a result, the LDPC code word formed by 16200 bits is divided Into 45 bit groups.
Here, because the quantity that the quantity of LDPC information bits is 3240, LDPC Parity Check Bits is 12960, therefore 0th bit group to the 8th bit group corresponds to LDPC information bits, and the 9th bit group to the 44th bit group corresponds to LDPC odd evens school Test bit.
In this case, by group interleaver not to bit group (that is, the 0th bit group to the 8th of composition LDPC information bits Bit group) perform intertexture, but equation 26 and table 11 that can be based on more than with group unit to being formed LPDC Parity Check Bits Bit group (that is, the 9th bit group to the 44th bit group) is interleaved to change the order of the 9th bit group to the 44th bit group.
Specifically, under the L1- detail modes 2 in the table 11 more than, the equation 26 of the above can be such as Y0=X0,Y1= X1,...,Y7=X7,Y8=X8,Y9=Xπp(9)=X9,Y10=Xπp(10)=X31,Y11=Xπp(11)=X23,...,Y42=Xπp(42)= X28,Y43=Xπp(43)=X39,Y44=Xπp(44)=X42It is expressed like that.
Therefore, the order of the 0th bit group to the 8th bit group including LDPC information bits is not changed by group interleaver, but It is the order that can change the 9th bit group to the 44th bit group including LDPC Parity Check Bits.
Specifically, the order of bit group can be changed from the 9th bit group to the 44th bit group by group interleaver so that the 9th Bit group is located at the 9th position, and the 31st bit group is located at the 10th position, and the 23rd bit group is located at the 11st position ..., the 28th bit group Positioned at the 42nd position, the 39th bit group is located at the 43rd position, and the 42nd bit group is located at the 44th position.
As described below, due to puncturer 217 and puncturer 318 from last Parity Check Bits execution censoring, because This Parity Check Bits group can be replaced by even-odd check and is arranged with the reverse order of censoring pattern.That is, it will be deleted First bit group cut is located at last bit group.
Aforementioned exemplary describes only Parity Check Bits and is interleaved, and this is only an example.That is, even-odd check Displacer 215 and even-odd check displacer 316 can be also interleaved to LDPC information bits.In this case, even-odd check Displacer 215 and even-odd check displacer 316 can have and friendship to being interleaved and exporting with tagged LDPC information bits The LDPC information bits of same sequence before knitting so that the order of LDPC information bits is not changed.
Duplicator 216 and duplicator 317 can in the LDPC code word by even-odd check displacement in LDPC information bits At least some bits of opening position afterwards are repeated, and by the LDPC code word by repetition (that is, including repetition bits LDPC code word bit) it is output to puncturer 217 and puncturer 318.Duplicator 317 will can also export by the LDPC code word repeated To additional parity generator 319.In this case, additional parity generator 319 can be used by repetition LDPC code word produces additional parity-check bits.
Specifically, duplicator 216 and duplicator 317 can be to the LDPC odd evens of the predetermined quantity after LDPC information bits Check bit is repeated.That is, duplicator 216 and duplicator 317 can add predetermined number after LDPC information bits The LDPC Parity Check Bits repeated of amount.Therefore, the LDPC Parity Check Bits repeated are located in LDPC code word Between LDPC information bits and LDPC Parity Check Bits.
Therefore, because the bit of the predetermined quantity in the LDPC code word after repetition can be repeated and extraly sent out Receiver is sent to, therefore aforementioned operation can be referred to as repeating.
Term " addition " represents to set repetition bits between LDPC information bits and LDPC Parity Check Bits so that ratio Spy is repeated.
Repetition can be performed only to L1- basic models 1 and L1- detail modes 1, and other patterns can not be performed.At this In the case of kind, duplicator 216 and duplicator 317 do not perform repetition, and can be defeated by the LDPC code word by even-odd check displacement Go out to puncturer 217 and puncturer 318.
Hereinafter, will be described in further detail for performing the method repeated.
Duplicator 216 and duplicator 317 can calculate extraly being sent out for each LDPC code word based on following equation 27 The quantity N of the bit sentrepeat
In equation 27 more than, C has fixed numerical value, and D can be even number.Equation 27 with reference to more than, it will be appreciated that , can be by the way that C to be multiplied by given N by the quantity of the bit repeatedouterAnd D is added to calculate.
It can be selected for the parameter C and parameter D repeated based on following table 13.That is, duplicator 216 and repetition Device 317 can determine C and D as shown in following table 13 based on corresponding modes.
[table 13]
In addition, duplicator 216 and duplicator 317 can be to NrepeatIndividual LDPC Parity Check Bits are repeated.
Specifically, N is worked asrepeat≤Nldpc_parityWhen, as shown in Figure 12, duplicator 216 and duplicator 317 can will be through Cross the preceding N of the LDPC Parity Check Bits of even-odd check displacementrepeatIndividual bit is added to LDPC information bits.That is, weight Multiple device 216 and duplicator 317 can after LDPC information bits by the LDPC Parity Check Bits by even-odd check displacement it In the 1st LDPC Parity Check Bits as NrepeatIndividual LDPC Parity Check Bits are added.
Work as Nrepeat> Nldpc_parityWhen, as shown in Figure 15, duplicator 216 and duplicator 317 can will pass through even-odd check The N of displacementldpc_parityIndividual LDPC Parity Check Bits are added to LDPC information bits, and are N by quantityrepeat- Nldpc_parityBy even-odd check displacement LDPC Parity Check Bits be additionally added to the N being added firstldpc_parity Individual LDPC Parity Check Bits.Own that is, duplicator 216 and duplicator 317 can add after LDPC information bits By even-odd check displacement LDPC Parity Check Bits and by by even-odd check displacement LDPC Parity Check Bits it In the 1st LDPC Parity Check Bits to Nrepeat-Nldpc_parityIndividual LDPC Parity Check Bits are additionally added to first After the LDPC Parity Check Bits being added.
Therefore, under L1- basic models 1 and L1- detail modes 1, additional NrepeatIndividual bit can in LDPC code word quilt Select and sent.
Puncturer 217 and puncturer 318 can be to included from duplicator 216 and the LDPC code word of the output of duplicator 317 LDPC Parity Check Bits in some LDPC Parity Check Bits carry out censoring, and by truncated LDPC code word (that is, the remaining LDPC code word bit in addition to the bit being truncated and LDPC code word also referred to as after censoring) It is output to zero remover 218 and zero remover 321.In addition, puncturer 318 will can have with the LDPC Parity Check Bits being truncated The information (for example, the quantity for the bit being truncated and position etc.) of pass is supplied to additional parity generator 319.In this feelings Under condition, additional parity generator 319 can be based on this generation additional parity-check bits.
As a result, after even-odd check displacement, some LDPC Parity Check Bits can be truncated.
In this case, the LDPC Parity Check Bits being truncated are not sent out in the frame that L1 signaling bits are sent Send.Specifically, the LDPC Parity Check Bits being truncated are not sent in the present frame that L1 signaling bits are sent, one In the case of a little, the LDPC Parity Check Bits being truncated can be sent in the frame before present frame, and this will be with reference to additional parity Check bit generator 319 describes.
For such purpose, puncturer 217 and puncturer 318 can determine that the LDPC that will be truncated of each LDPC code word The size of the quantity of Parity Check Bits and an encoding block.
Specifically, it is strange can to calculate the LDPC that will be truncated based on following equation 28 for puncturer 217 and puncturer 318 The provisional number N of even parity check bitpunc_temp.That is, for given Nouter, puncturer 217 and puncturer 318 can bases The provisional number N for the LDPC Parity Check Bits that will be truncated is calculated in following equation 28punc_temp
With reference to the equation 28 of the above, the interim big I for the bit that will be truncated is by the way that constant integer B is added from general Foreshortened length (that is, Kldpc-Nouter) be multiplied by the integer that the results of preset constant A values obtains and calculate.In the present exemplary embodiment In, it should be apparent that constant A values with the quantity for the bit that will be truncated with the ratio of the quantity for the bit being contracted by is set, And it can be set differently according to the needs of system.
Even if B values are the values for the length that the bit that will be truncated is also illustrated that when foreshortened length is 0, and therefore, are represented The minimum length that the bit being truncated can have.In addition, A values and B values are for adjusting the code check actually sent.That is, it is The situation of the length of length (that is, the length of L1 signalings) to information bit short situation or L1 signalings length is done some preparations, A The code check of value and B values for adjusting the actual transmission that will be reduced.
K aboveldpc, A and B list in the following table 14 for showing the parameter for censoring.Therefore, puncturer 217 The parameter for censoring can be determined with puncturer 318 according to corresponding modes as shown in following table 14.
[table 14]
Puncturer 217 and puncturer 318 can calculate the interim size of an encoding block as shown in following equation 29 NFEC_temp.Here, according to the quantity N of the LDPC Parity Check Bits of corresponding modesldpc_parityShown in table 14 as more than.
NFEC_temp=Nouter+Nldpc_parity-Npunc_temp
....(29)
In addition, puncturer 217 and puncturer 318 can calculate the size of an encoding block as shown in following equation 30 NFEC
In equation 30 more than, ηMODIt is order of modulation.For example, when the basic signalings of L1- and L1- details signalings are according to phase When answering the pattern to be modulated by QPSK, 16-QAM, 64-QAM or 256-QAM, as shown in the table 14 more than, ηMODCan be 2, 4th, 6 and 8.Equation 30, N more thanFECIt can be the integral multiple of order of modulation.
In addition, puncturer 217 and puncturer 318 can calculate the LDPC odd evens school that will be truncated based on following equation 31 Test the quantity N of bitpunc
Npunc=Npunc_temp-(NFEC-NFEC_temp)
....(31)
Here, NpuncIt is 0 or positive integer.In addition, NFECIt is by from by KsigIndividual information bit performs BCH and compiled The N that code and LDPC are encoded and obtainedouter+Nldpc_parityIndividual bit subtracts the N that will be truncatedpuncIndividual bit and the block of information obtained Bit quantity.That is, NFECIt is the number of the bit in addition to repetition bits among the bit actually sent Amount, and the quantity of the LDPC code word bit by reduction and censoring can be referred to as.
With reference to aforementioned processing, the quantity for zero bit that A can be multiplied by filling by puncturer 217 and puncturer 318 (that is, is reduced Length) and result is calculated into the provisional number N for the LDPC Parity Check Bits that will be truncated plus Bpunc_temp
In addition, puncturer 217 and puncturer 318 are based on Npunc_tempTo calculate the LDPC code after forming censoring and reducing The provisional number N of the LDPC code word bit of wordFEC_temp
Specifically, LDPC information bits are encoded by LDPC, and by LDPC encode caused by LDPC even-odd checks ratio Spy is added to LDPC information bits to form LDPC code word.Here, LDPC information bits include the basic signalings of L1- and L1- is thin Signaling is saved by the bit by Bose-Chaudhuri-Hocquenghem Code of Bose-Chaudhuri-Hocquenghem Code, and may also include zero bit of filling.
In this case, because zero bit of filling is encoded by LDPC, receiver 200 is then not sent to, therefore, LDPC code word (the LDPC code word (that is, the LDPC code word by reduction) i.e. in addition to zero bit of filling) by reduction can By being formed by the bit and LDPC Parity Check Bits of Bose-Chaudhuri-Hocquenghem Code.
Therefore, the quantity and LDPC Parity Check Bits of puncturer 217 and puncturer 318 from the bit by Bose-Chaudhuri-Hocquenghem Code Quantity sum subtract the provisional numbers of the LDPC Parity Check Bits that will be truncated to calculate NFEC_temp
By censoring and the LDPC code word of reduction (that is, remaining LDPC code word bit after censoring and reduction) according to corresponding Pattern be mapped to constellation symbol, constellation by various modulation schemes (such as, QPSK, 16-QAM, 64-QAM or 256-QAM) Symbol can be sent to receiver 200 by frame.
Therefore, puncturer 217 and puncturer 318 are based on NFEC_tempTo determine the LDPC code word after forming censoring and reducing LDPC code word bit quantity NFEC, wherein, NFECIt is the integral multiple of order of modulation, and puncturer 217 and the base of puncturer 318 LDPC code word bit after reduction determines to need the quantity N of bit being truncatedpuncTo obtain NFEC
When zero bit is not filled, LDPC code word can be by the bit Jing Guo Bose-Chaudhuri-Hocquenghem Code and LDPC Parity Check Bits shapes Into, and reduce and can be omitted.
In addition, under L1- basic models 1 and L1- detail modes, repetition is performed, and therefore, by reduction and censoring The quantity of LDPC code word be equal to NFEC+Nrepeat
Puncturer 217 and puncturer 318 can carry out censoring to the LDPC Parity Check Bits of the quantity up to calculated.
In this case, puncturer 217 and puncturer 318 can be to the last N in all LDPC code wordspuncIndividual bit enters Row censoring.That is, puncturer 217 and puncturer 318 can from last LDPC Parity Check Bits censoring NpuncIndividual ratio It is special.
Specifically, when repeating not to be performed, the LDPC code word by even-odd check displacement only includes compiling by LDPC LDPC Parity Check Bits caused by code.
In this case, puncturer 217 and puncturer 318 can be in all LDPC code words by even-odd check displacement Last NpuncIndividual bit carries out censoring.Therefore, from last among LDPC Parity Check Bits caused by being encoded by LDPC The N that rises of LDPC Parity Check BitspuncIndividual bit can be truncated.
When repeating to be performed, the LDPC code word replaced and repeated by even-odd check includes the LDPC code word bit repeated With encoded by LDPC caused by LDPC Parity Check Bits.
In this case, as shown in figure 14 and figure 15, puncturer 217 and puncturer 318 can be respectively to all processes Last N in the LDPC code word that even-odd check is replaced and repeatedpuncIndividual bit carries out censoring.
Specifically, the LDPC Parity Check Bits repeated are located at LDPC information bits and caused by being encoded by LDPC Between LDPC Parity Check Bits, and therefore puncturer 217 and puncturer 318 can be respectively to caused by be encoded by LDPC The N that last LDPC Parity Check Bits among LDPC Parity Check Bits risepuncIndividual bit carries out censoring.
In this way, puncturer 217 and puncturer 318 can be respectively to the N from last LDPC Parity Check BitspuncIndividual ratio Spy carries out censoring.
NpuncIt is 0 or positive integer, repetition can be only applied to L1- basic models 1 and L1- detail modes 1.
Aforementioned exemplary describes repetition and is performed, and then censoring is performed, and this is only an example.In certain situation Under, after censoring is performed, repetition can be performed.
Additional parity generator 319 can select bit to produce additional parity from LDPC Parity Check Bits (AP) bit.
In this case, additional parity-check bits can be produced from based on the L1- details signaling sent in the current frame Selected in raw LDPC Parity Check Bits, and receiver is sent to by the frame (that is, previous frame) before present frame 200。
Specifically, L1- details signaling is encoded by LDPC, by LDPC encode caused by LDPC Parity Check Bits added L1- details signaling is added to form LDPC code word.
In addition, censoring and reduction can be performed to LDPC code word, and the LDPC code word by censoring and reduction can be mapped To the frame of receiver 200 will be sent to.Here, when repeating to be performed according to corresponding modes, by censoring and reduction LDPC code word may include the LDPC Parity Check Bits repeated.
In this case, can pass through with L1- details signaling corresponding to each frame together with LDPC Parity Check Bits Each frame is sent to receiver 200.The process censoring of L1- details signaling e.g., including corresponding with (i-1) frame and reduction LDPC code word be mapped to (i-1) frame to be sent to receiver 200, and including L1- details corresponding with the i-th frame The LDPC code word by censoring and reduction of signaling is mapped to the i-th frame to be sent to receiver 200.
Additional parity generator 319 may be selected caused based on the L1- details signaling sent in i-th of frame At least some LDPC Parity Check Bits in LDPC Parity Check Bits, to produce additional parity-check bits.
Specifically, by performing LDPC codings to L1- details signaling and one in caused LDPC Parity Check Bits A little LDPC Parity Check Bits can be truncated, and then be not delivered to receiver 200.In this case, additional parity Generator 319 may be selected to encode and caused LDPC odd evens school by performing LDPC to the L1- details signaling sent in the i-th frame At least some LDPC Parity Check Bits tested in the LDPC Parity Check Bits being truncated among bit, it is additional so as to produce Parity Check Bits.
In addition, additional parity generator 319 may be selected that the LDPC odd evens of receiver 200 will be sent to by the i-th frame At least some LDPC Parity Check Bits in check bit are to produce additional parity-check bits.
Specifically, be mapped to the i-th frame by LDPC odd evens school included in censoring and the LDPC code word of reduction Test bit can be encoded according to corresponding modes only by LDPC caused by LDPC Parity Check Bits form or by passing through LDPC LDPC Parity Check Bits caused by coding and the LDPC Parity Check Bits repeated are formed.
In this case, additional parity generator 319 may be selected to will be mapped to that the process censoring of the i-th frame and contracting At least some LDPC Parity Check Bits in the LDPC code word subtracted in included LDPC Parity Check Bits, it is additional to produce Parity Check Bits.
Additional parity-check bits can be sent to receiver 200 by the frame (that is, (i-1) frame) before the i-th frame.
Believe that is, transmitter 100 can will not only include L1- details corresponding with (i-1) frame by (i-1) frame The LDPC code word by censoring and reduction of order is sent to receiver 200, and by based on the L1- details sent in the i-th frame Signaling and caused additional parity-check bits are sent to receiver 200.
In this case, the frame that additional parity-check bits are sent can be present frame before frame among when Between upper foremost frame.
For example, additional parity-check bits have among the frame before present frame with the guiding of present frame identical it is main/ Minor release, and can be sent in time in the frame of foremost.
In some cases, additional parity generator 319 can not produce additional parity-check bits.
In this case, the basic signalings of L1- sent by present frame can be used to be sent out to receiver 200 for transmitter 100 Send with the additional parity-check bits of the L1- details signalings for next frame whether by present frame by the relevant information of transmission.
For example, for present frame have identical guiding it is main/the L1- details signalings of the next frame of minor release it is attached The use of add parity check bit can pass through the field L1B_L1_Detail_ in the L1- basic parameters of present frame Additional_parity_mode illustrates.Specifically, the L1B_L1_Detail_ in the L1- basic parameters of present frame When additional_parity_mode is arranged to " 00 ", for the additional parity ratio of the L1- details signalings of next frame Spy is not sent in the current frame.
In this way, in order to extraly improve the robustness of L1- details signalings, additional parity-check bits can be before present frame Present frame the frame that is sent of L1- details signalings in sent.
Figure 16 shows to be directed to leading middle quilt of the additional parity-check bits in (i-1) frame of the L1- details signalings of the i-th frame The example of transmission.
Figure 16 shows to be divided into M block by segmentation by the L1- details signaling that the i-th frame is sent, and is partitioned into Each block in block is encoded by FEC.
Therefore, M LDPC code word (that is, the odd even school including LDPC information bit L1-D (i) _ 1 and for L1-D (i) _ 1 Test bit LDPC code word, by that analogy ... including LDPC information bit L1-D (i) _ M and the odd even school for L1-D (i) _ M Test the LDPC code word of bit) it is mapped to and will be sent to the i-th frame of receiver 200.
In this case, based on the L1- details signaling sent in the i-th frame and caused additional parity-check bits can Receiver 200 is sent to by (i-1) frame.
Specifically, additional parity-check bits (namely based on the L1- details signaling sent in the i-th frame caused pin AP to L1-D (i) _ 1 ..., for L1-D (i) _ M AP) be mapped to and will be sent to (i-1) frame of receiver 200 It is leading.As the result using additional parity-check bits, the diversity gain for L1 signalings can be obtained.
Hereinafter, it will be described in detail the method for producing additional parity-check bits.
Additional parity-check bits generator 319 calculates the interim of additional parity-check bits based on following equation 32 Quantity NAP_temp
In addition, K represents additional parity-check bits and bit (that is, the structure of the encoded L1- details signaling blocks sent Into by repeating, censoring and the bit for having eliminated the L1- details signaling blocks of zero bit) total quantity half ratio Value.
In this case, K corresponds to the L1B_L1_Detail_additional_parity_mode of the basic signalings of L1- Field.Here, the L1B_L1_Detail_additional_ associated with the L1- details signaling of the i-th frame (that is, frame (#i)) Parity_mode value can be sent in (i-1) frame (that is, frame (#i-1)).
As described above, when L1 detail modes are 2,3,4,5,6 and 7, due to repeating not to be performed, therefore more than etc. In formula 32, NrepeatIt is 0.
In addition, additional parity generator 319 calculates the number of additional parity-check bits based on following equation 33 Measure NAP.Therefore, the quantity N of additional parity-check bitsAPIt can be the integral multiple of order of modulation.
In equation 33 more than,It is no more than x maximum integer.Here, ηMODIt is order of modulation.For example, work as L1- Details signaling is when pattern is modulated by QPSK, 16-QAM, 64-QAM or 256-QAM corresponding to, ηMODCan be 2 respectively, 4, 6 or 8.
In this way, can the sum based on the bit sent in the current frame by the quantity for the additional parity-check bits being generated Measure to determine.
Next, additional parity generator 319 can select the ratio up to calculated in LDPC Parity Check Bits The bit of special quantity is to produce additional parity-check bits.
Specifically, when the quantity for the LDPC Parity Check Bits being truncated is equal to or more than the additional parity that will be generated During the quantity of check bit, additional parity generator 319 can be from first among the LDPC Parity Check Bits being truncated Individual LDPC Parity Check Bits play the bit of quantity that selection up to calculates to produce additional parity-check bits.
When the quantity for the LDPC Parity Check Bits being truncated is less than the quantity for the additional parity-check bits that will be generated When, additional parity generator 319 can select all LDPC Parity Check Bits being truncated first, and from LDPC code word In first LDPC Parity Check Bits among included LDPC Parity Check Bits rise additionally selection with by from will The quantity that the quantity for the additional parity-check bits being generated subtracts the quantity for the LDPC Parity Check Bits being truncated and obtained Bit as many, to produce additional parity-check bits.
Specifically, when repeating not to be performed, the included LDPC Parity Check Bits in the LDPC code word repeated Be by LDPC encode caused by LDPC Parity Check Bits.
In this case, additional parity generator 319 can select all LDPC even-odd checks being truncated first Bit, and it is attached from first LDPC Parity Check Bits among LDPC Parity Check Bits caused by being encoded by LDPC Select with adding with by from the quantity for the additional parity-check bits being generated to be subtracted to the LDPC Parity Check Bits being truncated Quantity and the bit of the quantity that obtains as many, to produce additional parity-check bits.
Here, by LDPC encode caused by LDPC Parity Check Bits be divided into the LDPC even-odd checks not being truncated Bit and the LDPC Parity Check Bits being truncated.As a result, when bit caused by encoded by LDPC LDPC odd evens school When first ratio tested among bit rises abruptly selected, they according to the LDPC Parity Check Bits not being truncated and can be truncated The orders of LDPC Parity Check Bits be chosen.
When repeating to be performed, included LDPC Parity Check Bits are to repeat in the LDPC code word by repetition LDPC Parity Check Bits and by LDPC encode caused by LDPC Parity Check Bits.Here, the LDPC even-odd checks repeated Bit is located at LDPC information bits and encoded by LDPC and between caused LDPC Parity Check Bits.
In this case, additional parity generator 319 can select all LDPC even-odd checks being truncated first Bit, and additionally select and lead to from first LDPC Parity Check Bits among the LDPC Parity Check Bits repeated The bit of the quantity crossed the quantity that the LDPC Parity Check Bits being truncated are subtracted from the quantity of added bit and obtained as many, To produce additional parity-check bits.
Here, when bit rises abruptly selected from first ratio among the LDPC Parity Check Bits repeated, they can It is chosen according to repetition bits and by LDPC codings and the order of caused LDPC Parity Check Bits.In addition, passing through LDPC encode and within caused LDPC Parity Check Bits, bit can according to the LDPC Parity Check Bits that are not truncated and The order for the LDPC Parity Check Bits being truncated is chosen.
Hereinafter, reference picture 17 to Figure 19 is described more fully additional for producing according to exemplary embodiment The method of Parity Check Bits.
Figure 17 to Figure 19 is for producing additional parity-check bits when repeating and being performed according to exemplary embodiment Method diagram.In this case, the LDPC code word by repeating Can It is expressed as shown in Figure 17.
First, in NAP≤NpuncIn the case of, as shown in Figure 18, additional parity generator 319 can be from being truncated LDPC Parity Check Bits among first LDPC Parity Check Bits play selection NAPIndividual bit is to produce additional parity school Test bit.
Therefore, for additional parity-check bits, the LDPC Parity Check Bits being truncatedCan quilt Selection.That is, additional parity generator 319 can be from first ratio among the LDPC Parity Check Bits being truncated Rise abruptly selection NAPIndividual bit is to produce additional parity-check bits.
Equally, in NAP> NpuncIn the case of, as shown in Figure 19, additional parity generator 319 may be selected all The LDPC Parity Check Bits being truncated.
Therefore, for additional parity-check bits, all LDPC Parity Check Bits being truncatedIt can be chosen.
In addition, additional parity generator 319 can be compiled from including the LDPC Parity Check Bits repeated and by LDPC Code and the LDPC Parity Check Bits of caused LDPC Parity Check Bits additionally select preceding NAP-NpuncIndividual bit.
That is, encoded due to the LDPC Parity Check Bits of repetition and by LDPC and caused LDPC even-odd checks Bit sequentially arranged, therefore additional parity generator 319 can be from the among the LDPC Parity Check Bits repeated One LDPC Parity Check Bits, which rises, additionally selects NAP-NpuncIndividual Parity Check Bits.
Therefore, for additional parity-check bits, LDPC Parity Check Bits Select with being attached.
In this case, the bit additionally selected can be added to previous selection by additional parity generator 319 Bit to produce additional parity-check bits.That is, as shown in Figure 19, additional parity generator 319 can incite somebody to action The LDPC Parity Check Bits additionally selected are added to the LDPC Parity Check Bits that are truncated to produce additional parity Bit.
As a result, additional parity-check bits are directed to, It can be chosen.
In this way, when the quantity for the bit being truncated is equal to or more than the quantity of additional parity-check bits, base can be passed through Bit is selected to produce additional parity-check bits among the bit being truncated in censoring order.However, in other cases, Additional parity-check bits can be by selecting all bits and N being truncatedAP-NpuncIndividual Parity Check Bits produce.
Due to the N when repeating not to be performedrepeat=0, it thus be accordingly used in and produce additional parity when repeating and not being performed The method of bit and the N in Figure 17 to Figure 19repeat=0 situation is identical.
Additional parity-check bits can be by Bit Interleave, and is mapped to constellation.In this case, for additional The constellation of Parity Check Bits can pass through the constellation identical method with the L1- details signaling bits for sending in the current frame To produce, wherein, in the current frame, L1- details signaling bit is repeated, censoring and has eliminated zero bit.In addition, such as Shown in Figure 18, after constellation is mapped to, additional parity-check bits can be added to the present frame before present frame After L1- details signaling blocks in the frame that L1- details signalings are sent.
Additional parity-check bits can be output to bit demultiplexer 323 by additional parity generator 319.
There can be both of which by group intertexture pattern as described above with described in table 11 and table 12, limit replacement sequence:The One pattern and second mode.
Specifically, the B values in the equation 26 due to more than represent the minimum for the LDPC Parity Check Bits that will be truncated Length, therefore the bit of predetermined quantity always can be truncated according to B values, the length without considering incoming signalling.For example, in L1- Under detail modes 2, because B=6036 and bit group are formed by 360 bits, therefore even if it is 0 to work as foreshortened length, at leastIndividual bit group is always truncated.
In this case, because censoring is performed from last LDPC Parity Check Bits, therefore passed through from forming Cross the ratio of the predetermined quantity risen by last bit group among group multiple bit groups of the LDPC Parity Check Bits to interweave Spy's group is always truncated, without considering foreshortened length.
For example, under L1- detail modes 2,36 bit groups of the LDPC Parity Check Bits by interweaving by group are formed Among last 16 bit groups can always be truncated.
As a result, limit the bit being always truncated by some patterns expression in group intertexture pattern of replacement sequence Group, therefore, two patterns are divided into by a group intertexture pattern.Specifically, by the restriction in group intertexture pattern except always The pattern of remaining bits group outside the bit group being truncated is referred to as first mode, and limits the bit group being always truncated Pattern be referred to as second mode.
For example, under L1- detail modes 2, due to being defined by group intertexture pattern as in table 11 above, represent not By being located at the 9th bit group to the 28th bit group (that is, Y by group intertexture and after by group intertexture9=Xπp(9)=X9,Y10= Xπp(10)=X31,Y11=Xπp(11)=X23,...,Y26=Xπp(26)=X17,Y27=Xπp(27)=X35,Y28=Xπp(28)=X21) in The pattern of the index of bit group can be first mode, and represent to be located at without by group intertexture and after by group intertexture 29th bit group to the 44th bit group (that is, Y29=Xπp(29)=X20,Y30=Xπp(30)=X24,Y31=Xπp(31)=X44,...,Y42 =Xπp(42)=X28,Y43=Xπp(43)=X39,Y44=Xπp(44)=X42) in the pattern of index of bit group can be the second mould Formula.
As described above, always second mode limits the bit group that is truncated in the current frame regardless of foreshortened length, and And first mode limits the bit group being additionally truncated when foreshortened length is long so that first mode can be used for determining deleting The LDPC Parity Check Bits that will be sent in the current frame after cutting.
Specifically, according to the quantity for the LDPC Parity Check Bits that will be truncated, except the LDPC being always truncated is strange Outside even parity check bit, more LDPC Parity Check Bits can be by extraly censoring.
For example, under L1- detail modes 2, when the quantity for the LDPC Parity Check Bits that will be truncated is 7200,20 Bit group is needed to be truncated, and therefore in addition to 16 bit groups being always truncated, the individual bit group in four (4) is needed by volume Nonlocal censoring.
In this case, extraly the individual bit group in four (4) of censoring correspond to by group interweave after positioned at the 25th to The bit group of 28th position, and because these bit groups according to first mode determine and (that is, belong to first mode), therefore One pattern can be used for determining the bit group being truncated.
That is, when LDPC Parity Check Bits are truncated the minimum more than the LDPC Parity Check Bits that will be truncated During value, it is located at according to which bit group and the bit group being always truncated is determined which bit group will be deleted extraly later Cut.As a result, according to censoring direction, the first mode for limiting the bit group after the bit group that will be always truncated can It is considered as determining the bit group being truncated.
That is, such as in aforementioned exemplary, when the quantity for the LDPC Parity Check Bits that will be truncated is 7200, remove By outside be always truncated 16 bit groups, by after group interweaving and being performed, the individual bit group in four (4) is (that is, positioned at the 28th, the 27th, the 26th, bit group of the 25th position) by extraly censoring.Here, it is located at the 25th to the 28th after by group intertexture The bit group of position determines according to first mode.
As a result, first mode can be considered as the bit group for determining will be truncated.In addition, except being truncated Remaining LDPC Parity Check Bits outside LDPC Parity Check Bits are sent by present frame, and therefore, first mode can quilt It is considered as the bit group for determining to be sent in the current frame.
Second mode can be used for determining the additional parity-check bits that will be sent in previous frame.
Specifically, because the bit group for being confirmed as always being truncated always is truncated, then not in the current frame Sent, therefore after by group intertexture, these bit groups need to be only located at the position that bit is always truncated.Therefore, these Bit group is after by group intertexture positioned at where inessential.
For example, under L1- detail modes 2, by before group interweaving positioned at the 20th, the 24th, the 44th ..., the 28th, the 39th with And the 42nd position bit group by group interweave after need to be only located at the 29th bit group to the 44th bit group.Therefore, these compare Spy's group is positioned at where inessential.
The second mode for the bit group being always truncated is used to identify the bit group that will be truncated in this way, limiting.Therefore, In censoring, the order limited under the second mode between bit group is insignificant, therefore, limits the ratio that will be always truncated The second mode of spy's group can be considered as being not used in censoring.
However, in order to determine additional parity-check bits, the bit group that will be always truncated within these bit groups Position need be considered.
Specifically, because additional parity-check bits are by from first among the LDPC Parity Check Bits being truncated The individual bit than the selection up to predetermined quantity that rises abruptly produces, therefore by least some bits in the bit group being always truncated Included bit can be according to the quantity of the LDPC Parity Check Bits being truncated and the additional parity that will be generated in group The quantity of bit and be selected as at least some additional parity-check bits in additional parity-check bits.
That is, when additional parity-check bits are selected over the quantity of the bit group according to first mode restriction When, because additional parity-check bits are sequentially selected in principle from the beginning of second mode, therefore with regard to additional parity For the selection of bit, the order for belonging to the bit group of second mode is meaningful.As a result, limiting always to be truncated Second mode can be considered as be used for determine additional parity-check bits.
For example, under L1- detail modes 2, the total quantity of LDPC Parity Check Bits is 12960, by what is be always truncated The quantity of bit group is 16.
In this case, second mode can be used for according to by from the quantity of all LDPC Parity Check Bits subtract by The quantity of the LDPC Parity Check Bits being truncated and result will be subtracted each other plus the additional parity-check bits that will be generated Whether quantity and the value that obtains more than 7200 produce additional parity-check bits.Here, 7200 be to form LDPC even-odd checks Among the bit group of bit except by the quantity of the LDPC Parity Check Bits in addition to the bit group being always truncated.Namely Say, 7200=(36-16) × 360.
Specifically, it is equal to or less than 7200 (that is, 12960-N when subtracting each other and be added the value to obtain more thanpunc+ NAP≤ 7200) when, additional parity-check bits can produce according to first mode.
However, when the value for subtracting each other and being added to obtain more than is more than 7200 (that is, 12960-Npunc+NAP> 7200) When, additional parity-check bits can produce according to first mode and second mode.
Specifically, 12960-N is worked aspunc+NAPDuring > 7200, for additional parity-check bits, from the LDPC being truncated First LDPC Parity Check Bits among Parity Check Bits play included bit in the bit group of the 28th position It can be chosen, and bit included in the bit group in precalculated position from the 29th position can be chosen.
Here, the bit group belonging to first LDPC Parity Check Bits among the LDPC Parity Check Bits being truncated And the bit group of pre-position is (that is, when from first LDPC odd evens school among the LDPC Parity Check Bits being truncated Test when being sequentially selected in principle than rising abruptly, the bit group belonging to the LDPC Parity Check Bits of final choice) can be according to being truncated The quantity of LDPC Parity Check Bits and the quantity for the additional parity-check bits being generated is determined.
In this case, from first LDPC Parity Check Bits among the LDPC Parity Check Bits being truncated Bit group positioned at the 28th position determines that the bit group from the 29th position positioned at precalculated position is according to according to first mode Two modes determine.
As a result, additional parity-check bits determine according to first mode and second mode.
In this way, first mode can be used for determination that the additional parity-check bits being generated and the LDPC that will be truncated are strange Even parity check bit, no matter can be used for determining will the additional parity-check bits that be generated and will be by puncturer 217 for second mode With the quantity of the Parity Check Bits of the censoring of puncturer 318 how the LDPC Parity Check Bits that will be always truncated.
Aforementioned exemplary describes includes first mode and second mode by group intertexture pattern, and this is being deleted just for the sake of convenient Explanation in terms of cutting with additional parity.That is, a pattern can be considered as without being divided by a group intertexture pattern Into first mode and second mode.In this case, can be considered as being directed to both censoring and additional parity by a group intertexture Performed using a pattern.
The value (quantity for the LDPC Parity Check Bits such as, being truncated) used in aforementioned exemplary is only example Value.
Zero remover 218 and zero remover 321 can be from from puncturers 217 and the LDPC code word of the output of puncturer 318 Bit demultiplexer is output to except zero bit filled by zero padding device 213 and zero padding device 314, and by remaining bit 219 and bit demultiplexer 322.
Here, it is not only to remove zero bit of filling to go division operation, and may also include output and removed in LDPC code word Remaining bits outside zero bit of filling.
Specifically, zero remover 218 and zero remover 321 can remove is filled by zero padding device 213 and zero padding device 314 Kldpc-NouterIndividual zero bit.Therefore, Kldpc-NouterZero bit of individual filling is removed, and therefore can be not delivered to and be connect Receive device 200.
For example, as shown in Figure 20, it is assumed that the first bit group, the 4th ratio among multiple bit groups of composition LDPC code word All bits in special group, the 5th bit group, the 7th bit group and the 8th bit group are by zero bit padding, in the second bit group Some bits by zero bit padding.
In this case, zero remover 218 and zero remover 321, which can remove, is filled into the first bit group, the second bit Group, the 4th bit group, the 5th bit group, zero bit of the 7th bit group and the 8th bit group.
In this way, when zero bit is removed, as shown in Figure 20, can retain by KsigIndividual information bit (that is, KsigIndividual L1- Basic signaling bit and KsigIndividual L1- details signaling bit), 168 BCH Parity Check Bits (that is, BCH FEC) and Ninner- Kldpc-NpuncOr Ninner-Kldpc-Npunc+NrepeatThe LDPC code word that individual Parity Check Bits are formed.
That is, when repeating to be performed, the length of all LDPC code words becomes NFEC+Nrepeat.Here, NFEC= Nouter+Nldpc_parity-Npunc.However, under the pattern for repeating not to be performed, the length of all LDPC code words becomes NFEC
Bit demultiplexer 219 and bit demultiplexer 322 can be to from zero remover 218 and the outputs of zero remover 321 Bit is interleaved, and to being demultiplexed by the bit to interweave, then outputs them into constellation mapper 221 and constellation reflects Emitter 324.
For such purpose, bit demultiplexer 219 and bit demultiplexer 322 may include block interleaver (not shown) and Demultiplexer (not shown).
First, the block interleaving scheme performed in block interleaver figure 21 illustrates.
Specifically, the N after zero bit is removedFECOr NFEC+NrepeatThe bit of length continuously can be write by row Enter in block interleaver.Here, the quantity of the row of block interleaver is equal to order of modulation, and capable quantity is NFECMODOr (NFEC+ Nrepeat)/ηMOD
In addition, in read operation, the bit of a constellation symbol can be sequentially read along line direction to be input into Demultiplexer.It is described to operate the last column that can continue until row.
That is, NFECOr (NFEC+Nrepeat) individual bit can be written into from the first row of first row along column direction it is more In individual row, and write bit in a plurality of columns along line direction from the first row in multiple row to last column by sequentially Read.In this case, the bit read in the same row may make up a modulation symbol.
Demultiplexer can demultiplex to the bit exported from block interleaver.
Specifically, before bit is mapped to constellation, demultiplexer can be to by every in the bit group of block interleaving Individual bit group (that is, exports when being read in the mutually colleague that a bit connects block interleaver of the ratio specially within bit group Bit) demultiplexed,
In this case, two mapping rulers may be present according to order of modulation.
Specifically, when QPSK is used to modulate, because the reliability of the bit within constellation symbol is identical, therefore demultiplex De-multiplex operation is not performed to bit group with device.Therefore, the bit group for reading and exporting from block interleaver is mapped to QPSK Symbol, without de-multiplex operation.
However, when high order modulation is by use, demultiplexer can be based on following equation 34 come to being read from block interleaver And the bit group exported performs demultiplexing.That is, bit group can be mapped to qam symbol according to following equation 34.
Sdemux_in(i)={ bi(0), bi(1), bi..., b (2)iMOD- 1) },
Sdemux_out(i)={ ci(0), ci(1), ci..., c (2)iMOD- 1) },
ci(0)=bi(i% ηMOD), ci(1)=bi((i+1) % ηMOD) ..., ciMOD- 1)=bi(i+ηMOD- 1) % ηMOD)....(34)
In equation 34 more than, % represents modulo operation, ηMODIt is order of modulation.
In addition, i is the corresponding bit group index of line index with block interleaver.That is, it is mapped in qam symbol Each qam symbol output bit group Sdemux_out(i)Can be according to bit group index i in Sdemux_in(i)It is middle by cyclic shift.
Figure 22 shows to perform 16- non-uniform constellations (16-NUC) (that is, NUC 16-QAM) example of bit demultiplexing.Institute State operation to be continued, untill all bit groups in block interleaver are read.
Bit demultiplexer 323 can perform to the additional parity-check bits exported from additional parity generator 319 Operation identical with being performed by bit demultiplexer 219 and bit demultiplexer 322 operates, and will pass through block interleaving and conciliate The bit of multiplexing is output to constellation mapper 325.
Constellation mapper 221, constellation mapper 324 and constellation mapper 325 can will be from bit demultiplexer 219, bits The bit that demultiplexer 322 and bit demultiplexer 323 export is respectively mapped to constellation symbol.
That is, each in constellation mapper 221, constellation mapper 324 and constellation mapper 325 can be according to corresponding Pattern using constellation come by Sdemux_out(i)It is mapped to cell word.Here, Sdemux_out(i)Can be by with identical with constellation order The bit of quantity form.
Specifically, constellation mapper 221, constellation mapper 324 and constellation mapper 325 can make according to corresponding pattern It will be demultiplexed with QPSK, 16-QAM, 64-QAM, 256-QAM etc. from bit demultiplexer 219, bit demultiplexer 322 and bit The bit map that device 323 exports is to constellation symbol.
In this case, NUC can be used in constellation mapper 221, constellation mapper 324 and constellation mapper 325.Also To say, constellation mapper 221, constellation mapper 324 and constellation mapper 325 can be used NUC 16-QAM, NUC 64-QAM or NUC 256-QAM.According to table 6 of the corresponding pattern applied to the modulation scheme of the basic signalings of L1- and L1- details signalings more than In be illustrated.
Constellation symbol mapped can be sent to receiver 200 by transmitter 100 to frame and by the symbol after mapping.
Specifically, transmitter 100 can pair with from constellation mapper 221 and constellation mapper 324 output L1- believe substantially Constellation symbol corresponding to each in order and L1- details signalings is mapped, by with exported from constellation mapper 325 it is additional strange Leading symbol of the constellation symbol mapped to frame corresponding to even parity check bit.
In this case, transmitter 100 caused based on the L1- details signaling sent in the current frame will can add Parity Check Bits are mapped to the frame before present frame.
That is, transmitter 100 can will include the LDPC code word bit of the basic signalings of L1- corresponding with (i-1) frame (i-1) frame is mapped to, the LDPC code word bit map of L1- details signaling corresponding with (i-1) frame will be included to (i-1) Frame, and extraly by from being selected in caused LDPC Parity Check Bits based on L1- details signaling corresponding with the i-th frame Caused additional parity-check bits are mapped to (i-1) frame and the bit after mapping can be sent into receiver 200.
In addition, in addition to L1 signalings, transmitter 100 can map the data into the data symbol of frame, and will include L1 The frame of signaling and data is sent to receiver 200.
In this case, because L1 signalings include the signaling information relevant with data, therefore each data are mapped to The signaling relevant with data is mapped to the leading of respective frame.For example, transmitter 100 can be by including with being mapped to the i-th frame The L1 protocol mappings of the relevant signaling information of data are to the i-th frame.
As a result, receiver 200 can be used receives data from the signaling that frame obtains from corresponding frame, to be handled.
Figure 23 and Figure 24 is the block diagram for describing the configuration of the receiver according to exemplary embodiment.
Specifically, as shown in Figure 23, receiver 200 may include the constellation demapping for handling the basic signalings of L1- Device 2310, multiplexer 2320, log-likelihood ratio (LLR) 2330, LLR combiners 2340, even-odd check solution displacer 2350, LDPC Decoder 2360, zero remover 2370, BCH decoders 2380 and descrambler 2390.
In addition, as shown in Figure 24, receiver 200 may include the constellation de-mapping device for handling L1- details signalings 2411 and 2412, multiplexer 2421 and 2422, LLR inserters 2430, LLR combiners 2440, even-odd check solution displacer 2450, LDPC decoder 2460, zero remover 2470, BCH decoders 2480, descrambler 2490 and solution dispenser 2495.
Here, the component shown in Figure 23 and Figure 24 performs corresponding with the function of the component shown in Fig. 7 and Fig. 8 respectively Function, this is only example, and in some cases, some components in component can be omitted or change and can add other groups Part.
The guiding of frame can be used to obtain frame synchronization in receiver 200, and is used to handle L1- using included in guiding Leading reception L1- basic signaling of the information of basic signaling from frame.
In addition, receiver 200 can be used in the basic signalings of L1- the included information for being used to handle L1- details signalings from Leading reception L1- details signalings, and use the broadcast number required for data symbol reception user of the L1- details signaling from frame According to.
Therefore, receiver 200 can determine that transmitting terminal 100 use be used for handle the basic signalings of L1- and L1- details signalings Pattern, the signal received according to the mode treatment of determination from transmitter 100 is to receive the basic signalings of L1- and L1- details signalings. For such purpose, receiver 200 can be prestored with the information of relating to parameters used in transmitter 100 with according to corresponding Pattern handle signaling.
In this way, the basic signalings of L1- and L1- details signaling can sequentially be obtained from leading.In Figure 23 and Figure 24 description In, for the convenience of explanation, the component for performing identical function will be described together.
Constellation de-mapping device 2310, constellation de-mapping device 2411 and constellation de-mapping device 2412 from transmitter 100 to connecing The signal of receipts is demodulated.
Specifically, constellation de-mapping device 2310, constellation de-mapping device 2411 and constellation de-mapping device 2412 are difference Constellation mapper 221, constellation mapper 324 and 325 corresponding component of constellation mapper with transmitter 100, and can to from The signal that transmitter 100 receives is demodulated and produces value corresponding with the bit sent from receiver 100.
That is, as described above, transmitter 100 is believed by the LDPC code word including the basic signalings of L1- and including L1- details The LDPC code word of order is mapped to the leading of frame, and the LDPC code word after mapping is sent into receiver 200.In addition, at some In the case of, additional parity-check bits can be mapped to the leading of frame and be sent to the bit after mapping and connect by transmitter 100 Receive device 200.
As a result, constellation de-mapping device 2310 and constellation de-mapping device 2411 can be produced with including the basic signalings of L1- Value corresponding to LDPC code word and LDPC code word including L1- details signalings.In addition, constellation de-mapping device 2412 can be produced and added It is worth corresponding to Parity Check Bits.
For this purpose, receiver 200 can prestore basic to L1- according to corresponding pattern with by transmitter 100 Signaling, L1- details signaling and additional parity-check bits are modulated the relevant information of used modulation scheme.Therefore, star Seat de-mapping device 2310, constellation de-mapping device 2411 and constellation de-mapping device 2412 can be according to corresponding patterns to from transmitter 100 signals received are demodulated to produce value corresponding with LDPC code word bit and additional parity-check bits.
Value corresponding with the bit sent from transmitter 100 be the bit based on reception be 0 and 1 probability and calculate Value, alternatively, probability also is used as value corresponding with each bit in itself.As another example, described value can also be seemingly So than (LR) or LLR value.
Specifically, LR values can represent from transmitter 100 send bit be 0 probability and the bit be 1 probability Ratio, LLR value can be represented by the bit sent from transmitter 100 being 0 probability and the bit is that 1 probability takes pair The value for counting and obtaining.
Aforementioned exemplary uses LR values or LLR value, and this is only an example.According to another exemplary embodiment, except LR Or the signal received outside LLR value can be used as in itself.
Multiplexer 2320, multiplexer 2421 and multiplexer 2422 are to from constellation de-mapping device 2310, constellation de-mapping device 2411 and constellation de-mapping device 2412 export LLR value be multiplexed.
Specifically, multiplexer 2320, multiplexer 2421 and multiplexer 2422 are demultiplexed with the bit of transmitter 100 Device 219, bit demultiplexer 322 and component corresponding to bit demultiplexer 323, and can perform respectively and bit demultiplexer 219th, operated corresponding to the operation of bit demultiplexer 322 and bit demultiplexer 323.
For such purpose, receiver 200 can prestore is used with the execution of transmitter 100 demultiplexing and block interleaving Relating to parameters information.Therefore, multiplexer 2320, multiplexer 2421 and multiplexer 2422 can be pair corresponding with cell word LLR value oppositely performs bit demultiplexer 219, the demultiplexing of bit demultiplexer 322 and bit demultiplexer 323 and block and handed over Operation is knitted, so that bitwise a pair LLR value corresponding with cell word is multiplexed.
LLR inserters 2330 and LLR inserters 2430 respectively can insert the LLR value for censoring bit and reduction bit To the LLR value from multiplexer 2320 and the output of multiplexer 2421.In this case, LLR inserters 2330 and LLR inserters Predetermined LLR value can be inserted between the LLR value exported from multiplexer 2320 and multiplexer 2421 or be inserted into by 2430 The head of the LLR value exported from multiplexer 2320 and multiplexer 2421 or afterbody.
Specifically, LLR inserters 2330 and LLR inserters 2430 be respectively with zero remover 218 of transmitter 100 and 321 and puncturer 217 and 318 corresponding to component, and can perform respectively and zero remover 218 and 321 and puncturer 217 With 318 operation corresponding to operation.
First, LLR value corresponding with zero bit can be inserted into LDPC code by LLR inserters 2330 and LLR inserters 2430 The position that zero bit is filled in word.In this case, with zero bit (that is, zero bit of reduction) of filling corresponding to LLR Value can be ∞ or-∞.However, ∞ or-∞ is theoretic value, but it can essentially be the LLR used in receiver 200 The maximum or minimum value of value.
For such purpose, receiver 200 can be prestored with transmitter 100 according to the corresponding bit of Pattern Fill zero The relevant information of used parameter and/or pattern.Therefore, LLR inserters 2330 and LLR inserters 2430 can be according to corresponding Pattern determines zero bit is filled in LDPC code word position, and LLR value corresponding with zero bit of reduction is inserted into In corresponding position.
In addition, LLR value corresponding with the bit being truncated can be inserted into by LLR inserters 2330 and LLR inserters 2430 The position for the bit being truncated in LDPC code word.In this case, LLR value corresponding with the bit being truncated can be 0.
For such purpose, receiver 200 can prestore performs censoring institute with transmitter 100 according to corresponding pattern The relevant information of the parameter and/or pattern that use.Therefore, LLR inserters 2330 and LLR inserters 2430 can be according to corresponding moulds Formula determines the length of LDPC Parity Check Bits being truncated and corresponding LLR value is inserted into LDPC Parity Check Bits quilts The position of censoring.
When among additional parity-check bits additional parity-check bits be selected from the bit being truncated when, LLR inserters 2430 can be by corresponding with the additional parity-check bits received LLR value (rather than the bit for being truncated LLR value " 0 ") it is inserted into the position for the bit being truncated.
LLR combiners 2340 and LLR combiners 2440 will can export from LLR inserters 2330 and LLR inserters 2430 LLR value is combined with the LLR value exported from multiplexer 2422 and (that is, is added).However, LLR combiners 2340 and LLR combiners 2440 For the LLR value for specific bit to be updated to more correctly be worth.However, also can be from connecing for the LLR value of specific bit The LLR value received is decoded, without LLR combiners 2340 and LLR combiners 2440, therefore, and in some cases, LLR groups Clutch 2340 and LLR combiners 2440 can be omitted.
Specifically, LLR combiners 2340 be with 216 corresponding component of the duplicator of transmitter 100, and it is executable with Operated corresponding to the operation of duplicator 216.Selectively, LLR combiners 2440 are and the duplicator of transmitter 100 317 and attached Component corresponding to add parity verification generator 319, and it is executable with duplicator 317 and additional parity generator 319 Operated corresponding to operation.
First, LLR combiners 2340 and LLR combiners 2440 can will LLR value corresponding with repetition bits and other LLR values Combination.Here, other LLR values can be the basic bit that repetition bits are produced as transmitter 100, i.e. be selected as repeating The LLR value of the LDPC Parity Check Bits of object.
That is, as described above, transmitter 100 can select bit from LDPC Parity Check Bits and believe in LDPC Cease bit and by repeating the bit of selection between LDPC Parity Check Bits caused by coding, and repetition bits are sent To receiver 200.
As a result, can be by the LDPC Parity Check Bits for repeating for the LLR value of LDPC Parity Check Bits LLR value and for non-repetitive LDPC Parity Check Bits (that is, by LDPC encode caused by LDPC Parity Check Bits) LLR value is formed.Therefore, LLR combiners 2340 and LLR combiners 2440 can be by for the LLR of identical LDPC Parity Check Bits Value combination.
For such purpose, receiver 200, which can prestore to be performed according to corresponding pattern with transmitter 100, repeats institute The information of the relating to parameters used.As a result, LLR combiners 2340 and LLR combiners 2440 can determine that the LDPC of repetition is strange The length of even parity check bit, the position of the basic bit of repetition is determined as, and by for the LDPC even-odd checks of repetition The LLR value of bit with for as repeat basic and by LDPC encode caused by LDPC Parity Check Bits LLR value group Close.
For example, as shown in Figure 25 and Figure 26, LLR combiners 2340 and LLR combiners 2440 can be by for repetitions The LLR value of LDPC Parity Check Bits with for as repeat basic and by LDPC encode caused by LDPC even-odd checks ratio Special LLR value combination.
When LDPC Parity Check Bits are repeated n times, LLR combiners 2340 and LLR combiners 2440 can will be directed to place Combined n times in the LLR value of the bit of same position or less secondary.
For example, Figure 25 shows some LDPC odd evens schools in the LDPC Parity Check Bits in addition to the bit being truncated Test the situation that bit is repeated once.In this case, LLR combiners 2340 and LLR combiners 2440, which will can be directed to, repeats The LLR values of LDPC Parity Check Bits combined with for the LLR value of LDPC Parity Check Bits caused by being encoded by LDPC, Then the LLR value of combination is exported, or output is directed to the LLR value of the LDPC Parity Check Bits of the repetition received or for connecing Receive by LDPC encode caused by LDPC Parity Check Bits LLR value, without they are combined.
As another example, Figure 26 shows situations below:One in the LDPC Parity Check Bits not being truncated sent A little LDPC Parity Check Bits are repeated twice, and remainder is repeated once, and the LDPC Parity Check Bits being truncated It is repeated once.
In this case, LLR combiners 2340 and LLR combiners 2440 can by with scheme identical described above Scheme is handled the remainder being repeated once and the LDPC Parity Check Bits being truncated.However, LLR is combined Device 2340 and LLR combiners 2440 can following article the part being repeated twice is handled like that.In this case, in order to retouch The convenience stated, by the way that some LDPC Parity Check Bits in LDPC Parity Check Bits are repeated twice and caused two portions / mono- is referred to as Part I, and another part in described two parts is referred to as Part II.
Specifically, LLR combiners 2340 and LLR combiners 2440 can be by for every in Part I and Part II The LLR value of individual part combines with the LLR value for LDPC Parity Check Bits.Alternatively, LLR combiners 2340 and LLR combinations Device 2440 will can combine for the LLR value of Part I with the LLR value for LDPC Parity Check Bits, will be directed to Part II LLR value combine with for the LLR values of LDPC Parity Check Bits, or by for the LLR value of Part I with being directed to second Partial LLR value combination.Selectively, LLR combiners 2340 and the exportable LLR for Part I of LLR combiners 2440 Value, for the LLR value of Part II, for remainder and the LLR value for the bit being truncated, without individually combination.
In addition, LLR combiners 2340 and LLR combiners 2440 can will LLR value corresponding with additional parity-check bits with Other LLR value combinations.Here, other LLR values can be directed to produce additional parity ratio as by transmitter 100 Special basic LDPC Parity Check Bits (that is, the LRPC even-odd checks ratio for producing additional parity-check bits and selecting It is special) LLR value.
That is, as described above, transmitter 100 can be by for the additional strange of the L1- details signalings that are sent in present frame Even parity check bit map is sent to receiver 200 to previous frame and by the bit after mapping.
In this case, the LDPC that additional parity-check bits may include to be truncated and not sent in the current frame is strange Even parity check bit, and in some cases, may also include the LDPC Parity Check Bits sent in the current frame.
As a result, LLR combiners 2440 can be by for the LLR of the additional parity-check bits received by present frame The LLR for being worth and being inserted into the position of the LDPC Parity Check Bits being truncated in the LDPC code word received by next frame The LLR value of value and the LDPC Parity Check Bits for being received by the next frame combines.
For such purpose, receiver 200 can be prestored to be produced according to corresponding pattern with transmitter 100 and added very Parameter used in even parity check bit and/or the relevant information of pattern.Added very as a result, LLR combiners 2440 can determine that The length of even parity check bit, the position for the basic LDPC Parity Check Bits for producing additional parity-check bits is determined as, And will be strange as the basic LDPC for producing additional parity-check bits with being directed to for the LLR value of additional parity-check bits The LLR value combination of even parity check bit.
Even-odd check solution displacer 2350 and even-odd check solution displacer 2450 can be respectively to from the Hes of LLR combiners 2340 The LLR value that LLR combiners 2440 export carries out solution displacement.
Specifically, even-odd check solution displacer 2350 and even-odd check solution displacer 2450 are strange with transmitter 100 Component corresponding to even parity check displacer 215 and even-odd check displacer 316, and can perform respectively and even-odd check displacer 215 and even-odd check displacer 316 operation corresponding to operate.
For such purpose, receiver 200 can prestore performs by a group friendship with transmitter 100 according to corresponding pattern Knit parameter used in interweaving with even-odd check and/or the relevant information of pattern.Therefore, even-odd check solution displacer 2350 and strange Even parity check solution displacer 2450 can a pair LLR value corresponding with LDPC code word bit inversely perform even-odd check displacer 215 and Interweaving by group for even-odd check displacer 316 (that is, is performed and handed over by group deinterleaving and even-odd check solution with the operation of even-odd check intertexture Knit operation), the displacement of even-odd check solution is performed with a pair LLR value corresponding with LDPC code word bit respectively.
LDPC decoder 2360 and LDPC decoder 2460 can be based respectively on from even-odd check solution displacer 2250 and odd even The LLR value that verification solution displacer 2350 exports performs LDPC decodings.
Specifically, LDPC decoder 2360 and LDPC decoder 2460 be with the LDPC encoder of transmitter 100 214 and Component corresponding to LDPC encoder 315, and the operation pair with LDPC encoder 214 and LDPC encoder 315 can be performed respectively The operation answered.
For such purpose, receiver 200 can prestore performs LDPC volumes with transmitter 100 according to corresponding pattern The information of relating to parameters used in code.Therefore, LDPC decoder 2360 and LDPC decoder 2460 can be according to corresponding moulds Formula is decoded based on the LLR value from even-odd check solution displacer 2350 and the output of even-odd check solution displacer 2450 to perform LDPC.
It is based on for example, LDPC decoder 2360 and LDPC decoder 2460 can be based on sum-product algorithm by iterative decoding from strange Even parity check solution displacer 2350 and even-odd check solution displacer 2450 export LLR value to perform LDPC decodings, and according to LDPC Decode to export the bit after error correction.
Zero remover 2370 and zero remover 2470 can be respectively from defeated from LDPC decoder 2360 and LDPC decoder 2460 The bit gone out removes zero bit.
Specifically, zero remover 2370 and zero remover 2470 are the zero padding device 213 and zero padding with transmitter 100 Component corresponding to device 314, and operation corresponding with the operation of zero padding device 213 and zero padding device 314 can be performed respectively.
For such purpose, receiver 200 can be prestored with transmitter 100 according to the corresponding bit of Pattern Fill zero The relevant information of used parameter and/or pattern.As a result, zero remover 2370 and zero remover 2470 can respectively from from The bit that LDPC decoder 2360 and LDPC decoder 2460 export removes what is filled by zero padding device 213 and zero padding device 314 Zero bit.
BCH decoders 2380 and BCH decoders 2480 can be respectively to exporting from zero remover 2370 and zero remover 2470 Bit perform BCH decoding.
Specifically, BCH decoders 2380 and BCH decoders 2480 are the Bose-Chaudhuri-Hocquenghem Code device 212 and BCH with transmitter 100 Component corresponding to encoder 313, and behaviour corresponding with the operation of Bose-Chaudhuri-Hocquenghem Code device 212 and Bose-Chaudhuri-Hocquenghem Code device 313 can be performed respectively Make.
For such purpose, receiver 200 can prestore performs parameter used in Bose-Chaudhuri-Hocquenghem Code with transmitter 100 Relevant information.As a result, BCH decoders 2380 and BCH decoders 2480 can be by going from zero remover 2370 and zero Carry out error correction except the bit that device 2470 exports performs BCH decodings, and export the bit after error correction.
Descrambler 2390 and descrambler 2490 can be respectively to the ratios from BCH decoders 2380 and the output of BCH decoders 2480 Spy is descrambled.
Specifically, descrambler 2390 and descrambler 2490 are right with the scrambler of transmitter 100 211 and scrambler 312 The component answered, and executable operation corresponding with the operation of scrambler 211 and scrambler 312.
For such purpose, receiver 200 can prestore performs relating to parameters used in scrambling with transmitter 100 Information.As a result, descrambler 2390 and descrambler 2490 can be respectively to from BCH decoders 2380 and BCH decoders 2480 The bit of output is descrambled.
As a result, the basic signalings of L1- sent from transmitter 100 can be resumed.In addition, when transmitter 100 is not to L1- When details signaling performs segmentation, the L1- details signaling sent from transmitter 100 can be also resumed.
However, when transmitter 100 is performed to L1- details signaling and split, solution dispenser 2495 can be to from descrambler 2390 The bit of output performs solution segmentation.
Specifically, solution dispenser 2495 be with 311 corresponding component of the dispenser of transmitter 100, and it is executable with Operated corresponding to the operation of dispenser 311.
For such purpose, receiver 200 can prestore performs relating to parameters used in segmentation with transmitter 100 Information.As a result, solution dispenser 2495 can be by the bit exported from descrambler 2490 (that is, the fragment of L1- details signaling) Combine to recover the L1- details signalings before segmentation.
The information relevant with the length of L1 signalings is provided as shown in Figure 27.Therefore, it is thin can to calculate L1- for receiver 200 Save the length of signaling and the length of additional parity-check bits.
Reference picture 27, because the basic signalings of L1- provide the information relevant with the total cell of L1- details, therefore receiver 200 needs Calculate the length of L1- details signalings and the length of additional parity-check bits.
Specifically, when the L1B_L1_Detail_additional_parity_mode of the basic signalings of L1- is not 0, Due to the information relevant with given L1B_L1_Detail_total_cells represent total cell length (= NL1_detail_total_cells), therefore receiver 200 can calculate the length of L1- details signalings based on following equation 35 to equation 37 Spend NL1_detail_cellsWith the length N of additional parity-check bitsAP_total_cells
NL1_FEC_cells=(Nouter+Nrepeat+Nldpc_parity-Npunc)/ηMOD=NFECMOD....(35)
NL1_detail_cells=NL1D_FECFRAME×NL1_FEC_cells....(36)
NAP_total_cells=NL1_detail_total_cells-NL1_detail_cells....(37)
In this case, based on equation 35 above to equation 37, NAP_total_cellsValue can be based on can be from basic with L1- The N of the information acquisition relevant L1B_L1_Detail_total_cells of signalingL1_detail_total_cells、NFEC、NL1D_FECFRAME、 And order of modulation ηMODTo obtain.As an example, NAP_total_cellsIt can be calculated based on following equation 38.
NAP_total_cells=NL1_detail_total_cells-NL1D_FECFRAME×NFECMOD....(38)
Meanwhile for example following table 15 of grammer and field semantics of the basic signaling fields of L1-.
[table 15]
As a result, receiver 200 can be based on the N being sent among the L1 details cells of receptionAP_total_cellsIndividual cell Additional parity-check bits come perform receiver in the next frame be directed to additional parity-check bits operation.
Figure 28 is for describing the flow chart for being used for the method that even-odd check is replaced according to exemplary embodiment.
First, Parity Check Bits (S2610) are produced by being encoded to input bit.
Next, Parity Check Bits are interleaved and pass through multiple bits of the Parity Check Bits to interweave to forming Group is carried out by a group intertexture, to perform even-odd check displacement (S2620).
In addition, some (S2630) in Parity Check Bits of the censoring by even-odd check displacement.
In S2620, equation 11 and table 4 or table 5 that can be based on more than is to forming the LDPC even-odd checks ratio by interweaving Special multiple bit groups perform to interweave by group.
In this case, the Parity Check Bits by intertexture are divided into multiple bit groups, and more than being based on Equation 11 and more than table 4 or table 5 change the order of the multiple bit group to perform by group interweaving.
In step S2610,6480 input bits can be encoded with 6/15 code check to produce 9720 odd evens Check bit simultaneously produces the LDPC code word formed by input bit and Parity Check Bits.Next, it can be incited somebody to action by 64-QAM Some LDPC code words being truncated in LDPC Parity Check Bits are mapped to constellation symbol to be sent to receiver 200.
It is described above and performs even-odd check displacement for the equation 11 based on more than and table 4 above or table 5 Method detailed, therefore, omit repetitive description.
According to exemplary embodiment, it is possible to provide a kind of non-transitory computer-readable medium, wherein, in the non-transitory The program for performing the various methods according to exemplary embodiment above is stored with computer-readable medium.
The non-transitory computer-readable medium is not medium (such as, the register, slow of temporarily data storage wherein Storage, memory etc.), and refer to semi-permanently wherein data storage and can by device read medium.Specifically, Kind described above is applied or program can be in non-transitory computer-readable medium (such as, compact disk (CD), digital universal disc (DVD), hard disk, Blu-ray disc, USB (USB), storage card, read-only storage (ROM) etc.) in stored and provided.
According to exemplary embodiment, the component represented by square frame as shown in Fig. 1, Fig. 7, Fig. 8, Figure 23 and Figure 24, member At least one in part, module or unit is implemented as performing the hardware of the various quantity of each function described above, soft Part and/or firmware structure.For example, can be used can by one or more by least one in these components, element, module or unit The control of multi-microprocessor or other control devices come perform the direct circuit structure of each function (such as, memory, Processor, logic circuit, look-up table etc.).In addition, in these components, element, module or unit it is at least one can by comprising with Module, a part for journey logic bomb in one or more executable instructions for performing specific logical function are come special real It is existing, and can be performed by one or more microprocessors or other control devices.In addition, these components, element, module or At least one in unit may also include processor (such as, central processing unit (CPU)), the microprocessor for performing each function Deng, or realized by processor, microprocessor etc..Two or more in these components, element, module or unit can quilt It is combined into two or more components, element, module or all operations of unit that perform combination or single component, the member of function Part, module or unit.In addition, at least a portion function of at least one function in these components, element, module or unit It can be performed by another in these components, element, module or unit.In addition, though in block diagram more than bus not by Show, but the communication between component, element, module or unit can be performed by bus.The work(of exemplary embodiment above Energy aspect can be realized according to the algorithm performed on one or more processors.In addition, represented by frame or processing step Component, element, module or unit can use any quantity for electrical arrangement, signal transacting and/or control, data processing etc. Prior art.
Although hereinbefore having been shown and describing the exemplary embodiment of inventive concept, inventive concept is not limited to Above-mentioned example embodiment, but can in the case of the scope and spirit for not departing from the inventive concept disclosed in claim quilt Inventive concept those skilled in the art changes in a variety of ways.For example, exemplary embodiment be described be related to Bose-Chaudhuri-Hocquenghem Code and Decoding and LDPC coding and decodings.However, inventive concept is not limited only to specific coding and decoding, phase by these embodiments Instead, inventive concept can be applied to different types of coding and decoding in the case of necessary modification.These modifications also should It is understood to fall within the scope of inventive concept.
【Industrial usability】
-
【The free text of sequence table】
-

Claims (8)

1. a kind of transmitter, including:
Low-density checksum (LDPC) encoder, is configured as encoding to produce Parity Check Bits input bit;
Even-odd check displacer, it is configured as interweaving and to forming the odd even school by interweaving by performing Parity Check Bits The bit group for testing bit is performed by group intertexture to perform even-odd check displacement;
Puncturer, some Parity Check Bits that censoring is passed through in the Parity Check Bits of even-odd check displacement,
Wherein, even-odd check displacer is performed to the bit group based on following equation and table and interweaved by group:
Yj=Xπp(j)Kldpc/ 360≤j < Ngroup
Wherein, YjRepresent the j-th bit group after by group intertexture, XjRepresent the j-th bit group before by group intertexture, Kldpc Represent the quantity of input bit, NgroupRepresent multiple groups of the LDPC code word that composition is formed by input bit and Parity Check Bits Quantity, πp(j) even-odd check replacement sequence is represented.
2. transmitter as claimed in claim 1, wherein, even-odd check displacer will divide by the Parity Check Bits to interweave For the bit group, and the order of the bit group changed based on the equation and table to perform by group interweaving.
3. transmitter as claimed in claim 1, wherein, LDPC encoder is carried out with 6/15 code check to 6480 input bits Encode to produce 9270 Parity Check Bits and produce the LDPC code word formed by input bit and Parity Check Bits.
4. transmitter as claimed in claim 3, wherein, the LDPC code in addition to the Parity Check Bits being truncated are truncated Word is mapped to constellation symbol to be sent to receiver by 64-QAM.
5. a kind of even-odd check method of replacing of transmitter, including:
By being encoded input bit to produce Parity Check Bits;
Group is pressed by performing to interweave and perform composition by the bit group of the Parity Check Bits to interweave to Parity Check Bits Interweave and interweave to perform even-odd check;
Some Parity Check Bits in Parity Check Bits of the censoring by even-odd check displacement, wherein, based on following etc. Formula and table perform to the bit group to interweave by group:
Yj=Xπp(j)Kldpc/ 360≤j < Ngroup
Wherein, YjRepresent the j-th bit group after by group intertexture, XjRepresent the j-th bit group before by group intertexture, Kldpc Represent the quantity of input bit, NgroupRepresent multiple groups of the LDPC code word that composition is formed by input bit and Parity Check Bits Quantity, πp(j) even-odd check replacement sequence is represented.
6. method as claimed in claim 5, wherein, during even-odd check displacement is performed, by the odd even by interweaving Check bit is divided into the bit group, and based on the equation and table changes the order of the bit group to perform by group handing over Knit.
7. method as claimed in claim 5, wherein, during Parity Check Bits are produced, with 6/15 code check pair 6480 input bits are encoded to produce 9720 Parity Check Bits and produce by input bit and Parity Check Bits The LDPC code word of formation.
8. method as claimed in claim 7, wherein, the LDPC code word in addition to the Parity Check Bits being truncated passes through 64-QAM is mapped to constellation symbol to be sent to receiver.
CN201680013552.3A 2015-03-02 2016-03-02 Transmitter and its even-odd check method of replacing Pending CN107408950A (en)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US201562127022P 2015-03-02 2015-03-02
US62/127,022 2015-03-02
KR1020150137182A KR102426419B1 (en) 2015-03-02 2015-09-27 Transmitter and parity permutation method thereof
KR10-2015-0137182 2015-09-27
PCT/KR2016/002094 WO2016140516A2 (en) 2015-03-02 2016-03-02 Transmitter and parity permutation method thereof

Publications (1)

Publication Number Publication Date
CN107408950A true CN107408950A (en) 2017-11-28

Family

ID=56950308

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201680013552.3A Pending CN107408950A (en) 2015-03-02 2016-03-02 Transmitter and its even-odd check method of replacing

Country Status (4)

Country Link
KR (1) KR102426419B1 (en)
CN (1) CN107408950A (en)
CA (1) CA2977948C (en)
MX (2) MX367265B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111049621A (en) * 2018-10-12 2020-04-21 三星电子株式会社 System and method for interleaving distributed CRC in polar code for early termination
CN112367088A (en) * 2020-10-27 2021-02-12 上海宇航系统工程研究所 Encoding method and device based on index matrix

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113595563B (en) * 2021-08-02 2024-03-29 上海金卓科技有限公司 LDPC decoding method, device, equipment and storage medium

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102394660A (en) * 2011-08-24 2012-03-28 中兴通讯股份有限公司 Coding method of block interleaving quasi-cyclic extension parallel coded LDPC (Low Density Parity Check) codes and coder
CN102714504A (en) * 2009-11-18 2012-10-03 三星电子株式会社 Method and apparatus for transmitting and receiving data in a communication system
US20150039973A1 (en) * 2013-07-05 2015-02-05 Samsung Electronics Co., Ltd. Transmitter apparatus and signal processing method thereof

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102104937B1 (en) * 2013-06-14 2020-04-27 삼성전자주식회사 Method and apparatus for encoding and decoding of low density parity check codes
KR20150005426A (en) * 2013-07-05 2015-01-14 삼성전자주식회사 transmitting apparatus and signal processing method thereof

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102714504A (en) * 2009-11-18 2012-10-03 三星电子株式会社 Method and apparatus for transmitting and receiving data in a communication system
CN102394660A (en) * 2011-08-24 2012-03-28 中兴通讯股份有限公司 Coding method of block interleaving quasi-cyclic extension parallel coded LDPC (Low Density Parity Check) codes and coder
US20150039973A1 (en) * 2013-07-05 2015-02-05 Samsung Electronics Co., Ltd. Transmitter apparatus and signal processing method thereof

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111049621A (en) * 2018-10-12 2020-04-21 三星电子株式会社 System and method for interleaving distributed CRC in polar code for early termination
CN112367088A (en) * 2020-10-27 2021-02-12 上海宇航系统工程研究所 Encoding method and device based on index matrix
CN112367088B (en) * 2020-10-27 2023-03-21 上海宇航系统工程研究所 Encoding method and device based on index matrix

Also Published As

Publication number Publication date
CA2977948A1 (en) 2016-09-09
MX2019009589A (en) 2019-10-02
MX2017011146A (en) 2017-11-28
KR20160106471A (en) 2016-09-12
CA2977948C (en) 2023-11-07
KR102426419B1 (en) 2022-07-29
MX367265B (en) 2019-08-12

Similar Documents

Publication Publication Date Title
KR102593315B1 (en) Transmitter and method for generating additional parity thereof
CN107408949A (en) Transmitter and its method for producing additional parity
CN111865496B (en) Transmitter and method for generating additional parity check
CN107408951A (en) Transmitter and its even-odd check method of replacing
CN107408952A (en) Transmitter and its reduction method
CN107592959A (en) Transmitter and its reduction method
CN111865499B (en) Receiving apparatus and receiving method
KR20210030324A (en) Transmitter and additional parity generating method thereof
CN107431565A (en) Transmitter and its method for producing additional parity
KR20210029758A (en) Transmitter and additional parity generating method thereof
CN112235000B (en) Transmitting apparatus and receiving apparatus
KR102114471B1 (en) Transmitter and additional parity generating method thereof
CN107409011A (en) Transmitter and its method for producing additional parity
KR102627387B1 (en) Transmitter and shortening method thereof
CN107431568A (en) Transmitter and its repetition methods
CN112260800B (en) Transmitting apparatus and receiving apparatus
CN107408950A (en) Transmitter and its even-odd check method of replacing
CN107567691A (en) Transmitter and its dividing method
CN107567692A (en) Transmitter and its even-odd check method of replacing
CN107534521A (en) Transmitter and its reduction method
CN107580760A (en) Transmitter and its censoring method
CN107251464A (en) Transmitter and its additional parity production method
KR20160090772A (en) Transmiter and repetition method thereof

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination