CN105679886A - 一种发光二极管的制造方法 - Google Patents

一种发光二极管的制造方法 Download PDF

Info

Publication number
CN105679886A
CN105679886A CN201610037423.XA CN201610037423A CN105679886A CN 105679886 A CN105679886 A CN 105679886A CN 201610037423 A CN201610037423 A CN 201610037423A CN 105679886 A CN105679886 A CN 105679886A
Authority
CN
China
Prior art keywords
led
module
led chip
emitting diode
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201610037423.XA
Other languages
English (en)
Inventor
杨秀静
查国伟
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to CN201610037423.XA priority Critical patent/CN105679886A/zh
Publication of CN105679886A publication Critical patent/CN105679886A/zh
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0062Processes for devices with an active region comprising only III-V compounds
    • H01L33/0066Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound
    • H01L33/007Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound comprising nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • H01L21/3043Making grooves, e.g. cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/58Optical field-shaping elements
    • H01L33/60Reflective elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/647Heat extraction or cooling elements the elements conducting electric current to or from the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/24137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0058Processes relating to semiconductor body packages relating to optical field-shaping elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0066Processes relating to semiconductor body packages relating to arrangements for conducting electric current to or from the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0075Processes relating to semiconductor body packages relating to heat extraction or cooling elements

Abstract

本发明公开的一种发光二极管的制造方法,采用金属化连线的方法制造发光二极管,本发明的优点在于,本发明是先在晶圆上定义出模块的尺寸,模块内的LED芯片己先用半导体制程的金属化连接技术连接,同时也定义出焊垫开口位置,故在切割晶圆时是依模块与模块线开之间的切割道进行切割,所以切割的次数较少,可以降低生产成本;另外,采用金属层包覆住LED芯片的部份侧壁,由于这些金属薄膜(铝铜薄膜,金薄膜,或银薄膜)都具有极佳的光反射性,故可将LED照射到芯片侧壁的光子反射到LED的表面而增加发光效率。

Description

一种发光二极管的制造方法
技术领域
本发明属于照明设备的技术领域,具体的是一种发光二极管的制造方法。
背景技术
发光二极管,简称LED,是一种能将电能转化为光能的半导体电子元件,通常以蓝宝石衬底制造发光二极管(LED),传统的LED芯片结构如图1所示,1-8依次是金属底座、黏着材料、n型GaN、GaN量子阱、n型电极、p型GaN、透明电极层TCL、p型电极;以MOCVD外延成长的细部结构以蓝宝石基板为蓝光LED的衬底片,先长一层适当厚度的GaN缓冲层,再长一层3um厚度掺离Si的n型GaN接触层,生长InGaN/GaN多重量子井结构(至少5-7层),生长一层很薄的掺杂Mg的p型AlGaN障壁层(50nm),生长一层很薄的掺杂Mg的p型GaN接触层(50nm),如图2所示。
对于上述LED芯片传统制造的前段流程方法为:
(1)以ICP干式刻蚀法或激光切割法在晶圆上制作切割道,在蓝宝石晶园基板上隔离各个LED芯片,如图3所示;
(2)在表面用PECVD法生长300nm厚的SiO2薄膜作为刻蚀GaN的屏蔽层,如图4所示;
(3)以ICP高密度电浆刻蚀机刻蚀GaN而得到图5的Mesa结构;
(4)在p型GaN上成长透明电极Ni/Au,如图6所示;
(5)以lift-off工艺同时在Ni/Au透明电极和n型GaN上形成奥姆接触以及焊垫,如图7和图8所示,13为焊垫,也可作为奥姆接触位置,14为p区焊垫,15为n区焊垫;
(6)接着以PECVD方式在LED芯片表面生长一层的200-300nm厚的SiOx,或SiNx,或SiOxNy钝化层来隔绝金属电极与外界氧气和水气的接触.(如图9,标示9所指);
(7)接着用微影及刻蚀技术在焊垫区域开启接触窗口(contactwindow),如图10所示,16为开启的接触窗口;
后段流程方法为:
(1)将蓝宝石基板研磨减薄至80-100um以利切割崩裂成单颗结构的LED芯片;
(2)用激光将LED晶园切割分离而得到多个单颗结构的LED芯片。(如图11所示);
在将上述得到的单颗LED芯片连接起来时,传统的焊线步骤如下:
(1)以金线(或铝铜线)分别焊接在芯片的p端焊垫及n端焊垫.再连接适当电源即可点亮各个LED器件,由于LED器件只能透过极细的金属焊线以及蓝宝石基板散热,故散热效果十分有限;
(2)如图12所示的为多颗LED芯片串联的示意图,10表示为基板、11为金属连线,通常用焊线键合(wirebonding)方式以细金线(或细铝铜线)将第一个LED的N型电极连接到相邻第二个LED芯片的P型电极上,接着再用细金线(或细铝铜线)将第二个LED芯片的N型电极连接到相邻第三个LED芯片的P型电极上,依次再用同法连接第四个LED芯片,第五个LED芯片等等以形成LED的串联数组.在一定的额定电流驱动下,串联数组的LED数目由串联数组两瑞的额定电压来决定;
在并联数组中,通常用焊线键合(Wirebonding)方式以细金线或细铝铜线将第一个LED的P型电极连接到相邻第二个LED芯片的P型电极上,再以焊线键合(wirebonding)方式用细金线或细铝铜线将第一个LED的N型电极连接到相邻第二个LED芯片的N型电极上即可形成最简单的并联数组.同法用细金线或细铝铜线连接复数个同列LED的P型电极,再用细金线或细铝铜线连接该复数个同列LED的N型电极即可形成复数个LED的并联数组.在一定的额定电压驱动下,并联数组的LED数目由并联数组两瑞的额定电流来决定。
上述传统方法,由于耐高电压高功率发光二极管(LED)模块内的发光二极管芯片仅能透过极细的金属焊线以及蓝宝石基座散热,故散热效果较差,热积存产生的热应力极易使金属焊线断开而导致耐高电压高功率发光二极管(LED)模块丧失可靠度,并降低LED模块生命期;传统制造LED模块的方法是将分离式的LED芯片依设计规格用细金属线焊接连成模块.前述的研磨减薄成本,激光分离LED芯片的切割成本,以及封装后的不良散热能力,热应力引起的断线,冗长过多的打线焊接成本,以及LED模块的可靠性都是LED产业的重大瓶颈。
发明内容
有鉴于此,本发明逐提出一种新的制作发光二极管的方法,取代现有的板上芯片直装技术(COB)来制作耐高电压高功率发光二极管(LED)模块,本发明无需使用焊线键合(Wirebonding)方式连接模块内各个单一发光二极管(LED)芯片,同时依照所设计的额定功率及额定电压,在晶园上预先制定出相对的模块面积则可减少切割的次数,进而可依照模块的面积来制定蓝宝石晶园研磨减薄的厚度,这种与传统制作单一发光二极管(LED)芯片兼容的半导体制程技术可以降低生产成本,无需使用焊线键合(Wirebonding)方式连接各个单一发光二极管(LED)芯片则可改善前述的各种缺失,有效提升耐高电压高功率发光二极管(LED)模块的良品率。
为实现上述目的,本发明采用的技术方案为,(1)以ICP干式刻蚀法或激光切割法在晶圆上制作切割道,在蓝宝石晶园基板上隔离各个LED芯片;
(2)在表面用PECVD法生长300nm厚的SiO2薄膜作为刻蚀GaN的屏蔽层;
(3)以ICP高密度电浆刻蚀机刻蚀GaN而得到Mesa结构;
(4)在p型GaN上成长透明电极Ni/Au;
(5)以lift-off工艺同时在Ni/Au透明电极和n型GaN上形成奥姆接触以及焊垫;
(6)接着以PECVD方式在LED芯片表面生长一层的200-300nm厚的SiOx,或SiNx,或SiOxNy钝化层来隔绝金属电极与外界氧气和水气的接触;
(7)接着用微影及刻蚀技术在焊垫区域开启接触窗口(contactwindow);
(8)在晶圆上以电子束枪(E-Gun)或真空蒸镀机(VacEvaporator)在晶园表面沉积一定厚度的铝铜金属薄膜层,或金(Au)薄膜层,或银(Ag)薄膜层;
(9)以微影及刻蚀工艺进行金属层图案化(patterning);
(10)在晶圆表面再以PECVD方式沉积一定厚度的钝化层,来保护LED模块表面,以避免表面刮伤以及水气和杂质侵入;
(11)依LED模块的规格来制定模块内的面积尺寸,模块内的LED芯片数量,以及模块内的LED芯片串联,并联,或串并联的方式;
(12)以微影及刻蚀工艺在LED模块两端点开启接触窗口,LED模块两端位置打开正电极焊垫区和负电极焊垫区来连接电源导线,即可点亮LED模块。
本发明的LED芯片结构的后段流程说明:
(1)将蓝宝石基板研磨减薄至约150um以承载模块的LED芯片(绝对比传统的80-100um要厚,故可节省研磨时间及耗材成本),以利进行下一阶段的切割崩裂成单片的LED芯片模块结构;
(2)用激光将减薄的LED晶园切割崩裂成单片的LED芯片模块结构,模块尺寸决定激光切割的次数,故可以有效控制切割的成本并提升LED芯片模块的良品率。
综上,本发明的有益效果是,在传统的LED芯片制程中,在切割晶圆时是依LED芯片与LED芯片之间的切割道进行切割,切割的次数与LED芯片面积成反比关系,LED芯片面积越小则需更多的切割次数,切割成本也更高,本发明是先在晶圆上定义出模块的尺寸,模块内的LED芯片己先用半导体制程的金属化连线技术连接,同时也定义出焊垫开口位置,故在切割晶圆时是依模块与模块开之间的切割道进行切割,所以切割的次数较少,可以降低生产成本;另外,金属化连线技术的导线宽度比一般金属焊线的直径(1mil左右,约为25um)要大数倍,导线宽度一般可调整在5mils以上,甚至可以依LED芯片的功率而调整为更宽些.较宽的金属化连线可以降低整个导线的电阻值及导线功耗,较大的导线宽度也可增加LED模块的散热能力,这些金属层同时包覆住LED芯片的部份侧壁,由于这些金属薄膜(铝铜薄膜,金薄膜,或银薄膜)都具有极佳的光反射性,故可将LED照射到芯片侧壁的光子反射到LED的表面而增加发光效率。
附图说明
图1为背景技术中传统LED芯片结构示意图;
图2为背景技术中制作LED芯片顺序结构示意图;
图3为传统方法前段制程步骤(1)得到的结构示意图;
图4为传统方法前段制程步骤(2)得到的结构示意图;
图5为传统方法前段制程步骤(3)得到的结构示意图;
图6为传统方法前段制程步骤(4)得到的结构示意图;
图7为传统方法前段制程步骤(5)的结构示意图;
图8为传统方法前端制程步骤(5)焊垫的结构示意图;
图9为钝化层结构示意图;
图10为开启接触窗口的结构示意图;
图11为传统方法得到的单颗LED结构示意图;
图12为传统LED芯片串联结构示意图;
图13为沉积有金属层的结构示意图;
图14为本发明步骤(9)中微影或刻蚀工艺后得到的结构示意图;
图15为本发明步骤(9)中对应的主视图;
图16为本发明步骤(10)得到的结构示意图;
图17为本发明步骤(12)得到的结构示意图;
图18为本发明切割道的结构示意图;
图19为本发明切割晶元的示意图。
图中,1、金属底座;2、黏着材料;3、n型GaN;4、GaN量子阱;5、n型电极;6、p型GaN;7、透明电极层TCL;8、p型电极;9、SiO2钝化层;10、基板;11、金属连线;12、正电极焊垫区;13、焊垫;14、p区焊垫;15、n区焊垫;16、接触窗口;17、负极焊垫区;18、蓝宝石基板。
具体实施方式
下面结合具体实施例对本发明做出进一步的描述。
实施例:本发明公开的一种制作发光二极管的方法,包括如下步骤,步骤(1)-(7)与现有技术相同,(1)以ICP干式刻蚀法或激光切割法在晶圆上制作切割道,在蓝宝石晶园基板上隔离各个LED芯片,如图3所示;
(2)在表面用PECVD法生长300nm厚的SiO2薄膜作为刻蚀GaN的屏蔽层,如图4所示;
(3)以ICP高密度电浆刻蚀机刻蚀GaN而得到图5所示的Mesa结构;
(4)在p型GaN上成长透明电极Ni/Au(如图6所示);
(5)以lift-off工艺同时在Ni/Au透明电极和n型GaN上形成奥姆接触以及焊垫,欧姆接触及焊垫侧面结构参照图7所示,焊垫区正视图如图8所示,13表示焊垫位置,也可作为欧姆接触位置,14表示p区焊垫,15表示n区焊垫;
(6)接着以PECVD方式在LED芯片表面生长一层的200-300nm厚的SiOx,或SiNx,或SiOxNy钝化层来隔绝金属电极与外界氧气和水气的接触;(如图9所示,(标示9))
(7)接着用微影及刻蚀技术在焊垫区域开启接触窗口(contactwindow),如图10所示,16为开启的接触窗口;
(8)在图10所示的晶圆上以电子束枪(E-Gun)或真空蒸镀机(VacEvaporator)在晶园表面沉积一定厚度的铝铜金属薄膜层,或金(Au)薄膜层,或银(Ag)薄膜层,其剖面图如图13所示,11为金属连线(金属薄膜层);
(9)以微影及刻蚀工艺进行金属层图案化(patterning),如图14标示的为已图案化的金属连线11,此金属连线即连接相邻的LED芯片(本图为串联方或)构成不同形状的LED模块;本侧视图相对应的平面图如图15所示,金属连线的宽度视p区焊垫和n区焊垫的尺寸来决定,故在降低电阻及散热及散热能力上答道优于传统的金焊线或铝铜焊线。
(10)在晶圆表面再以PECVD方式沉积一定厚度的钝化层,来保护LED模块表面,以避免表面刮伤以及水气和杂质侵入,如图16所示,9所示的二氧化硅层;
(11)依LED模块的规格来制定模块内的面积尺寸,模块内的LED芯片数量,以及模块内的LED芯片串联,并联,或串并联的方式;
(12)以微影及刻蚀工艺在LED模块两端点开启接触窗口,如图17所示19表示为蓝宝石基板,在LED模块两端位置打开正电极焊垫区12和负电极焊垫区17来连接电源导线,即可点亮模块。
本发明方法后制程包括的如下步骤:
(1)将蓝宝石基板研磨减薄至适当厚度以承载模块的LED芯片(绝对比传统的80-100um要厚,故可节省研磨时间及耗材成本),以利进行下一阶段的切割崩裂成单片的LED芯片模块结构;
(2)用激光将减薄的LED晶园模块尺寸切割并崩裂成单片的LED模块结构,模块尺寸决定激光切割的次数,故可以用效控制切割的成本并提升LED芯片模块的良品率。
采用本发明方法的有益效果,以图18所示为例:在传统的LED芯片制程中,在切割晶圆元是依LED芯片与LED芯片之间的切割道进行切割,切割的次数与LED芯片面积成反比关系,LED芯片面积越小则需更多的切割次数,切割成本也更高。
另外,本发明是先在晶圆上依功率、电压、电流的规格先定义出LED模块的尺寸,如图19所示;模块内的LED芯片己先用半导体制程的金属化连线技术连接,同时也定义出焊垫开口位置,故在切割晶圆时是依模块与模块之间的切割道进行切割,所以切割的次数较少,可以降低生产成本并提升LED模块的良品率。
以图14-图17所示的结构说明;金属化连线技术的导线宽度比一般金属焊线的直径(1mil左右,约为25um)要大数倍,金属化连线导线宽度一般可调整在5mils以上,甚至可以依LED芯片的功率而调整为更宽些。较宽的金属化连线可以降低整个导线的电阻值及导线功耗,较大的导线宽度也可增加LED模块的散热能力,图14-17可知,这些金属层也同时包覆住LED芯片的部份侧壁,由于这些金属薄膜(铝铜薄膜,金薄膜,或银薄膜)都具有极佳的光反射性,故可将LED照射到芯片侧壁的光子反射到LED的表面而增加发光效率。
图17所示,该耐高电压高功率发光二极管(LED)模块上有两个可对外接电线的电极,将电线焊接在发光二极管(LED)模块的电极上,再用电线连接至一个直流电源或交流电源上,即可达到使耐高压高功率发光二极管(LED)模块发光的目的。
以上所述仅为本发明的较佳实施例而已,并不用以限制本发明,凡在本发明实质内容上所作的任何修改、等同替换和简单改进等,均应包含在本发明的保护范围之内。

Claims (3)

1.一种发光二极管的制造方法,其特征在于,采用金属化连线的方法制造发光二极管。
2.根据权利要求1所述的发光二极管的制造方法,其特征在于,该方法的前段制程包括如下步骤:a、以ICP干式刻蚀法或激光切割法在晶圆上制作切割道,在蓝宝石晶园基板上隔离各个LED芯片;
b、在表面用PECVD法生长300nm厚的SiO2薄膜作为刻蚀GaN的屏蔽层;
c、以ICP高密度电浆刻蚀机刻蚀GaN而得到Mesa结构;
d、在p型GaN上覆着透明电极Ni/Au;
e、以lift-off工艺同时在Ni/Au透明电极和n型GaN上形成奥姆接触以及焊垫;
f、以PECVD方式在LED芯片表面生长一层的200-300nm厚的SiOx,或SiNx,或SiOxNy钝化层来隔绝金属电极与外界氧气和水气的接触;
g、采用微影及刻蚀技术在焊垫区域开启接触窗口;
h、在晶圆上以电子束枪或真空蒸镀机在晶园表面沉积铝铜金属薄膜层,或金薄膜层,或银薄膜层;
i、以微影及刻蚀工艺进行金属层图案化;
j、在晶圆表面再以PECVD方式沉积钝化层;
k、依LED模块的规格来制定模块内的面积尺寸、模块内的LED芯片数量、以及模块内的LED芯片串联,并联,或串并联的方式;
l、以微影及刻蚀工艺在LED模块两端点开启接触窗口,在LED模块两端位置打开正电极焊垫区和负电极焊垫区来连接电源导线,即可点亮LED模块。
3.根据权利要求2所述的发光二极管的制造方法,其特征在于,该方法的后段制程包括如下步骤:(1)将蓝宝石基板研磨减薄至适当厚度以承载模块的LED芯片;(2)用激光将减薄的LED晶园依模块尺寸切割并崩裂成单片的LED芯片模块结构。
CN201610037423.XA 2016-01-20 2016-01-20 一种发光二极管的制造方法 Pending CN105679886A (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201610037423.XA CN105679886A (zh) 2016-01-20 2016-01-20 一种发光二极管的制造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201610037423.XA CN105679886A (zh) 2016-01-20 2016-01-20 一种发光二极管的制造方法

Publications (1)

Publication Number Publication Date
CN105679886A true CN105679886A (zh) 2016-06-15

Family

ID=56301683

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201610037423.XA Pending CN105679886A (zh) 2016-01-20 2016-01-20 一种发光二极管的制造方法

Country Status (1)

Country Link
CN (1) CN105679886A (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107768396A (zh) * 2017-09-29 2018-03-06 江苏新广联半导体有限公司 铝铜合金电极结构和桥接结构的高压二极管及其制备方法

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101752399A (zh) * 2008-12-17 2010-06-23 首尔半导体株式会社 具有多个发光单元的发光二极管及其制造方法
CN101950784A (zh) * 2010-09-06 2011-01-19 厦门市三安光电科技有限公司 交流发光二极管的制作工艺
CN102368516A (zh) * 2011-10-10 2012-03-07 映瑞光电科技(上海)有限公司 高压led器件及其制造方法
CN102446948A (zh) * 2010-10-12 2012-05-09 晶元光电股份有限公司 发光元件
CN103367610A (zh) * 2012-03-29 2013-10-23 比亚迪股份有限公司 一种高压led芯片及其制备方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101752399A (zh) * 2008-12-17 2010-06-23 首尔半导体株式会社 具有多个发光单元的发光二极管及其制造方法
CN101950784A (zh) * 2010-09-06 2011-01-19 厦门市三安光电科技有限公司 交流发光二极管的制作工艺
CN102446948A (zh) * 2010-10-12 2012-05-09 晶元光电股份有限公司 发光元件
CN102368516A (zh) * 2011-10-10 2012-03-07 映瑞光电科技(上海)有限公司 高压led器件及其制造方法
CN103367610A (zh) * 2012-03-29 2013-10-23 比亚迪股份有限公司 一种高压led芯片及其制备方法

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107768396A (zh) * 2017-09-29 2018-03-06 江苏新广联半导体有限公司 铝铜合金电极结构和桥接结构的高压二极管及其制备方法
CN107768396B (zh) * 2017-09-29 2020-06-26 江苏新广联半导体有限公司 铝铜合金电极结构和桥接结构的高压二极管及其制备方法

Similar Documents

Publication Publication Date Title
US20210367112A1 (en) Wafer level packaging of multiple light emitting diodes (leds) on a single carrier die
US9397266B2 (en) Lateral semiconductor light emitting diodes having large area contacts
JP6199948B2 (ja) 発光素子、発光素子パッケージ
US6649437B1 (en) Method of manufacturing high-power light emitting diodes
EP1905103B1 (en) Method of fabricating a light emitting diode having a thermal conductive substrate
US20020068373A1 (en) Method for fabricating light emitting diodes
CN110010737B (zh) 发光器件和照明设备
KR20130120615A (ko) 발광 소자 및 발광 소자 패키지
JP2011171743A (ja) 発光素子及び発光素子パッケージ
US9825087B2 (en) Light-emitting diode
JP2010219310A (ja) 光デバイスおよび光デバイス構造
TWI816970B (zh) 發光元件及其製造方法
KR20120129449A (ko) 자외선 발광 소자
US20120097995A1 (en) Light-emitting diode array
JPH09321341A (ja) 光半導体装置及びその製造方法
TW202029529A (zh) 發光元件及其製造方法
JP2011165799A (ja) フリップチップ型発光ダイオード及びその製造方法、並びに発光ダイオードランプ
KR20080064746A (ko) 발광 다이오드 장치 제조 방법
CN109155351A (zh) 半导体发光装置
CN109494286A (zh) 半导体元件
TWI453952B (zh) Light emitting element and manufacturing method thereof
KR101646261B1 (ko) 발광 소자 및 그 제조방법
CN105679886A (zh) 一种发光二极管的制造方法
TWI575783B (zh) 光電半導體晶片及製造光電半導體晶片之方法
TWI467818B (zh) Light emitting element

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
RJ01 Rejection of invention patent application after publication

Application publication date: 20160615

RJ01 Rejection of invention patent application after publication