CN105391471A - Host transceiver, transmitting and receiving system and host transmitting and receiving system - Google Patents

Host transceiver, transmitting and receiving system and host transmitting and receiving system Download PDF

Info

Publication number
CN105391471A
CN105391471A CN201510736263.3A CN201510736263A CN105391471A CN 105391471 A CN105391471 A CN 105391471A CN 201510736263 A CN201510736263 A CN 201510736263A CN 105391471 A CN105391471 A CN 105391471A
Authority
CN
China
Prior art keywords
electronic switch
transceiver
voltage
host
bus
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201510736263.3A
Other languages
Chinese (zh)
Inventor
肖晨
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Foochow Dong Information Technology Co Ltd
Original Assignee
Foochow Dong Information Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Foochow Dong Information Technology Co Ltd filed Critical Foochow Dong Information Technology Co Ltd
Priority to CN201510736263.3A priority Critical patent/CN105391471A/en
Publication of CN105391471A publication Critical patent/CN105391471A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • H04B1/50Circuits using different frequencies for the two directions of communication
    • H04B1/52Hybrid arrangements, i.e. arrangements for transition from single-path two-direction transmission to single-direction transmission on each of two paths or vice versa
    • H04B1/525Hybrid arrangements, i.e. arrangements for transition from single-path two-direction transmission to single-direction transmission on each of two paths or vice versa with means for reducing leakage of transmitter signal into the receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/40Bus networks
    • H04L12/4013Management of data rate on the bus
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/40Bus networks
    • H04L12/40169Flexible bus arrangements
    • H04L12/40176Flexible bus arrangements involving redundancy
    • H04L12/40202Flexible bus arrangements involving redundancy by using a plurality of master stations

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Quality & Reliability (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)

Abstract

The invention relates to the field of communication equipment, and particularly relates to a host transceiver, a transmitting and receiving system and a host transmitting and receiving system. According to the host transceiver provided by the invention, a balanced bridge services as a driver, polarity of a bus can be changed randomly, a communication bus can be nonpolar, and construction is facilitated. Non-return-to-zero communication is adopted for realization through a coder in the transceiver, a difference mode is realized through driving of the balanced bridge, and in a digital communication system, the two modes can improve the anti-interference ability of the bus naturally. Through arranging a current detection module in the host transceiver, the host transceiver has bus open circuit and short circuit monitoring abilities. Power consumption of the bus is detected through current, the bus is open circuited if the current is lower than a limitation value, and the bus is short circuited if the current is higher than the limitation value. A voltage-stabilizing power supply arranged inside the transceiver is used for realizing adaptation to wide input voltage, the working voltage range of the host transceiver is wide, the transceiver can be applied to various host power supplies, and the power supply circuit cost is reduced.

Description

A kind of host transceiver, receive-transmit system and main frame receive-transmit system
Technical field
The present invention relates to communication equipment field, particularly relate to a kind of host transceiver, receive-transmit system and main frame receive-transmit system.
Background technology
Host transceiver adopts wire transmission, and host transceiver is used for being connected with main frame, as the important communication port of main frame, but the structure of existing host transceiver composition is comparatively complicated, hardware cost is higher, and is unfavorable for installing, and the maintenance for the later stage is made troubles equally.
Summary of the invention
Technical problem to be solved by this invention is: provide a kind of structure is simple, cost is low host transceiver, receive-transmit system and main frame receive-transmit system.
In order to solve the problems of the technologies described above, the first technical scheme that the present invention adopts is:
A kind of host transceiver, comprises power module, flow restricter, receiving terminal, transmitting terminal and balanced bridge; Described receiving terminal comprises current detection module and decoder; Described transmitting terminal comprises encoder;
Described power module is connected with current detection module by flow restricter; Described power module is connected with balanced bridge by flow restricter;
Described current detection module is connected with decoder; Described encoder is by balanced bridge and twisted pair line connection.
The second technical scheme that the present invention adopts is:
A kind of receive-transmit system, comprises above-mentioned host transceiver, twisted-pair feeder and more than one from machine transceiver;
Describedly to be connected with host transceiver from machine transceiver by twisted-pair feeder.
The 3rd technical scheme that the present invention adopts is:
A kind of main frame receive-transmit system, comprises multiple above-mentioned host transceiver, first order grader and second level grader;
Two receiving terminals are connected with a first order grader; Three first order graders are connected with a second level grader, and described second level grader is connected with main frame.
Beneficial effect of the present invention is:
Host transceiver provided by the invention as driving, can change arbitrarily the polarity of bus by balanced bridge, and communication bus can be made nonpolarity, polarity can connect two interface lead, convenient construction arbitrarily.Host transceiver adopts non-return-to-zero communication to be realized by the encoder in transceiver, and difference modes is driven by balanced bridge and realizes, in digital communication systems, and the natural antijamming capability that can improve bus of these two kinds of modes.By arranging current detection module in host transceiver, host transceiver is made to possess bus open circuit and short circuit monitoring capability.By the power consumption of current detecting bus, lower than limits value, electric current illustrates that bus is opened a way, electric current illustrates bus short circuit higher than limits value.The built-in stabilized voltage power supply of transceiver realizes the adaptation to wide input voltage, and therefore the operating voltage range of host transceiver is wider, can adapt to multiple host power supply, reduces power circuit cost.The maximum transmission distance of host transceiver can reach more than 1000 meters, and long-distance transmissions is achieved, as differential mode, NRZ mode, electric current loop type of drive after relying on various ways to improve bus antijamming capability.Another Bus Speed is configurable, reduces Bus Speed and also can improve distance.
Accompanying drawing explanation
Fig. 1 is the structural representation of a kind of host transceiver of the present invention;
Fig. 2 is the structural representation of flow restricter of the present invention;
Fig. 3 is the structural representation of a kind of receive-transmit system of the present invention;
Fig. 4 is the structural representation of a kind of main frame receive-transmit system of the present invention;
Label declaration:
10, power module; 20, flow restricter; 30, receiving terminal; 31, current detection module; 32, decoder; 40, transmitting terminal; 41, encoder; 50, balanced bridge.
Embodiment
By describing technology contents of the present invention in detail, realized object and effect, accompanying drawing is coordinated to be explained below in conjunction with execution mode.
Please refer to Fig. 1, a kind of host transceiver provided by the invention, comprise power module 10, flow restricter 20, receiving terminal 30, transmitting terminal 40 and balanced bridge 50; Described receiving terminal 30 comprises current detection module 31 and decoder 32; Described transmitting terminal 40 comprises encoder 41;
Described power module is connected with current detection module by flow restricter; Described power module is connected with balanced bridge by flow restricter;
Described current detection module is connected with decoder; Described encoder is by balanced bridge and twisted pair line connection.
Beneficial effect of the present invention is: host transceiver provided by the invention as driving, can change arbitrarily the polarity of bus by balanced bridge, and communication bus can be made nonpolarity, polarity can connect two interface lead, convenient construction arbitrarily.Host transceiver adopts non-return-to-zero communication to be realized by the encoder in transceiver, and difference modes is driven by balanced bridge and realizes, in digital communication systems, and the natural antijamming capability that can improve bus of these two kinds of modes.By arranging current detection module in host transceiver, host transceiver is made to possess bus open circuit and short circuit monitoring capability.By the power consumption of current detecting bus, lower than limits value, electric current illustrates that bus is opened a way, electric current illustrates bus short circuit higher than limits value.The built-in stabilized voltage power supply of transceiver realizes the adaptation to wide input voltage, and therefore the operating voltage range of host transceiver is wider, can adapt to multiple host power supply, reduces power circuit cost.The maximum transmission distance of host transceiver can reach more than 1000 meters, and long-distance transmissions is achieved, as differential mode, NRZ mode, electric current loop type of drive after relying on various ways to improve bus antijamming capability.Another Bus Speed is configurable, reduces Bus Speed and also can improve distance.
Further, as shown in Figure 2, described flow restricter is the voltage-stabiliser tube and resistance that are connected in series.
Seen from the above description, the Adj voltage fixed characteristic of output voltage Vout when working according to voltage-stabiliser tube and resistance, wherein exports maximum current=(Vout-Vadj)/resistance.
Further, described current detection module comprises first processor, sampling resistor, the first voltage detection unit and the second voltage detection unit; Described first voltage detection unit is connected with first processor respectively with the second voltage detection unit;
Described first voltage detection unit flows into the first magnitude of voltage before sampling resistor for detecting electric current;
Described second voltage detection unit is for detecting the second magnitude of voltage after outflow of bus current sampling resistor.
Seen from the above description, can learn that electric current is flowing through the magnitude of voltage before and after sampling resistor by the first voltage detection unit and the second voltage detection unit, the voltage difference learnt and flow through before and after sampling resistor can be calculated by first processor, again divided by the resistance of sampling resistor, the current value in now path can be obtained, realize the current detecting to this path.
Further, described decoder comprises the first voltage input end, the second voltage input end, the second processor and decoder module;
Described first voltage input end is connected with the first voltage detection unit;
Described second voltage input end is connected with the second voltage detection unit;
Described first voltage input end is connected with the second processor respectively with the second voltage input end;
Described second processor is connected with decoder module.
Seen from the above description, the change of the operating current of bus is converted to digital signal, and fault-signal.Sampling resistor both end voltage can be obtained poor by the first voltage input end and the second voltage input end, obtain load current change (being the effective information sent from the transmitting terminal of machine transceiver) by the second processor, data form is on demand sent after decoding by recycling decoder module.
Further, described balanced bridge comprises the first electronic switch, the second electronic switch, the 3rd electronic switch and the 4th electronic switch;
Described first electronic switch, the second electronic switch, the 3rd electronic switch are connected with decoder respectively with the 4th electronic switch.
Seen from the above description, be connected with decoder respectively with the 4th electronic switch by the first electronic switch, the second electronic switch, the 3rd electronic switch, the break-make of four electronic switches can be controlled, and then change polarity of voltage on twisted-pair feeder.
Further, described flow restricter is by the first electronic switch of being connected in series and the second electronic switch ground connection; Described flow restricter is by the 3rd electronic switch that is connected in series and the 4th electronic switch ground connection;
The path of described first electronic switch and the second electronic switch is provided with first make contact; Described first make contact and twisted pair line connection;
The path of described 3rd electronic switch and the 4th electronic switch is provided with the second contact point; Described second contact point and twisted pair line connection.
Refer to Fig. 3, a kind of receive-transmit system provided by the invention, comprise above-mentioned host transceiver, twisted-pair feeder and more than one from machine transceiver;
Describedly to be connected with host transceiver from machine transceiver by twisted-pair feeder.
Host transceiver is by twisted-pair feeder and multiple from machine transceiver communications, host transceiver and have specific communication protocol between machine transceiver, there is unique identification to arranging from machine transceiver by numbering or address etc., make multiple from separate communicating with host transceiver between machine transceiver, can prevent from the signal disturbing between machine transceiver.
Refer to Fig. 4, a kind of main frame receive-transmit system provided by the invention, comprises multiple above-mentioned host transceiver, first order grader and second level grader;
Two receiving terminals are connected with a first order grader; Three first order graders are connected with a second level grader, and described second level grader is connected with main frame.
Further, between second level grader and main frame, third level grader is also comprised; Three second level graders are connected with a third level grader; Described third level grader is connected with main frame.
Interconnective first order grader and second level grader is increased between host transceiver and main frame, the data first received host transceiver receiving terminal by first order grader and second level grader carry out classification process, can improve the data-handling efficiency of main frame.Through experimental results demonstrate, when the quantity of first order grader and second level grader is 3:1, the data-handling efficiency of main frame is the highest, than the improved efficiency about 5% of prior art.
A kind of receive-transmit system provided by the invention, comprises above-mentioned main frame receive-transmit system, twisted-pair feeder and more than one from machine transceiver;
Describedly to be connected with main frame receive-transmit system from machine transceiver by twisted-pair feeder.
Main frame receive-transmit system is by twisted-pair feeder and multiple from machine transceiver communications, host transceiver and have specific communication protocol between machine transceiver, there is unique identification to arranging from machine transceiver by numbering or address etc., make multiple from separate communicating with host transceiver between machine transceiver, can prevent from the signal disturbing between machine transceiver.
Please refer to Fig. 1-3, embodiments of the invention one are:
A kind of host transceiver provided by the invention, comprises power module, flow restricter, receiving terminal, transmitting terminal and balanced bridge; Described receiving terminal comprises current detection module and decoder; Described transmitting terminal comprises encoder;
Described power module is connected with current detection module by flow restricter; Described power module is connected with balanced bridge by flow restricter; Wherein, described flow restricter is the voltage-stabiliser tube and resistance that are connected in series.The Adj voltage fixed characteristic of output voltage Vout when working according to voltage-stabiliser tube and resistance, wherein exports maximum current=(Vout-Vadj)/resistance.
Wherein, described current detection module comprises first processor, sampling resistor, the first voltage detection unit and the second voltage detection unit; Described first voltage detection unit is connected with first processor respectively with the second voltage detection unit; Described first voltage detection unit flows into the first magnitude of voltage before sampling resistor for detecting electric current; Described second voltage detection unit is for detecting the second magnitude of voltage after outflow of bus current sampling resistor.Can learn that electric current is flowing through the magnitude of voltage before and after sampling resistor by the first voltage detection unit and the second voltage detection unit, the voltage difference learnt and flow through before and after sampling resistor can be calculated by first processor, again divided by the resistance of sampling resistor, the current value in now path can be obtained, realize the current detecting to this path.
Described current detection module is connected with decoder; Wherein, described decoder comprises the first voltage input end, the second voltage input end, the second processor and decoder module; Described first voltage input end is connected with the first voltage detection unit; Described second voltage input end is connected with the second voltage detection unit; Described first voltage input end is connected with the second processor respectively with the second voltage input end; Described second processor is connected with decoder module.Convert the change of the operating current of bus to digital signal, and fault-signal.Sampling resistor both end voltage can be obtained poor by the first voltage input end and the second voltage input end, obtain load current change (being the effective information sent from the transmitting terminal of machine transceiver) by the second processor, data form is on demand sent after decoding by recycling decoder module.
Described encoder is by balanced bridge and twisted pair line connection.Wherein, described balanced bridge comprises the first electronic switch, the second electronic switch, the 3rd electronic switch and the 4th electronic switch; Described first electronic switch, the second electronic switch, the 3rd electronic switch are connected with decoder respectively with the 4th electronic switch.Be connected with decoder respectively with the 4th electronic switch by the first electronic switch, the second electronic switch, the 3rd electronic switch, the break-make of four electronic switches can be controlled, and then change polarity of voltage on twisted-pair feeder.
Described flow restricter is by the first electronic switch of being connected in series and the second electronic switch ground connection; Described flow restricter is by the 3rd electronic switch that is connected in series and the 4th electronic switch ground connection; The path of described first electronic switch and the second electronic switch is provided with first make contact; Described first make contact and twisted pair line connection; The path of described 3rd electronic switch and the 4th electronic switch is provided with the second contact point; Described second contact point and twisted pair line connection.
Refer to Fig. 1-4, embodiments of the invention two are:
The present embodiment two increases first order grader and second level grader on the basis of above-described embodiment one; Form main frame receive-transmit system by multiple above-mentioned host transceiver, first order grader and second level grader, two receiving terminals are connected with a first order grader; Three first order graders are connected with a second level grader, and described second level grader is connected with main frame.Interconnective first order grader and second level grader is increased between host transceiver and main frame, the data first received host transceiver receiving terminal by first order grader and second level grader carry out classification process, can improve the data-handling efficiency of main frame.Through experimental results demonstrate, when the quantity of first order grader and second level grader is 3:1, the data-handling efficiency of main frame is the highest, than the improved efficiency about 5% of prior art.
Further scheme is, between second level grader and main frame, also comprise third level grader; Three second level graders are connected with a third level grader; Described third level grader is connected with main frame.
Because main frame adopts non-return-to-zero mode activated bus, bus obtains continued power ability, can obtain power supply, reduce the power supply cost of system from machine from bus.Bus is nonpolarity, arbitrarily can access bus, decrease construction cost from machine.Drive bus owing to have employed difference modes, therefore antijamming capability is superior.Contrast RS485 bus transceiver, 485 transceiver advantages are not for distinguish main frame from machine transceiver architecture, and shortcoming is that bus has polarity cause construction inconvenient and cannot provide bus-powered ability.Contrast RS232 bus transceiver, the advantage of 232 transceivers does not distinguish main frame from machine transceiver architecture, shortcoming is bus is not difference modes poor anti jamming capability, needs at least 3 lines to realize two-way communication, only supports an access from machine and supporting bus is not powered.
In sum, a kind of host transceiver provided by the invention, receive-transmit system and main frame receive-transmit system.Host transceiver provided by the invention as driving, can change arbitrarily the polarity of bus by balanced bridge, and communication bus can be made nonpolarity, polarity can connect two interface lead, convenient construction arbitrarily.Host transceiver adopts non-return-to-zero communication to be realized by the encoder in transceiver, and difference modes is driven by balanced bridge and realizes, in digital communication systems, and the natural antijamming capability that can improve bus of these two kinds of modes.By arranging current detection module in host transceiver, host transceiver is made to possess bus open circuit and short circuit monitoring capability.By the power consumption of current detecting bus, lower than limits value, electric current illustrates that bus is opened a way, electric current illustrates bus short circuit higher than limits value.The built-in stabilized voltage power supply of transceiver realizes the adaptation to wide input voltage, and therefore the operating voltage range of host transceiver is wider, can adapt to multiple host power supply, reduces power circuit cost.The maximum transmission distance of host transceiver can reach more than 1000 meters, and long-distance transmissions is achieved, as differential mode, NRZ mode, electric current loop type of drive after relying on various ways to improve bus antijamming capability.Another Bus Speed is configurable, reduces Bus Speed and also can improve distance.
The foregoing is only embodiments of the invention; not thereby the scope of the claims of the present invention is limited; every equivalents utilizing specification of the present invention and accompanying drawing content to do, or be directly or indirectly used in relevant technical field, be all in like manner included in scope of patent protection of the present invention.

Claims (9)

1. a host transceiver, is characterized in that, comprises power module, flow restricter, receiving terminal, transmitting terminal and balanced bridge; Described receiving terminal comprises current detection module and decoder; Described transmitting terminal comprises encoder;
Described power module is connected with current detection module by flow restricter; Described power module is connected with balanced bridge by flow restricter;
Described current detection module is connected with decoder; Described encoder is by balanced bridge and twisted pair line connection.
2. host transceiver according to claim 1, is characterized in that, described flow restricter is the voltage-stabiliser tube and resistance that are connected in series.
3. host transceiver according to claim 1, is characterized in that, described current detection module comprises first processor, sampling resistor, the first voltage detection unit and the second voltage detection unit; Described first voltage detection unit is connected with first processor respectively with the second voltage detection unit;
Described first voltage detection unit flows into the first magnitude of voltage before sampling resistor for detecting electric current;
Described second voltage detection unit is for detecting the second magnitude of voltage after outflow of bus current sampling resistor.
4. host transceiver according to claim 3, is characterized in that, described decoder comprises the first voltage input end, the second voltage input end, the second processor and decoder module;
Described first voltage input end is connected with the first voltage detection unit;
Described second voltage input end is connected with the second voltage detection unit;
Described first voltage input end is connected with the second processor respectively with the second voltage input end;
Described second processor is connected with decoder module.
5. host transceiver according to claim 1, is characterized in that, described balanced bridge comprises the first electronic switch, the second electronic switch, the 3rd electronic switch and the 4th electronic switch;
Described first electronic switch, the second electronic switch, the 3rd electronic switch are connected with decoder respectively with the 4th electronic switch.
6. host transceiver according to claim 5, is characterized in that, described flow restricter is by the first electronic switch of being connected in series and the second electronic switch ground connection; Described flow restricter is by the 3rd electronic switch that is connected in series and the 4th electronic switch ground connection;
The path of described first electronic switch and the second electronic switch is provided with first make contact; Described first make contact and twisted pair line connection;
The path of described 3rd electronic switch and the 4th electronic switch is provided with the second contact point; Described second contact point and twisted pair line connection.
7. a receive-transmit system, is characterized in that, comprises the host transceiver described in claim 1-6 any one, twisted-pair feeder and more than one from machine transceiver;
Describedly to be connected with host transceiver from machine transceiver by twisted-pair feeder.
8. a main frame receive-transmit system, is characterized in that, comprises the host transceiver described in multiple claim 1-6 any one, first order grader and second level grader;
Two receiving terminals are connected with a first order grader; Three first order graders are connected with a second level grader, and described second level grader is connected with main frame.
9. main frame receive-transmit system according to claim 8, is characterized in that, between second level grader and main frame, also comprise third level grader; Three second level graders are connected with a third level grader; Described third level grader is connected with main frame.
CN201510736263.3A 2015-11-03 2015-11-03 Host transceiver, transmitting and receiving system and host transmitting and receiving system Pending CN105391471A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201510736263.3A CN105391471A (en) 2015-11-03 2015-11-03 Host transceiver, transmitting and receiving system and host transmitting and receiving system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201510736263.3A CN105391471A (en) 2015-11-03 2015-11-03 Host transceiver, transmitting and receiving system and host transmitting and receiving system

Publications (1)

Publication Number Publication Date
CN105391471A true CN105391471A (en) 2016-03-09

Family

ID=55423347

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201510736263.3A Pending CN105391471A (en) 2015-11-03 2015-11-03 Host transceiver, transmitting and receiving system and host transmitting and receiving system

Country Status (1)

Country Link
CN (1) CN105391471A (en)

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040263321A1 (en) * 2003-06-26 2004-12-30 Abet Technologies, Llc Method and system for bidirectional data and power transmission
CN102324952A (en) * 2011-09-30 2012-01-18 深圳麦克维尔空调有限公司 Non-polar two-line system communication circuit
CN102378438A (en) * 2010-08-20 2012-03-14 游艳武 Method and device for performing multifunctional control on light-emitting diode (LED) light fitting groups by directly using direct current power supply line
CN102645571A (en) * 2012-04-19 2012-08-22 中兴通讯股份有限公司 Detection circuit and electronic terminal
CN102723970A (en) * 2012-07-10 2012-10-10 湖南伊迈德科技有限公司 Signal transmission method and system on basis of two-wire bus capable of supplying power
CN103168247A (en) * 2011-09-15 2013-06-19 联发科技股份有限公司 Systems and methods for determining a remaining battery capacity of a battery device
CN103209270A (en) * 2013-03-14 2013-07-17 山东亚华电子有限公司 Mainframe of medical communication calling device
CN103869729A (en) * 2012-12-18 2014-06-18 北京全安密灵科技股份公司 Electronic detonator control chip and processing method for correctly restoring host computer communication signal
CN203851324U (en) * 2014-03-12 2014-09-24 湖南中能力华新能源技术有限公司 An intelligent street lamp green illumination management and control system based on Internet of Things technology
CN104283587A (en) * 2014-05-15 2015-01-14 浙江大学 Energy and information time division composite transmission system with common mode current inhibiting ability
CN205070992U (en) * 2015-11-03 2016-03-02 福州东日信息技术有限公司 Host computer transceiver, receiving and dispatching system and host computer receiving and dispatching system

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040263321A1 (en) * 2003-06-26 2004-12-30 Abet Technologies, Llc Method and system for bidirectional data and power transmission
CN1813420A (en) * 2003-06-26 2006-08-02 Abet技术有限公司 Method and system for bidirectional data and power transmission
CN102378438A (en) * 2010-08-20 2012-03-14 游艳武 Method and device for performing multifunctional control on light-emitting diode (LED) light fitting groups by directly using direct current power supply line
CN103168247A (en) * 2011-09-15 2013-06-19 联发科技股份有限公司 Systems and methods for determining a remaining battery capacity of a battery device
CN102324952A (en) * 2011-09-30 2012-01-18 深圳麦克维尔空调有限公司 Non-polar two-line system communication circuit
CN102645571A (en) * 2012-04-19 2012-08-22 中兴通讯股份有限公司 Detection circuit and electronic terminal
CN102723970A (en) * 2012-07-10 2012-10-10 湖南伊迈德科技有限公司 Signal transmission method and system on basis of two-wire bus capable of supplying power
CN103869729A (en) * 2012-12-18 2014-06-18 北京全安密灵科技股份公司 Electronic detonator control chip and processing method for correctly restoring host computer communication signal
CN103209270A (en) * 2013-03-14 2013-07-17 山东亚华电子有限公司 Mainframe of medical communication calling device
CN203851324U (en) * 2014-03-12 2014-09-24 湖南中能力华新能源技术有限公司 An intelligent street lamp green illumination management and control system based on Internet of Things technology
CN104283587A (en) * 2014-05-15 2015-01-14 浙江大学 Energy and information time division composite transmission system with common mode current inhibiting ability
CN205070992U (en) * 2015-11-03 2016-03-02 福州东日信息技术有限公司 Host computer transceiver, receiving and dispatching system and host computer receiving and dispatching system

Similar Documents

Publication Publication Date Title
CN103424660A (en) RS-485 communication interface polarity detection device, method and chip
CN203632689U (en) Multi-network-port electric power receiving-end equipment and electric power receiving device thereof
CN106941349A (en) A kind of low delay optical coupling isolation circuit and RS485 isolate telecommunication circuit
CN102169472B (en) RS485 bus interface circuit
CN100549887C (en) Bus line data transceiver
CN102394003A (en) Plastic optical fiber electric power meter reading system
CN102176680A (en) Detection device for electricity information acquisition system
CN105471569B (en) Multinode electric current loop full-duplex communication circuit
CN101226672A (en) Communication control alarm device
CN205070992U (en) Host computer transceiver, receiving and dispatching system and host computer receiving and dispatching system
CN203191768U (en) Digital signal input circuit
CN201417302Y (en) Intelligent power supply monitoring module
CN209184614U (en) Instrument bus host communication circuit
CN210137320U (en) RS485 circuit capable of automatically switching receiving and transmitting states
CN103257944B (en) Method and device for long-distance transmissions usb signal
CN104077260B (en) A kind of concentrator M BUS host communication interface arrangements
CN203435006U (en) Bus isolator
CN105391471A (en) Host transceiver, transmitting and receiving system and host transmitting and receiving system
CN103507658B (en) Battery-driven car and bus control system thereof
CN205070989U (en) Follow quick -witted transceiver, receiving and dispatching system and follow quick -witted receiving and dispatching system
CN101339543B (en) Universal serial bus full-speed /low speed single end signal 0 transmission method and device
CN107659476B (en) Communication device
CN102664394B (en) Direct current polarity detection and protection circuit module
CN206975450U (en) A kind of mbus circuits of opto-electrical direct reader
CN104991198A (en) Battery tour inspection processing circuit based on ARM platform multichannel switching

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
WD01 Invention patent application deemed withdrawn after publication

Application publication date: 20160309

WD01 Invention patent application deemed withdrawn after publication