CN104700809A - Display device, time sequence controller and image display method - Google Patents
Display device, time sequence controller and image display method Download PDFInfo
- Publication number
- CN104700809A CN104700809A CN201510138823.5A CN201510138823A CN104700809A CN 104700809 A CN104700809 A CN 104700809A CN 201510138823 A CN201510138823 A CN 201510138823A CN 104700809 A CN104700809 A CN 104700809A
- Authority
- CN
- China
- Prior art keywords
- signal
- line
- time clock
- data
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
The invention provides a display device, a time sequence controller and an image display method. The time sequence controller outputs a grid electrode scanning clock signal (GCK) and an output enable signal (OE) according to an interlacing manner while receiving an image signal which contains an odd field and an even field in one frame, and an odd field image and an even field image are respectively scanned by the interlacing manner. According to the time sequence controller, the interlacing manner is carried out for the interlacing signals, so that a storage provided for a converter in the prior art can be avoided.
Description
The application is the denomination of invention proposed on 06 06th, 2013 is the divisional application of the Chinese invention patent application 201310223124.1 of " display device, time schedule controller and method for displaying image ".
Technical field
The present invention relates to display technique field, particularly relate to display device, time schedule controller and method for displaying image.
Background technology
Existing video format comprises progressive video format and interlaced video formats, wherein, as Fig. 1 shows, 1080i staggered scanning schematic diagram, interlaced video signal comprises display image odd-numbered line and even number line respectively, wherein, first vision signal scanning 1, 3, 5, 7, 9 odd rows of picture such as grade, second vision signal scanning 2, 4, 6, 8, the even number line images such as 10, or, first vision signal first scans even number line, second vision signal scanning odd-numbered line, like this, when same two field picture, include the sweep signal of odd-numbered line and even number line, as: when receiving first odd-numbered line vision signal, scan odd-numbered line on a display screen, even number line then keeps a former upper field signal scan image, then, receive second even number line vision signal, in display screen scanning even number line, odd-numbered line then keeps a field scan image, two interleaved signals complete a two field picture display.
As Fig. 2 shows, 1080P lines by line scan schematic diagram, and progressive scan mode is different from interlace mode, progressive scan mode adopts sequential scan mode, receive a progressive video signal, at the 1st row, the 2nd row of display screen, the scanning of the order such as the 3rd row, wherein, one two field picture completes scanning by a vision signal, like this, with staggered scanning unlike, the frame frequency of lining by line scan is interleaved twice, and flickering is comparatively lined by line scan gently.
In the prior art, display screen many employings progressive scan mode, in order to compatibility display interlaced format signal, needing, interlacing is set on the front end of Graphics Processing and turns progressive format converter, can be arranged in display screen sequential control circuit, also can arrange in the motherboard circuit of display device, as Fig. 3 shows, format converter 10 comprises interlacing and judging unit 130 line by line, data storage control unit 110, data storage cell 120, data interlacing turns unit 140 line by line, wherein, interlacing and line by line judging unit 130 carry out interlacing to the video data signal received in advance and progressive format judges, and export control signal to data storage control unit 110, if video data signal form is interlaced format, interlacing and line by line judging unit 130 exports the first control signal to data storage control unit 110, data storage control unit 110 controls video data signal and carries out buffer memory at data storage cell 120, then, two continuous print video data signals in one frame picture are exported to simultaneously data interlacing to turn unit 140 line by line and carry out merging treatment, as Fig. 4 shows, when showing a frame 1920*1080/60Hz image, the odd field On interlaced video signal of first 1920*540 and the interlaced video signal of second 1920*540 even field En need be received, interlaced data signal to major general first carries out buffer memory in data storage cell 120, then, first of buffer memory interlaced data signal is input to together with second interlaced data signal data interlacing to turn unit 140 line by line and carry out format conversion, data interlacing turns unit 140 two field data signals line by line and carries out being merged into a data-signal line by line, this line by line in data-signal odd field On at odd-numbered line and even field En in even number line, be consistent for making the refreshing frequency of this data-signal field frequency and display screen line by line, the process of frequency multiplication of data-signal line by line will merged again, as: repeat this data-signal line by line, form the data-signal line by line of two identical 1920*1080P/60Hz, export this two occasion data-signal line by line also and carry out refresh scan.
But inventor is realizing in process of the present invention, finding to adopt interlacing and progressive converter at least to there is following defect in prior art:
The display screen of progressive scan mode is adopted in prior art, in order to the display of compatible interleaved signal, need to arrange interlacing and progressive converter in the front end of Graphics Processing, in advance interleaved signal is converted to progressive signal, reading scan process is carried out again by display device end, realize showing with the compatibility of interlaced format signal line by line, wherein, at least need the data storage cell 120 arranging the data-signal received for buffer memory, data storage cell 120 is made up of the hardware components of storer and peripheral auxiliary circuits.
Therefore, a kind of novel interleaved Driving technique need be provided, the hardware of storer and peripheral auxiliary circuits in format converter in prior art can be reduced.
Summary of the invention
Considering the defect of above-mentioned background technology, the invention provides a kind of novel staggered scanning Driving technique, can realizing carrying out staggered scanning display when receiving interlace signal, reduce in prior art employing format converter and be equipped with storer and peripheral auxiliary circuits.
On the one hand, the invention provides a kind of display device, comprising: liquid crystal panel; Gate driver circuit is used for providing gate drive signal to described liquid crystal panel, and data drive circuit is used for providing data drive signal to described liquid crystal panel; Time schedule controller, for receiving the input signal comprising odd field and even field, data controlling signal and data-signal is provided to described data drive circuit, and the grid control signal comprising output enable signal (OE) and gated sweep clock signal (GCK) is provided to described gate driver circuit, wherein, in data signal cycles described in a line, described gated sweep clock signal (GCK) comprises two time clock, and described output enable signal (OE) comprises a pulse signal; Wherein, if during scanning odd field, the corresponding moment of first time clock in described two time clock, the described gate drive signal that described gate driver circuit exports noble potential drives an odd-numbered line grid bus, in the corresponding moment of second time clock in described two clocks, the described gate drive signal exporting electronegative potential drives an even number line grid bus; If during scanning even field, the corresponding moment of first time clock in described two time clock, the described gate drive signal that described gate driver circuit exports electronegative potential drives an odd-numbered line grid bus, in the corresponding moment of second time clock in described two clocks, the described gate drive signal exporting noble potential drives an even number line grid bus.
In the technical program, when receiving odd field image, in every data line cycle, time schedule controller produces gated sweep clock signal (GCK) and comprises two time clock, gate driver circuit is when scanning odd-numbered line grid bus, first time clock corresponding moment of two time clock exports noble potential gate drive signal, open the grid bus of an odd-numbered line, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output electronegative potential, close an even number line grid bus, like this, data drive circuit can at an odd-numbered line write data line, realize receiving odd field image and refresh odd rows of picture on display screen, when receiving even field image, gate driver circuit is when scanning odd-numbered line grid bus, the corresponding moment of the first time clock in two time clock exports electronegative potential gate drive signal, close an odd-numbered line grid bus, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output noble potential, open the grid bus of an even number line, like this, data drive circuit can write data line in even number line, realize receiving even number line image on even field image refreshing display screen.When receiving interlaced image signal, realizing interlaced picture scanning display on a display screen, can reduce in prior art and be equipped with storer and peripheral auxiliary circuits in the converter.
On the other hand, the invention provides a kind of display device, comprising: liquid crystal panel;
Gate driver circuit is used for providing gate drive signal to described liquid crystal panel, and data drive circuit is used for providing data drive signal to described liquid crystal panel, interlacing and line by line judging unit, during for judging that input signal is the interlaced image signal comprising odd field and even field, export the first control signal, when being judged as progressive video signal, exports the second control signal, time schedule controller, for receiving input signal, there is provided data controlling signal and data-signal to described data drive circuit, and the grid control signal comprising output enable signal (OE) and gated sweep clock signal (GCK) is provided to described gate driver circuit, wherein, if when described time schedule controller receives described first control signal, in data signal cycles described in a line, generate and comprise the described gated sweep clock signal (GCK) comprising two time clock, and generate the described output enable signal (OE) comprising a pulse signal, wherein, if during scanning odd field, the corresponding moment of first time clock in described two time clock, the described gate drive signal that described gate driver circuit exports noble potential drives an odd-numbered line grid bus, the corresponding moment of second time clock in described two clocks, the described gate drive signal exporting electronegative potential drives an even number line grid bus, if during scanning even field, the corresponding moment of first time clock in described two time clock, the described gate drive signal that described gate driver circuit exports electronegative potential drives an odd-numbered line grid bus, the corresponding moment of second time clock in described two clocks, the described gate drive signal exporting noble potential drives an even number line grid bus, if described sequential processing unit receives described second control signal, in data signal cycles described in a line, output packet is containing the described gated sweep clock signal (GCK) of a time clock, and the described output enable signal (OE) of the first current potential.
In the technical program, on the one hand, receive interlaced image signal, when scanning odd field image, in every data line cycle, time schedule controller produces gated sweep clock signal (GCK) and comprises two time clock, gate driver circuit is when scanning odd-numbered line grid bus, first time clock corresponding moment of two time clock exports noble potential gate drive signal, open the grid bus of an odd-numbered line, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output electronegative potential, close an even number line grid bus, like this, data drive circuit can write data line in odd-numbered line, realize receiving odd field image and refresh odd rows of picture on display screen, when scanning even field image, gate driver circuit is when scanning odd-numbered line grid bus, the corresponding moment of the first time clock in two time clock exports electronegative potential gate drive signal, close an odd-numbered line grid bus, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output noble potential, open the grid bus of an even number line, like this, data drive circuit can write data line in even number line, realize receiving even number line image on even field image refreshing display screen, on the other hand, when receiving progressive image, time schedule controller is within the data line cycle, export a gated sweep clock signal (GCK)) and the first current potential output enable signal (OE), like this, gate driver circuit exports respective gates drive singal each gated sweep clock signal (GCK), in each gated sweep clock signal (GCK) corresponding moment, export noble potential gate drive signal respectively and open every a line grid bus, like this, data drive circuit can the every data line of corresponding write, can realize receiving progressive image refreshed image line by line on a display screen.Therefore, the technical program can realize compatible staggered scanning and progressive scan mode.
Again on the one hand, the invention provides a kind of method for displaying image, be applied on the display device that driven by gate drive signal and data drive signal, the method step comprises: S200: time schedule controller receives the input signal comprising odd field and even field; S400: generate grid control signal, data controlling signal and data-signal, wherein, described grid control signal comprises output enable signal (OE) and gated sweep clock signal (GCK), in data signal cycles described in a line, described gated sweep clock signal (GCK) comprises two time clock, and described output enable signal (OE) comprises a pulse signal; S600: described gate driver circuit, to described output enable signal (OE) and described gated sweep clock signal (GCK) process, generates described gate drive signal; Wherein, if during scanning odd field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is noble potential, open an odd-numbered line grid bus, write data line drive singal, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is electronegative potential, closes an even number line grid bus; If during scanning even field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is electronegative potential, close an odd-numbered line grid bus, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is noble potential, opens an even number line grid bus, write data line drive singal.
In the technical program, when receiving odd field image, in every data line cycle, time schedule controller produces gated sweep clock signal (GCK) and comprises two time clock, gate driver circuit is when scanning odd-numbered line grid bus, first time clock corresponding moment of two time clock exports noble potential gate drive signal, open the grid bus of odd-numbered line, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output electronegative potential, close an even number line grid bus, data drive circuit writes data line in odd-numbered line, realize receiving odd field image and refresh odd rows of picture on display screen, when receiving even field image, gate driver circuit is when scanning odd-numbered line grid bus, the corresponding moment of the first time clock in two time clock exports electronegative potential gate drive signal, close an odd-numbered line grid bus, when scanning even number line grid bus, the gate drive signal of second clock pulse corresponding moment output noble potential, open the grid bus of an even number line, data drive circuit writes data line in even number line, realize receiving even number line image on even field image refreshing display screen.When receiving interlaced image signal, realizing interlaced picture scanning display on a display screen, can reduce in prior art and be equipped with storer and peripheral auxiliary circuits in the converter.。
Also on the one hand, the present invention also provides a kind of time schedule controller, be applied on the display device by gate drivers and data driver drive liquid crystal panel, described time schedule controller provides data controlling signal and data-signal for described data drive circuit, and provide grid control signal for described gate driver circuit, described time schedule controller comprises: sequential processing unit, according to receiving the input signal comprising odd field and even field, output comprises the grid control signal of output enable signal (OE) and gated sweep clock signal (GCK), wherein, in data signal cycles described in a line, described gated sweep clock signal (GCK) comprises two time clock, and described output enable signal (OE) comprises a pulse signal.
Accompanying drawing explanation
1080i staggered scanning schematic diagram in Fig. 1 prior art;
In Fig. 2 prior art, 1080P lines by line scan schematic diagram;
In Fig. 3 prior art, interlacing turns the frame diagram of format converter line by line;
In Fig. 4 prior art, interlacing turns schematic diagram line by line;
The integrally-built block diagram of the liquid crystal indicator of Fig. 5 embodiments of the invention;
The structured flowchart of Fig. 6 time schedule controller of the present invention;
In Fig. 7 embodiment one, sequential processing unit generates the time diagram one of grid control signal;
In Fig. 8 embodiment one, sequential processing unit generates the time diagram two of grid control signal;
The first structural framing figure of Fig. 9 gate driver circuit of the present invention;
The gate driver circuit signal transacting schematic diagram one of odd field signal in Figure 10 embodiment one;
The gate driver circuit signal transacting schematic diagram one of Figure 11 embodiment one even field signal;
The second structural framing figure of gate driver circuit in Figure 12 the present invention;
The gate driver circuit signal transacting schematic diagram two of odd field signal in Figure 13 embodiment one;
The gate driver circuit signal transacting schematic diagram two of even field signal in Figure 14 embodiment one;
In Figure 15 the present embodiment one, sequential processing unit generates the time diagram three of grid control signal;
The gate driver circuit signal transacting schematic diagram one of progressive signal in Figure 16 embodiment one;
The gate driver circuit signal transacting schematic diagram two of progressive signal in Figure 17 embodiment one;
The method for displaying image of Figure 18 interlace signal of the present invention;
The method for displaying image of Figure 19 progressive signal of the present invention;
Figure 20 implements the time diagram one of the sequential processing unit generation grid control signal of two
The gate driver circuit signal processing schematic diagram one of odd field signal in Figure 21 embodiment two;
The gate driver circuit signal transacting schematic diagram one of even field signal in Figure 22 embodiment two;
Figure 23 implements the time diagram two of the sequential processing unit generation grid control signal of two;
The gate driver circuit signal transacting schematic diagram two of odd field signal in Figure 24 embodiment two;
The gate driver circuit signal transacting schematic diagram two of even field signal in Figure 25 embodiment two.
Embodiment
For further setting forth the present invention for the technological means reaching predetermined goal of the invention and take and effect, can know in the detailed description of following cooperation with reference to graphic preferred embodiment and presenting.By the explanation of embodiment, when can to the present invention for the technological means reaching predetermined object and take and effect be able to more deeply and concrete understanding, however listed accompanying drawing be only to provide with reference to and the use of explanation, be not used for being limited the present invention.
Embodiment one:
(1) one-piece construction of the present embodiment and method of work:
The integrally-built block diagram of the liquid crystal indicator of Fig. 5 embodiments of the invention.As Fig. 5 shows, this liquid crystal indicator 1 comprises power circuit (not shown), backlight (not shown), liquid crystal panel 10, data drive circuit 20, gate driver circuit 30 and time schedule controller 40, power circuit provides Power supply for display device 1, backlight be display device 1 liquid crystal panel on show the light source of image, gate driver circuit 30 is for providing gate drive signal to described liquid crystal panel 10, open for driving the order of every a line grid bus of liquid crystal panel 10, and data drive circuit 20 is for providing data drive signal to described liquid crystal panel 10, for at corresponding row grid bus start-up time, export data drive signal to liquid crystal panel 10, display view data is provided.
Wherein, time schedule controller 40 receives the video data input signal after mainboard (SOC) decoded video signal, this video data input signal comprises picture signal (RGB), data enable signal (DE), line synchronizing signal (Hsync), field sync signal (Vsync), and clock signal, data drive circuit 20 is exported to through time schedule controller 40 part generation data controlling signal and data-signal (DV), wherein, data controlling signal comprises source data start signal (SSP), source clock signal (SCK), latch signal (LS) and data enable signal (SOE), another part generates grid control signal to gate driver circuit 30, wherein, grid control signal comprises scanning frame start signal (GSP), output enable signal (OE), gated sweep clock signal (GCK).
Image element circuit is had at display panel 10, its image element circuit includes many (m bar) source data bus (i.e. video signal cable) SL1 ~ SLm, with many (n bar) grid bus (line scan signals line) GL1 ~ GLn, wherein, point of crossing place between these source data bus SL1 ~ SLm and grid bus GL1 ~ GLn arranges multiple (m × n) pixel composition portion, above-mentioned pixel composition portion is rectangular setting, forms pel array.Thin film transistor (TFT) 101 is comprised in each pixel composition portion, i-th × j thin film transistor (TFT) 101 is arranged on the point of crossing of a jth bus in i-th bus and source data bus SL1 ~ SLm in gate terminal and grid bus GL1 ~ GLn, the gate terminal of this thin film transistor (TFT) 101 is connected with i-th bus in grid bus GL1 ~ GLn, the extreme son of its source data is connected with a jth bus in source data bus SL1 ~ SLm, wherein, in grid bus GL1 ~ GLn, i-th bus provides start signal for this thin film transistor (TFT) 101, in source data bus SL1 ~ SLm, a jth bus provides data-signal for this thin film transistor (TFT) 101.A pixel electrode is connected with the drain terminal of this thin film transistor (TFT) 101.
Data drive circuit 20 receives the data-signal (DV), source data start signal (SSP), source clock signal (SCK), latch signal (LS) and the data enable signal (SOE) that export from time schedule controller 40, export to each road source data bus SL1 ~ SLm and apply data drive signal D (1) ~ D (m), drive picture signal to show image on liquid crystal panel 10.
Gate driver circuit 30 receives time schedule controller 40 output and comprises scanning frame start signal (GSP), output enable signal (OE), gated sweep clock signal (GCK), export gate drive signal GOUT (the 1) ~ GOUT (n) with order driving grid bus GL1 ~ GLn in vertical direction, open each root grid bus of liquid crystal panel 10 to make order.
(2) interlacing and line by line judging unit method of work
It is the interlaced image signal comprising odd field and even field that interlacing and line by line judging unit are used for according to input-signal judging, exporting the first control signal, when being judged as progressive video signal, exporting the second control signal.
Illustrate, described odd field is the picture signal comprising odd rows of picture data, and described even field is the picture signal comprising even number line view data, and the two field picture in interlaced image signal is made up of an odd field and an even field.
Interlacing and line by line judging unit can be integrated in timing controller, also can be arranged on the circuit board of time schedule controller, and go back accessible site on master chip or be arranged on mainboard, the first control signal of output or the second control signal are to time schedule controller 40.
Time schedule controller 40 receives the first control signal with interlacing tupe, under interlacing tupe, time schedule controller 40 is in data signal cycles described in a line, output comprises gated sweep clock signal (GCK) and comprises two time clock, and an output enable signal (OE) comprises a pulse signal, if during scanning odd field, gate drive signal comprises pulse by output enable signal (OE) and offsets gated sweep clock signal (GCK) and comprise second time clock in two time clock, if during scanning even field, output enable signal (OE) comprises pulse counteracting gated sweep clock signal (GCK) and comprises the first time clock in two time clock.
If described time schedule controller 40 receives described second control signal, process down with pattern line by line, in data signal cycles described in a line, described gated sweep clock signal (GCK) comprises output enable signal (OE) described in a time clock and the first current potential.
(3) structure of time schedule controller and method of work
Fig. 6 is the structured flowchart of time schedule controller of the present invention.As Fig. 6 shows, time schedule controller 40 comprises receiving element 41, image data processing unit 42, data output 44, sequential processing unit 43 and control signal and exports 45.Wherein, time schedule controller 40 can integrated chip, may also be and is made up of multiple circuit unit, also has integrated chip to form together with auxiliary circuit.
Receiving element 41, motherboard circuit can be received and export the LVDS input signal comprising the video counts of picture signal (RGB), data enable signal (DE), line synchronizing signal (Hsync), field sync signal (Vsync) and clock signal, wherein, mainboard output signal form other data layouts all right, those skilled in the art are known, coordinate needs according to mainboard with time schedule controller, export the data layout be applicable to time schedule controller, receive data layout and the present invention is not construed as limiting.
Image data processing unit 42, at least comprise picture signal (RGB) according to reception and carry out data processing, the data-signal (DV) of the data layout of the pixel display being adapted to display panel 10 is provided to data drive circuit, and in data signal cycles described in a line, corresponding output a line viewdata signal, as: the picture element matrix of display panel 10 is 1920*1080, generate often row 1920 unit picture element data, each unit picture element data comprise R, G, B tri-pixel component units, data export 44 and are carried out exporting to data drive circuit 20 by the data-signal of generation.
Sequential processing unit 43, synchronizing signal (Hsync) is comprised for receiving, field sync signal (Vsync) and clock signal, carry out sequential processing generation control signal and export to gate driver circuit 30 and data drive circuit 20, wherein, there is provided to gate driver circuit 30 and comprise output enable signal (OE), the grid control signal of gated sweep clock signal (GCK) and gated sweep frame start signal (GSP), simultaneously, there is provided to data drive circuit and comprise source data start signal (SSP), source clock signal (SCK), the data controlling signal of latch signal (LS) and data enable signal (SOE), wherein, scanning frame start signal (GSP) is produced according to synchronizing signal (Hsync) and field sync signal (Vsync).
Wherein, if when time schedule controller 40 receives the first control signal, with the work of interlacing tupe, when receiving the second control signal, with tupe work line by line.
(1) time schedule controller works with interlacing tupe:
Receiving element 41 receiving video data input signal, when it is the vision signal of a frame interlaced format, wherein, the vision signal of one frame interlaced format comprises the view data of odd field and even field, time schedule controller 40 is according to comprising synchronizing signal (Hsync), field sync signal (Vsync), and the input signal of clock signal, through sequential processing, output comprises output enable signal (OE), the grid control signal of gated sweep clock signal (GCK) and gated sweep frame start signal (GSP), wherein, within the data line signal period, gated sweep clock signal (GCK) comprises two time clock, and output enable signal (OE) comprises a pulse signal.
The first performance:
Fig. 7 is the time diagram one that in embodiment one, sequential processing unit generates grid control signal.As Fig. 7 shows, the pixel resolution of liquid crystal panel 10 is 1920*1080 and refreshing frequency is the liquid crystal display of 120Hz, receive a frame video signal, comprise odd field image data of 1920*540/240Hz and the video data signal of an even field view data, every a line view data cycle is 1/240*540=7.6*10
-6s, sends cycle 1/240*540=7.6*10 in a line view data
-6in s, generate in gated sweep clock signal (GCK) and include two time clock, and send cycle 1/240*540=7.6*10 with a line view data
-6in s, generate in output enable signal (OE) and comprise a pulse.
Illustrate, the first field signal of input signal is the video data of odd field 1920*540/240Hz, and the transmission cycle of every a line view data is 1/240*540=7.6*10
-6s, sequential processing unit 43 through sequential processing, generate gated sweep clock signal (GCK) time, at the transmission cycle 7.6*10 of a line view data
-6in s, generate two time clock, like this, when 540 row view data input of an odd field, the voltage boosting pulse generating 1080 gated sweep clock signals (GCK) is input in gate driver circuit, inputs to gate driver circuit and produces 1080 shift output signal.Within a line view data input cycle, export two time clock of gated sweep clock signal (GCK), and correspondence is within same a line view data cycle, also export the voltage boosting pulse of an output enable signal (OE), and output enable signal (OE) voltage boosting pulse width covers second time clock of two time clock of gated sweep clock signal (GCK), like this, produce the pulse of 540 output enable signals (OE), wherein, " cover " as voltage boosting pulse width in output enable signal (OE) is a bit larger tham second time clock of two time clock of gated sweep clock signal (GCK).Initial time in this odd field input signal cycle, sequential processing unit 43 also generates a gated sweep frame start signal (GSP), for this field signal scanning start signal.
At the video data that input signal second field signal is even field 1920*540/240Hz, the transmission cycle of every a line view data is 1/240*540=7.6*10
-6s, sequential processing unit 43 through sequential processing, export gated sweep clock signal (GCK) time, at a 7.6*10
-6in the s cycle, generate two time clock, like this, in one during 540 row view data input, the voltage boosting pulse producing 1080 gated sweep clock signals (GCK) is input in gate driver circuit, gate driver circuit produces 1080 shift output signal, simultaneously, within a line view data input cycle, export two time clock of gated sweep clock signal (GCK), and correspondence is within same a line view data cycle, also export the voltage boosting pulse of an output enable signal (OE), and output enable signal (OE) voltage boosting pulse width covers first time clock of two time clock of gated sweep clock signal (GCK), like this, produce the pulse of 540 output enable signals (OE).In this odd field input signal cycle, sequential processing unit 43 also generates a gated sweep frame start signal (GSP), for this field signal scanning start signal.
Second performance:
Fig. 8 is the time diagram two that in the present embodiment one, sequential processing unit generates grid control signal, as Fig. 8 shows, with the first performance unlike, in a line synchronous signal cycle, generate in gated sweep clock signal (GCK) and comprise two time clock, and correspondence is at same synchronous signal cycle 1/240*540=7.6*10
-6in s, generate output enable signal (OE) and comprise a pulse.
Similar with the first performance, input signal first field signal is the video data of odd field 1920*540/240Hz, and the transmission cycle of every a line picture signal is 1/240*540=7.6*10
-6s, when sequential processing unit 43 processes and exports gated sweep clock signal (GCK), at a 7.6*10
-6in the s cycle, generate two time clock, like this, within same a line picture signal transmission cycle, produce the voltage boosting pulse of 1080 gated sweep clock signals (GCK), correspondence is input in gate driver circuit and can produces 1080 displacement output pulse signals, and in same a line image generating period, also export the step-down pulse of an output enable signal (OE), and output enable signal (OE) step-down pulse width covers second time clock in two time clock of gated sweep clock signal (GCK), like this, produce 540 output enable signal (OE) step-down pulses.Initial time in this odd field input signal cycle, sequential processing unit 43 also generates a gated sweep frame start signal (GSP), for this field signal scanning start signal.
Input signal second field signal is the video data of even field 1920*540/240Hz, and the transmission cycle of every a line picture signal is 1/240*540=7.6*10
-6s, when sequential processing unit 43 processes and exports gated sweep clock signal (GCK), at a 7.6*10
-6in the s cycle, generate two time clock, like this, within same a line picture signal transmission cycle, produce the voltage boosting pulse of 1080 gated sweep clock signals (GCK), correspondence is input in gate driver circuit and can produces 1080 displacement output pulse signals, and in same a line image generating period, also export the step-down pulse of an output enable signal (OE), and output enable signal (OE) step-down pulse width covers first time clock in two time clock of gated sweep clock signal (GCK), like this, produce 540 output enable signal (OE) step-down pulses.In this odd field input signal cycle, sequential processing unit 43 also generates a gated sweep frame start signal (GSP), for this field signal scanning start signal.
(2) time schedule controller is with tupe work line by line:
If when time schedule controller 40 receives the second control signal, time schedule controller 40 is with tupe work line by line.Under tupe line by line, time schedule controller 40 is according to the video data receiving progressive format, through sequential processing, export the grid control signal comprising output enable signal (OE), gated sweep clock signal (GCK) and gated sweep frame start signal (GSP).
Figure 15 is the time diagram three that in the present embodiment one, sequential processing unit generates grid control signal, as Figure 15 shows, receives the video data signal that input signal comprises the progressive format of 1920*1080/120Hz, the synchronous 1/120*1080=7.6*10 of each row of data
-6in the s cycle, a corresponding generation gated sweep clock signal (GCK), generate the output enable signal (OE) of the first current potential, wherein, the first current potential can be electronegative potential, also can be noble potential simultaneously.
(4) structure of gate driver circuit and method of work
Gate driver circuit 30, receive time schedule controller 40 output and comprise output enable signal (OE), the grid control signal of gated sweep clock signal (GCK) and gated sweep frame start signal (GSP), wherein, if during scanning odd field, in first time clock corresponding moment that gated sweep clock signal (GCK) comprises in two time clock, the gate drive signal that gate driver circuit 30 exports noble potential drives an odd-numbered line grid bus, the corresponding moment of second time clock in two clocks, the gate drive signal exporting electronegative potential drives an even number line grid bus, if during scanning even field, the corresponding moment of first time clock in two time clock, the gate drive signal that gate driver circuit 30 exports electronegative potential drives an odd-numbered line grid bus, in the corresponding moment of second time clock in two clocks, the gate drive signal exporting noble potential drives an even number line grid bus.
Wherein, in the time clock corresponding moment, be the cycle of a time clock, be made up of a voltage boosting pulse and a step-down pulse, show with reference to Figure 20, in figure, t1 and t2 is respectively a time clock corresponding moment.
Further illustrate, if during scanning odd field, in gate drive signal, pulse signal counteracting gated sweep clock signal (GCK) that output enable signal (OE) comprises comprises second time clock in two time clock, makes second time clock corresponding moment in the gate drive signal of scanning even number line grid bus be electronegative potential; If during scanning even field, in gate drive signal, a described pulse signal offsets first time clock in described two time clock, makes first time clock corresponding moment described in the gate drive signal of scanning odd-numbered line grid bus be electronegative potential.
Wherein, " counteracting " is defined as time clock and produces noble potential output shift signal and voltage boosting pulse logical circuit calculation process in gate driver circuit of corresponding sequential, exports as electronegative potential gate drive signal.
What illustrate is, in the prior art, when receiving the interlace signal receiving and comprise odd field and even field, first interlace signal is converted into progressive signal, then, scanning display is carried out by progressive scan mode, show with reference to Figure 15, when lining by line scan, in the gated sweep clock signal (GCK) that time schedule controller exports, each clock pulse signal correspondence generates a grid bus start signal, if in 1080 row liquid crystal panels, need generation 1080 time clock, it is that (noble potential is effective for noble potential that output enable signal (OE) exports, gate driver circuit receive OE directly and shift output signal and logical operation) or electronegative potential (electronegative potential is effective, gate driver circuit receive OE through oppositely and shift output signal and logical operation).Continue in conjunction with shown in Figure 16 and Figure 17 again, wherein, Figure 16 is that OE electronegative potential is effective, Figure 17 is that OE noble potential is effective, scan in every a line grid bus process in order, in first time clock corresponding moment, correspondence gate drive signal on the first row grid bus produces a noble potential pulse, this noble potential pulsed drive the first row grid bus is opened, and on other grid buss, gate drive signal is electronegative potential; In the second clock pulse corresponding moment, correspondence gate drive signal on the second row grid bus produces a noble potential pulse, and this noble potential pulsed drive second row grid bus is opened, and on other grid buss, gate drive signal is electronegative potential; The like, in the n-th time clock corresponding moment, correspondence gate drive signal on n-th line grid bus produces a noble potential pulse, and this noble potential pulsed drive n-th line grid bus is opened, and on other grid buss, gate drive signal is electronegative potential.
And in technical solution of the present invention, if during scanning odd field, in gate drive signal, pulse signal counteracting gated sweep clock signal (GCK) that output enable signal (OE) comprises comprises second time clock in two time clock, second time clock corresponding moment in the gate drive signal of scanning even number line grid bus is made to be electronegative potential, like this, gate drive signal on scanning odd-numbered line grid bus and first time clock corresponding moment, produce noble potential pulse, a corresponding odd-numbered line grid bus is driven to open, gate drive signal on scanning even number line grid bus and second time clock corresponding moment, produce electronegative potential pulse, a corresponding even number line grid bus is closed, therefore, scan in every a line grid bus process in order, first time clock corresponding moment, correspondence gate drive signal on the first row grid bus produces a noble potential pulse, this noble potential pulsed drive the first row grid bus is opened, on other grid buss, gate drive signal is electronegative potential, in the second clock pulse corresponding moment, correspondence gate drive signal on the second row grid bus produces an electronegative potential pulse, and this electronegative potential pulse makes the second row grid bus close, and on other grid buss, gate drive signal is electronegative potential, the like, (n-1)th (odd number) clock corresponding moment, correspondence gate drive signal on the (n-1)th row grid bus produces a noble potential pulse, this noble potential pulsed drive (n-1)th row grid bus is opened, on other grid buss, gate drive signal is electronegative potential, n-th (even number) clock corresponding moment, correspondence gate drive signal on n-th line grid bus produces an electronegative potential pulse, this electronegative potential pulse makes n-th line grid bus close, and on other grid buss, gate drive signal is electronegative potential.
If during scanning even field, in gate drive signal, a described pulse signal offsets first time clock in described two time clock, first time clock corresponding moment described in the gate drive signal of scanning odd-numbered line grid bus is made to be electronegative potential, like this, gate drive signal on scanning odd-numbered line grid bus and first time clock corresponding moment, produce electronegative potential pulse, one odd-numbered line grid bus is closed, gate drive signal on scanning even number line grid bus and second time clock corresponding moment, produce noble potential pulse, one even number line grid bus is driven to open, therefore, scan in every a line grid bus process in order, first time clock corresponding moment, correspondence gate drive signal on the first row grid bus produces an electronegative potential pulse, this electronegative potential pulse makes the first row grid bus close, on other grid buss, gate drive signal is electronegative potential, in the second clock pulse corresponding moment, correspondence gate drive signal on the second row grid bus produces a noble potential pulse, and this noble potential pulsed drive second row grid bus is opened, and on other grid buss, gate drive signal is electronegative potential, the like, (n-1)th (odd number) clock corresponding moment, correspondence gate drive signal on the (n-1)th row grid bus produces an electronegative potential pulse, this electronegative potential pulse makes the (n-1)th row grid bus close, on other grid buss, gate drive signal is electronegative potential, n-th (even number) clock corresponding moment, correspondence gate drive signal on n-th line grid bus produces a noble potential pulse, this noble potential pulsed drive n-th line grid bus is opened, and on other grid buss, gate drive signal is electronegative potential.
The first embodiment of gate driver circuit 30:
(1) the first embodiment of gate driver circuit 30 works in interlaced mode
Fig. 9 is the first structural framing figure of gate driver circuit of the present invention.As Fig. 9 shows, gate driver circuit 30 comprises shift register and AND circuit, wherein, gated sweep clock signal (GCK) provides shift clock signal for shift register, scanning frame start signal (GSP) shift register provides displacement trigger pip, scanning frame start signal (GSP) connects the D end of shift register, gated sweep clock signal (GCK) connects the CK end of shift register, the output Q of shift register holds the input end connecting AND circuit, output enable signal (OE) connects on another input end of AND circuit through a phase inverter, like this, one input end of AND circuit connects the shift output signal of shift register, another input end connects the inversion signal of output enable signal (OE).
Illustrate, Figure 10 is the gate driver circuit signal transacting schematic diagram one of odd field signal in embodiment one.As Figure 10 shows, composition graphs 7 and Fig. 9 show again, in the process of scanning odd field, within a line view data cycle, in the gate drive signal that gate driver circuit exports, voltage boosting pulse counteracting gated sweep clock signal (GCK) comprising a pulse by output enable signal (OE) comprises second time clock in two time clock.
What go on to say is, composition graphs 9 and Figure 10 show, first time clock of gated sweep clock signal (GCK) and scanning frame start signal (GSP) are through shift register process, export the shift output signal of first noble potential, be electronegative potential with corresponding at output enable signal (OE), noble potential is become through the anti-phase process of phase inverter, noble potential GOUT1 is exported through AND circuit process, noble potential GOUT1 correspondence drives unlatching first grid bus, in the first row view data, and then, output enable signal (OE) first noble potential voltage boosting pulse through the anti-phase process of phase inverter be electronegative potential, again with the corresponding shift output signal exporting second noble potential of gated sweep clock signal (GCK) second clock signal, the shift output signal of the electronegative potential that output enable signal (OE) is anti-phase and second noble potential, through AND circuit process, export electronegative potential GOUT2, electronegative potential GOUT2 skips scanning second grid bus, second grid bus is closed, that is: output enable signal (OE) first noble potential voltage boosting pulse offsets the shift output signal that gated sweep clock signal (GCK) second clock signal correspondence exports second noble potential, it is made to export the GOUT2 of electronegative potential, sequentially analogize, export the GOUT3 of noble potential, 3rd grid bus is opened, write the second row view data, the GOUT4 of electronegative potential, skip scanning the 4th grid bus, the gate drive signal GOUTn exported exports noble potential in odd-numbered line, even number exports electronegative potential, it is noble potential that correspondence exports GOUT signal on odd-numbered line grid bus, the grid bus of odd-numbered line is opened, corresponding write a line view data, corresponding on even number line grid bus, exporting GOUT signal is electronegative potential, the grid bus of even number line is closed, remain on field picture data.
During the odd field scan of the first embodiment in the present embodiment one, thering is provided in every a line view data output cycle for liquid crystal panel, its odd-numbered line exports the GOUT signal of noble potential, even number line exports the GOUT of electronegative potential, like this, when scanning odd-numbered line, export the GOUT signal of noble potential, the gate line of corresponding odd-numbered line is opened, accordingly, write data line signal, during scanning even number line, export the GOUT signal of electronegative potential, the gate line of corresponding even number line is closed, keep the data-signal of, the data-signal of odd field is realized to refresh display odd rows of picture.
Figure 11 is the gate driver circuit signal transacting schematic diagram one of embodiment one even field signal.As Figure 11 shows, composition graphs 7 and Fig. 9 show again, in the process of scanning even field, within each line synchronizing signal recurrence interval, gate drive signal is comprised first time clock in two time clock by voltage boosting pulse counteracting gated sweep clock signal (GCK) of output enable signal (OE) first potential pulse.
What go on to say is, as Figure 11 shows, first time clock of gated sweep clock signal (GCK) and scanning frame start signal (GSP) are through shift register process, export first noble potential shift output signal, with corresponding output enable signal (OE) noble potential pulse, electronegative potential is become through phase inverter paraphase process, like this, after first noble potential displacement exports pulse and paraphase, the electronegative potential of output enable signal (OE) exports the GOUT1 of electronegative potential through AND circuit process, the GOUT1 of electronegative potential skips Article 1 grid bus, first grid bus is closed, and then, gated sweep clock signal (GCK) second time clock exports second noble potential displacement and exports pulse, corresponding output enable signal (OE) electronegative potential paraphase process after phase inverter becomes noble potential, it is the output enable signal (OE) of noble potential after second noble potential shift output signal and paraphase, through AND circuit process, export noble potential GOUT2, noble potential GOUT2 drives unlatching second grid bus, write the first row view data, sequentially analogize, export the GOUT3 of electronegative potential, the GOUT4 of noble potential, corresponding on odd-numbered line grid bus, it is electronegative potential that gate driver circuit 30 exports GOUT signal, the grid bus of odd-numbered line is closed, keep upper field picture data, corresponding on even number line grid bus, it is noble potential that gate driver circuit 30 exports GOUT signal, the grid bus of even number line is opened, write a line view data.
During the even field scans of the first embodiment in the present embodiment one, in every data line output cycle, even number line exports the GOUT signal of noble potential, odd-numbered line exports the GOUT of electronegative potential, like this, when scanning even number line, export the GOUT signal of noble potential, the gate line of even number line is opened, accordingly, write data line signal, during scanning odd-numbered line, export the GOUT signal of electronegative potential, the gate line of odd-numbered line is closed, keep the data-signal of a upper odd field, realize the data-signal of even field being refreshed display even number line image.
(2) the first embodiment of gate driver circuit works in progressive mode
The gate driver circuit signal transacting schematic diagram one of progressive signal in Figure 16 embodiment one.As Figure 16 shows, composition graphs 9 and Figure 15 show again, in the process of lining by line scan, in each row data signal cycles, gate drive signal keeps electronegative potential by output enable signal (OE) always, as become high potential signal under phase inverter effect in Fig. 9, the noble potential shift signal exported with each time clock and gate logic computing, export the gate drive signal GOUTn of noble potential, like this, gate driver circuit is under progressive scanning mode, export noble potential gate drive signal GOUTn line by line, realize driving each root gate line line by line, the every a line view data of corresponding write.As Figure 16 shows, GOUT1 to GOUTn is Sequential output noble potential drive singal line by line, realizes progressive signal and refreshes display image line by line.
Technical scheme in the present embodiment one in first performance, at reception odd field signal, the data-signal of odd field can be realized to refresh display odd rows of picture, at reception even field signal, can realize the data-signal of even field being refreshed display even number line image, when receiving progressive video signal, can realize refreshing display image line by line, like this, the display device of the present embodiment technical scheme, compatibility can show with staggered scanning line by line, can reduce in prior art and adopt storer and peripheral auxiliary circuits in format conversion device.
The second embodiment of gate driver circuit:
Figure 12 is the second structural framing figure of gate driver circuit in the present invention, as Figure 12 shows, gate driver circuit 30 comprises shift register and AND circuit, wherein, gated sweep clock signal (GCK) provides shift clock signal for shift register, scanning frame start signal (GSP) shift register provides displacement trigger pip, scanning frame start signal (GSP) connects the D end of shift register, gated sweep clock signal (GCK) connects the CK end of shift register, the output Q of shift register holds the input end connecting AND circuit, output enable signal (OE) is connected on another input end of gate circuit, like this, one input end of AND circuit connects the shift output signal of shift register, another input end connects output enable signal (OE).
(3) the second embodiment of gate driver circuit works in interlaced mode
Illustrate, Figure 13 is the gate driver circuit signal transacting schematic diagram two of odd field signal in embodiment one.As Figure 13 shows, composition graphs 8 and Figure 10 show again, in the process of scanning odd field, within a line view data transmission cycle, in the gate drive signal that gate driver circuit exports, step-down pulse counteracting gated sweep clock signal (GCK) comprising a pulse by output enable signal (OE) comprises second time clock in two time clock.
What go on to say is, as Figure 13 shows, first time clock of gated sweep clock signal (GCK) is through shift register process, export first noble potential displacement and export pulse, be noble potential with corresponding output enable signal (OE), first displacement exports noble potential pulse and output enable signal (OE) for noble potential and exports noble potential GOUT1 through AND circuit process, noble potential GOUT1 drives first grid bus to open, write the first row view data, and then, output enable signal (OE) first step-down pulse, noble potential is exported through AND circuit process through being shifted with gated sweep clock signal (GCK) second pulse, export electronegative potential GOUT2, electronegative potential GOUT2 makes to skip second grid bus, second grid bus is closed, keep upper field picture data, sequentially analogize, export the GOUT3 of noble potential, the GOUT4 of electronegative potential, corresponding on odd-numbered line grid bus, it is noble potential that gate driver circuit 30 exports GOUT signal, the grid bus of odd-numbered line is opened, write a line view data, corresponding on even number line grid bus, it is electronegative potential that gate driver circuit 30 exports GOUT signal, the grid bus of even number line is closed, keep upper field picture data.
During the odd field scan of the second embodiment in the present embodiment one, in every a line view data cycle, odd-numbered line exports the GOUT signal of noble potential, even number line exports the GOUT of electronegative potential, like this, when scanning odd-numbered line, export the GOUT signal of noble potential, the gate line of odd-numbered line is opened, accordingly, write data line signal, during scanning even number line, export the GOUT signal of electronegative potential, the gate line of even number line is closed, keep the data-signal of, realize the data-signal of odd field to refresh display odd rows of picture.
Figure 14 is the gate driver circuit signal transacting schematic diagram two of even field signal in embodiment one.As Figure 14 shows, composition graphs 8 and Figure 10 show again, in the process of scanning even field, within a line view data cycle, first time clock that gated sweep clock signal (GCK) comprises two time clock generations is offset in the step-down pulse that gate drive signal comprises a pulse by output enable signal (OE).
What go on to say is, as Figure 14 shows, first time clock of gated sweep clock signal (GCK) is through shift register process, export first noble potential displacement and export pulse, be step-down pulse with corresponding output enable signal (OE), first noble potential displacement exports pulse and output enable signal (OE) step-down pulse, the GOUT1 of electronegative potential is exported through AND circuit process, the GOUT1 of electronegative potential makes to skip first grid bus, close the border first grid bus, and then, gated sweep clock signal (GCK) correspondence produces second noble potential shift output signal, corresponding grid output enable signal exports as noble potential, gated sweep clock signal (GCK) second noble potential displacement exports the output enable signal (OE) of pulse and noble potential, through AND circuit process, export noble potential GOUT2, noble potential GOUT2 drives unlatching second grid bus, write a line view data, sequentially analogize, export the GOUT3 of electronegative potential, the GOUT4 of noble potential, corresponding on odd-numbered line grid bus, it is electronegative potential that gate driver circuit 30 exports GOUT signal, the grid bus of odd-numbered line is closed, keep upper field picture data, corresponding on even number line grid bus, it is noble potential that gate driver circuit 30 exports GOUT signal, the grid bus of even number line is opened, write a line view data.
During the even field scans of the second embodiment in the present embodiment one, in every data line cycle, even number line exports the GOUT signal of noble potential, odd-numbered line exports the GOUT of electronegative potential, like this, when scanning even number line, export the GOUT signal of noble potential, the gate line of even number line is opened, accordingly, write data line signal, during scanning odd-numbered line, export the GOUT signal of electronegative potential, the gate line of odd-numbered line is closed, keep the data-signal of a upper odd field, realize the data-signal of even field being refreshed display even number line image.
(4) the second embodiment of gate driver circuit works in progressive mode
Figure 17 is gate driver circuit signal transacting schematic diagram two under pattern line by line in embodiment one.As Figure 17 shows, show in conjunction with Figure 12 and Figure 15 again, in the process of lining by line scan, within every a line view data cycle, by grid output enable signal, (GOE is noble potential to gate drive signal, with noble potential shift signal and the gate logic computing of shift register output, export the pulse signal of noble potential, like this, gate driver circuit is under progressive scanning mode, export gate drive signal line by line, realize driving each root gate line line by line.As Figure 17 shows, GOUT1 to GOUTn is Sequential output noble potential drive singal line by line, writes every a line view data.
Technical scheme in the present embodiment one in second performance, at reception odd field signal, the data-signal of odd field can be realized to refresh display odd rows of picture, at reception even field signal, can realize the data-signal of even field being refreshed display even number line image, when receiving progressive video signal, can realize refreshing display image line by line, like this, the display device of the present embodiment technical scheme, can compatibility show with staggered scanning line by line.
In the present embodiment, also provide a kind of method for displaying image, it is applied on the display device that driven by gate drive signal and data drive signal.
S10: judge that input signal is interlace signal or progressive signal, if interlace signal, then performs step S20; If progressive signal, then perform step S30.
Wherein, Figure 18 is the method for displaying image of interlace signal of the present invention, and as Figure 18 shows, step S20 comprises:
S200: time schedule controller receives the input signal comprising odd field and even field, and wherein, input signal comprises picture signal, line synchronizing signal, field sync signal, data enable signal (DE) and clock signal.
S400: generate grid control signal, data controlling signal and data-signal, wherein, grid control signal comprises the grid control signal of output enable signal (OE) and gated sweep clock signal (GCK), and within a line synchronizing signal cycle, gated sweep clock signal (GCK) comprises two time clock and output enable signal (OE) comprises first potential pulse.
S600: described gate driver circuit, to described output enable signal (OE) and described gated sweep clock signal (GCK) process, generates described gate drive signal;
Wherein, if during scanning odd field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is noble potential, open an odd-numbered line grid bus, write data line drive singal, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is electronegative potential, closes an even number line grid bus;
If during scanning even field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is electronegative potential, close an odd-numbered line grid bus, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is noble potential, opens an even number line grid bus, write data line drive singal.
Wherein, Figure 19 is the method for displaying image of progressive signal, and as Figure 19 shows, step S30 comprises:
S100: receive progressive format input signal, wherein, input signal comprises picture signal, line synchronizing signal, field sync signal, data enable signal (DE) and clock signal;
S300: generate grid control signal, data controlling signal and data-signal, wherein, grid control signal comprises the grid control signal of output enable signal (OE) and gated sweep clock signal (GCK), and within a line synchronizing signal cycle, gated sweep clock signal (GCK) comprises a time clock and output enable signal (OE) comprises first potential pulse;
S500: to output enable signal (OE) and gated sweep clock signal (GCK) process, generate gate drive signal.
Embodiment two:
Implement two to be with the different place of enforcement one, the method for work of the reception interlace signal of time schedule controller.
When the video data input signal that receiving element 41 receives is the video data of interlaced format, wherein, the video data of interlaced format comprises odd field and even field, sequential processing unit 43, according to the input signal comprising synchronizing signal (Hsync), field sync signal (Vsync) and clock signal, carries out the grid control signal that process output comprises output enable signal (OE), gated sweep clock signal (GCK) and gated sweep frame start signal (GSP).
If during scanning odd field, gate drive signal is comprised second time clock in two time clock by output enable signal (OE) first potential pulse counteracting gated sweep clock signal (GCK), the width of first time clock that gated sweep clock signal (GCK) comprises in two clocks is greater than second time clock.
If during scanning even field, comprised first time clock in two time clock by output enable signal (OE) first potential pulse counteracting gated sweep clock signal (GCK), the width of first time clock that gated sweep clock signal (GCK) comprises in two time clock is less than second time clock.
The present embodiment two is preferred version of the present invention, in the present invention when carrying out staggered scanning display to interlace signal, within the data line signal period, produce two gated sweep clock signals, two row gate lines need be scanned, as: the interlaced image data of 1920*540/240Hz, sequential processing unit 43 produces two gated sweep clock signals (GCK) simultaneously, that is: like this, the twice of frame frequency when display device is lined by line scan, those skilled in the art are known, the display screen that sweep frequency is higher is higher to the liquid crystal molecule response time, but, the liquid crystal molecule response time is determined by liquid crystal display self character, when improve sweep frequency, in order to reduce the impact of liquid crystal molecule response time, in technical scheme in the present embodiment two, when scanning odd rows of picture, within the data line scan period, the gate line of odd-numbered line is opened corresponding clock-pulse width and be greater than clock-pulse width corresponding to even number line gate line, when scanning even number line image, within the data line scan period, the gate line of even number line is opened corresponding clock-pulse width and is greater than clock-pulse width corresponding to odd-numbered line gate line, like this, relative to the technical scheme of embodiment one, in interlaced scan mode, under image scan line, the gate line opening time extends, it is more abundant that the liquid crystal molecule of image scan line opens the time reaching stable state, the minimizing liquid crystal molecule response time brings the impacts such as hangover.
The first performance:
Figure 20 is the time diagram one of the sequential processing unit generation grid control signal of this enforcement two.As 20 show, receive input signal and comprise the odd field of 1920*540/240Hz and the video data signal of even field, each row of data synchronizing cycle is 1/240*540=7.6*10
-6s, at a line synchronizing signal cycle 1/240*540=7.6*10
-6in s, generate in gated sweep clock signal (GCK) and include two time clock, and correspondence is at a synchronous signal cycle 1/240*540=7.6*10
-6in s, comprising first potential pulse in generation output enable signal (OE) is noble potential.
Illustrate, then show in conjunction with Figure 20 and Figure 21, when receiving the odd field signal of a 1920*540/240Hz, every data line cycle 1/240*540=7.6*10
-6s, at cycle 1/240*540=7.6*10
-6in s, sequential processing unit 43 exports the pulse of two gated sweep clock signals (GCK), comprises first scale clock signal CLK1 above, recurrence interval is t1, and second minor clock signal CLK2 below, and the recurrence interval is t2, and t1>t2, wherein, t1+t2=7.6*10
-6s, accordingly, at every data line cycle 1/240*540=7.6*10
-6in, second minor clock signal CLK2 sequential of correspondence produces the output enable signal (OE) of a noble potential, makes the output enable signal (OE) of noble potential cover second minor clock signal CLK2.Continue composition graphs 9 again to show, in the first row data signal cycles, trigger pip and first scale clock pulse CLK1 of shift register is produced by gated sweep frame start signal (GSP), export the input end of a noble potential shift output signal to AND circuit, the inversion signal another input end of AND circuit inputting the output enable signal (OE) of electronegative potential is noble potential, AND circuit exports as noble potential, the GOUT1 of noble potential is converted to through overpotential, the GOUT1 of noble potential drives first grid bus to open, when second minor clock pulse CLK2, through the shift output signal of a shift register output noble potential, be the logical operation of electronegative potential through AND circuit with the corresponding inversion signal producing the output enable signal (OE) of a noble potential, and cover second minor clock signal CLK2 due to output enable signal (OE), therefore AND circuit exports as electronegative potential GOUT2, sequentially analogize, in every data line cycle, odd-numbered line exports the GOUT signal of noble potential, even number line exports the GOUT of electronegative potential, like this, when scanning odd-numbered line, export the GOUT signal of noble potential, the gate line of odd-numbered line is opened, accordingly, write data line signal, during scanning even number line, export the GOUT signal of electronegative potential, the gate line of even number line is closed, keep the data-signal of, the data-signal of odd field is realized to refresh display odd rows of picture.
Show in conjunction with Figure 20 and Figure 22 again, when receiving the even field signal of a 1920*540/240Hz, every data line cycle 1/240*540=7.6*10
-6s, at cycle 1/240*540=7.6*10
-6in s, sequential processing unit 43 exports the pulse of two gated sweep clock signals (GCK), comprises first minor clock signal CLK2 above, recurrence interval is t2, and second scale clock signal CLK1 below, and the recurrence interval is t1, and t1>t2, wherein, t1+t2=7.6*10
-6s, accordingly, at every data line cycle 1/240*540=7.6*10
-6in, first minor clock signal CLK2 sequential of correspondence produces the output enable signal (OE) of a noble potential, makes the output enable signal (OE) of noble potential cover first minor clock signal CLK2.Continue composition graphs 9 again to show, in the first row data signal cycles, trigger pip and first minor clock pulse CLK2 of shift register is produced by gated sweep frame start signal (GSP), export the input end of a noble potential shift output signal to AND circuit, the inversion signal another input end of AND circuit inputting the output enable signal (OE) of noble potential is electronegative potential, and cover second minor clock signal CLK2 due to output enable signal (OE), AND circuit exports as electronegative potential, the GOUT1 of electronegative potential is converted to through overpotential, when second scale clock pulse CLK1, through the shift output signal of a shift register output noble potential, be the logical operation of noble potential through AND circuit with the corresponding inversion signal producing the output enable signal (OE) of an electronegative potential, therefore AND circuit exports as noble potential GOUT2, sequentially analogize, in every data line cycle, odd-numbered line exports the GOUT signal of electronegative potential, even number line exports the GOUT of noble potential, like this, when scanning odd-numbered line, export the GOUT signal of electronegative potential, the gate line of odd-numbered line is closed, keep the data-signal of, during scanning even number line, export the GOUT signal of noble potential, the gate line of even number line is opened, write data-signal, realize the data-signal of even field being refreshed display even number line image.
In the present embodiment two the first performance technical scheme in, when receiving odd field signal, the data-signal of odd field can be realized to refresh display odd rows of picture, even number line keeps an even field image, when receiving even field signal, can realize the data-signal of even field being refreshed display even number line image, odd-numbered line continue the picture signal of the odd field keeping upper.
The second performance:
Figure 23 is the time diagram two of the sequential processing unit generation grid control signal of this enforcement two, as 23 show, receive input signal and comprise the odd field of 1920*540/240Hz and the video data signal of even field, each row of data synchronizing cycle is 1/240*540=7.6*10
-6s, at a line synchronizing signal cycle 1/240*540=7.6*10
-6in s, generate in gated sweep clock signal (GCK) and include two noble potential pulses, and correspondence is at a synchronous signal cycle 1/240*540=7.6*10
-6in s, comprising first potential pulse in generation output enable signal (OE) is electronegative potential.
Illustrate, then show in conjunction with Figure 23 and Figure 24, when receiving the odd field signal of a 1920*540/240Hz, every data line cycle 1/240*540=7.6*10
-6s, at cycle 1/240*540=7.6*10
-6in s, sequential processing unit 43 exports the pulse of two gated sweep clock signals (GCK), comprises first scale clock signal CLK1 above, recurrence interval is t1, and second minor clock signal CLK2 below, and the recurrence interval is t2, and t1>t2, wherein, t1+t2=7.6*10
-6s, accordingly, at every data line cycle 1/240*540=7.6*10
-6in, second minor clock signal CLK2 sequential of correspondence produces the output enable signal (OE) of an electronegative potential, makes the output enable signal (OE) of electronegative potential cover second minor clock signal CLK2.Continue again to show in conjunction with Figure 12, in the first row data signal cycles, trigger pip and first scale clock pulse CLK1 of shift register is produced by gated sweep frame start signal (GSP), export the input end of a noble potential shift output signal to AND circuit, another input end of AND circuit inputs the output enable signal (OE) of noble potential, AND circuit exports as noble potential, the GOUT1 of noble potential is converted to through overpotential, when second minor clock pulse CLK2, through the shift output signal of a shift register output noble potential, with the corresponding logical operation of output enable signal (OE) through AND circuit producing an electronegative potential, and cover second minor clock signal CLK2 due to output enable signal (OE), therefore AND circuit exports as electronegative potential GOUT2, sequentially analogize, in every data line cycle, odd-numbered line exports the GOUT signal of noble potential, even number line exports the GOUT of electronegative potential, like this, when scanning odd-numbered line, export the GOUT signal of noble potential, the gate line of odd-numbered line is opened, accordingly, write data line signal, during scanning even number line, export the GOUT signal of electronegative potential, the gate line of even number line is closed, keep the data-signal of, the data-signal of odd field is realized to refresh display odd rows of picture.
Show in conjunction with Figure 23 and Figure 25 again, when receiving the even field signal of a 1920*540/240Hz, every data line cycle 1/240*540=7.6*10
-6s, at cycle 1/240*540=7.6*10
-6in s, sequential processing unit 43 exports the pulse of two gated sweep clock signals (GCK), comprises first minor clock signal CLK2 above, recurrence interval is t2, and second scale clock signal CLK1 below, and the recurrence interval is t1, and t1>t2, wherein, t1+t2=7.6*10
-6s, accordingly, at every data line cycle 1/240*540=7.6*10
-6in, first minor clock signal CLK2 sequential of correspondence produces the output enable signal (OE) of an electronegative potential, makes the output enable signal (OE) of electronegative potential cover first minor clock signal CLK2.Continue again to show in conjunction with Figure 12, in the first row data signal cycles, trigger pip and first minor clock pulse CLK2 of shift register is produced by gated sweep frame start signal (GSP), export the input end of a noble potential shift output signal to AND circuit, another input end of AND circuit inputs output enable signal (OE) electronegative potential of electronegative potential, and cover second minor clock signal CLK2 due to output enable signal (OE), AND circuit exports as electronegative potential, the GOUT1 of electronegative potential is converted to through overpotential, when second scale clock pulse CLK1, through the shift output signal of a shift register output noble potential, with the corresponding logical operation of output enable signal (OE) through AND circuit producing a noble potential, therefore AND circuit exports as noble potential GOUT2, sequentially analogize, in every data line cycle, odd-numbered line exports the GOUT signal of electronegative potential, even number line exports the GOUT of noble potential, like this, when scanning odd-numbered line, export the GOUT signal of electronegative potential, the gate line of odd-numbered line is closed, keep the data-signal of, during scanning even number line, export the GOUT signal of noble potential, the gate line of even number line is opened, write data-signal, realize the data-signal of even field being refreshed display even number line image.
In the present embodiment two the first performance technical scheme in, when receiving odd field signal, the data-signal of odd field can be realized to refresh display odd rows of picture, even number line keeps an even field image, when receiving even field signal, can realize the data-signal of even field being refreshed display even number line image, odd-numbered line continue the picture signal of the odd field keeping upper.
Claims (3)
1. a method for displaying image, be applied on the liquid crystal display that driven by gate drive signal and data drive signal, it is characterized in that, the method step comprises:
S200: time schedule controller receives the input signal comprising odd field and even field;
S400: generate grid control signal, data controlling signal and data-signal, wherein, described grid control signal comprises output enable signal (OE) and gated sweep clock signal (GCK), in data signal cycles described in a line, described gated sweep clock signal (GCK) comprises two time clock, and described output enable signal (OE) comprises a pulse signal;
S600: described gate driver circuit receives described output enable signal (OE) and described gated sweep clock signal (GCK), generate described gate drive signal, wherein, if during scanning odd field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is noble potential, open an odd-numbered line grid bus, write data line drive singal, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is electronegative potential, close an even number line grid bus,
If during scanning even field, in the described gate drive signal of scanning odd-numbered line grid bus, the corresponding moment of first time clock in described two time clock is electronegative potential, close an odd-numbered line grid bus, in the described gate drive signal of scanning even number line grid bus, the corresponding moment of second time clock in described two time clock is noble potential, opens an even number line grid bus, write data line drive singal.
2. according to method for displaying image described in claim 1, it is characterized in that, in step S400, if during scanning odd field, in described two time clock, the width of first time clock is greater than second time clock, if during scanning even field, in described two time clock, the width of first time clock is less than second time clock.
3., according to method for displaying image described in claim 1 or 2, it is characterized in that,
If during scanning odd field, in described gate drive signal, a described pulse signal in described output enable signal (OE) offsets second time clock in described two time clock, makes second time clock corresponding moment described in the described gate drive signal of scanning even number line grid bus be electronegative potential;
If during scanning even field, in described gate drive signal, a described pulse signal in described output enable signal (OE) offsets first time clock in described two time clock, makes first time clock corresponding moment described in the described gate drive signal of scanning odd-numbered line grid bus be electronegative potential.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201510138823.5A CN104700809A (en) | 2013-06-06 | 2013-06-06 | Display device, time sequence controller and image display method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201510138823.5A CN104700809A (en) | 2013-06-06 | 2013-06-06 | Display device, time sequence controller and image display method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201310223124.1A Division CN103280205B (en) | 2013-06-06 | 2013-06-06 | Display device, time schedule controller and method for displaying image |
Publications (1)
Publication Number | Publication Date |
---|---|
CN104700809A true CN104700809A (en) | 2015-06-10 |
Family
ID=53347868
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510138823.5A Pending CN104700809A (en) | 2013-06-06 | 2013-06-06 | Display device, time sequence controller and image display method |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN104700809A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107293257A (en) * | 2017-07-20 | 2017-10-24 | 上海天马有机发光显示技术有限公司 | Display panel, its display methods and display device |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050023082A (en) * | 2003-08-29 | 2005-03-09 | 비오이 하이디스 테크놀로지 주식회사 | Liquid crystal display |
CN1783189A (en) * | 2004-11-26 | 2006-06-07 | 三星Sdi株式会社 | Scan driver for selectively performing progressive scanning and interlaced scanning and display using the same |
CN101047823A (en) * | 2006-03-29 | 2007-10-03 | 三洋电机株式会社 | Image signal processing apparatus |
CN101051446A (en) * | 2006-04-04 | 2007-10-10 | 联詠科技股份有限公司 | Liquid crystal display capable of selecting interlaced scanning or line by line scanning driving and driving method |
CN101329484A (en) * | 2007-06-22 | 2008-12-24 | 群康科技(深圳)有限公司 | Drive circuit and drive method of LCD device |
US20110187691A1 (en) * | 2010-02-04 | 2011-08-04 | Bo-Yong Chung | Scan driver and flat panel display apparatus including the same |
-
2013
- 2013-06-06 CN CN201510138823.5A patent/CN104700809A/en active Pending
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050023082A (en) * | 2003-08-29 | 2005-03-09 | 비오이 하이디스 테크놀로지 주식회사 | Liquid crystal display |
CN1783189A (en) * | 2004-11-26 | 2006-06-07 | 三星Sdi株式会社 | Scan driver for selectively performing progressive scanning and interlaced scanning and display using the same |
CN101047823A (en) * | 2006-03-29 | 2007-10-03 | 三洋电机株式会社 | Image signal processing apparatus |
CN101051446A (en) * | 2006-04-04 | 2007-10-10 | 联詠科技股份有限公司 | Liquid crystal display capable of selecting interlaced scanning or line by line scanning driving and driving method |
CN101329484A (en) * | 2007-06-22 | 2008-12-24 | 群康科技(深圳)有限公司 | Drive circuit and drive method of LCD device |
US20110187691A1 (en) * | 2010-02-04 | 2011-08-04 | Bo-Yong Chung | Scan driver and flat panel display apparatus including the same |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107293257A (en) * | 2017-07-20 | 2017-10-24 | 上海天马有机发光显示技术有限公司 | Display panel, its display methods and display device |
CN107293257B (en) * | 2017-07-20 | 2019-06-04 | 上海天马有机发光显示技术有限公司 | Display panel, its display methods and display device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN103280205B (en) | Display device, time schedule controller and method for displaying image | |
KR101493276B1 (en) | Timing controller, liquid crystal display comprising the same and driving method of the liquid crystal display | |
CN102456331B (en) | Liquid crystal display | |
CN101520993B (en) | Liquid crystal display and driving method thereof | |
US7855707B2 (en) | Liquid crystal display device and driving method thereof | |
CN103700358B (en) | A kind of GIP type liquid crystal indicator | |
CN101046941B (en) | Apparatus and method for driving liquid crystal display device | |
CN101676984B (en) | Liquid crystal display device and memory controlling method thereof | |
CN101276533B (en) | Hold type image display system | |
US8482503B2 (en) | Liquid crystal display with sequential and reverse sequential scan direction to improve display quality by preventing stains caused by polarization and accumulation of ions, and driving methods thereof | |
CN106097947B (en) | It is capable of the display device and its driving method of driven at low speed | |
CN101996553B (en) | Timing controller, image display device, and reset signal output method | |
JP2011070212A (en) | Signal processing device and method, and display device including the signal processing device | |
CN101840680B (en) | Liquid crystal display device, and timing controller and signal processing method used in same | |
CN103247272A (en) | Display device | |
US20020075212A1 (en) | Method and apparatus for driving a liquid crystal display panel in a dot inversion system | |
CN103155027B (en) | Display device | |
CN102543018A (en) | Liquid crystal display device and method of driving the same | |
CN103151005A (en) | Driving method of liquid crystal display | |
CN100359555C (en) | Driving apparatus for liquid crystal display | |
CN105096892B (en) | Image display method and liquid crystal display device | |
KR101446349B1 (en) | Liquid Crystal Display and Driving Method thereof | |
KR20070068773A (en) | Liquid crystal display | |
JP4890756B2 (en) | Signal processing apparatus and method | |
CN104700808A (en) | Display device, time sequence controller and image display method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
WD01 | Invention patent application deemed withdrawn after publication |
Application publication date: 20150610 |
|
WD01 | Invention patent application deemed withdrawn after publication |