CN104301092A - 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module - Google Patents

0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module Download PDF

Info

Publication number
CN104301092A
CN104301092A CN201410632707.4A CN201410632707A CN104301092A CN 104301092 A CN104301092 A CN 104301092A CN 201410632707 A CN201410632707 A CN 201410632707A CN 104301092 A CN104301092 A CN 104301092A
Authority
CN
China
Prior art keywords
pin
resistance
electric capacity
connects
multiplier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201410632707.4A
Other languages
Chinese (zh)
Other versions
CN104301092B (en
Inventor
王忠林
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Xinghua Power Supply Co ltd Of Jiangsu Electric Power Co Ltd
State Grid Corp of China SGCC
State Grid Jiangsu Electric Power Co Ltd
Taizhou Power Supply Co of Jiangsu Electric Power Co
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to CN201410632707.4A priority Critical patent/CN104301092B/en
Publication of CN104301092A publication Critical patent/CN104301092A/en
Application granted granted Critical
Publication of CN104301092B publication Critical patent/CN104301092B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Abstract

The invention provides a 0.7 order x-equation-containing Qi chaotic system circuit based on a hybrid fractional order integral circuit module. The hybrid fractional order integral circuit module consists of six parts, the resistor of each part is formed by connecting four resistors and a potentiometer in series, the capacitor of each part is formed by connecting four capacitors in parallel, the resistors and the capacitors are connected in parallel to form the first part, and the other parts are formed in the manner that resistors in the later part are connected with the whole circuit of the former part in series and then are connected with the capacitors of the part self, so that a general fractional order integral module circuit is formed. The 0.7 order x-equation-containing Qi chaotic system circuit has the benefits that a hybrid structure is adopted, a PCB (Printed circuit board) circuit is designed and made, the 0.7 order fractional order integral circuit is composed of six integrals, and the 0.7 order fractional order chaotic system circuit realized by the method has high reliability and is not easy to make mistakes.

Description

0.7 rank based on mixed type fractional order integration circuit module contain x side Qi chaos system circuit realiration
Technical field
The present invention relates to a kind of general score rank integrating circuit module and 0.7 rank chaos system circuit realiration thereof, particularly 0.7 rank based on mixed type fractional order integration circuit module realize containing x side Qi chaos system and analog circuit.
Background technology
Because the resistance and the electric capacity that realize the circuit of chaotic systems with fractional order are all non-conventional resistive and electric capacity, the method of general employing resistant series and Capacitance parallel connection realizes, at present, the main method realized is the method utilizing existing resistance and electric capacity to combine on bread board, this method reliability and stability are lower, and exist and easily make mistakes, the not problem such as easy-to-search after makeing mistakes, the present invention is for overcoming this problem, adopt hybrid architecture, design and produce PCB circuit, circuit is made up of six parts, every partial ohmic is composed in series by four resistance and a potentiometer, every partition capacitance is made up of four Capacitance parallel connections, Part I is the parallel connection of resistance and electric capacity, all connect with the integrated circuit of previous section with the resistance in rear section, then general score rank integration module circuit is composed in parallel with this partition capacitance, 0.7 rank fractional order integration circuit is made up of six parts, adopt in this way realize 0.7 rank fractional order chaotic system circuit, reliability is high, not easily make mistakes.
Summary of the invention
The technical problem to be solved in the present invention is to provide a kind of 0.7 rank based on mixed type fractional order integration circuit module and realizes containing x side Qi chaos system and analog circuit, and the present invention adopts following technological means to realize goal of the invention:
1, a kind of mixed type fractional order integration circuit module, it is characterized in that being: resistance Rx is in parallel with electric capacity Cx, form Part I, Part I is in parallel with electric capacity Cy again after connecting with resistance Ry, form Part II, front two parts are in parallel with electric capacity Cz again after connecting with resistance Rz, form Part III, first three part is in parallel with electric capacity Cw again after connecting with resistance Rw, form Part IV, front four parts are in parallel with electric capacity Cu again after connecting with resistance Ru, form Part V, the first five part is in parallel with electric capacity Cv again after connecting with resistance Rv, form Part VI, output pin A connects Part I, output pin B connects Part VI.
2, a kind of mixed type fractional order integration circuit module according to claim 1, it is characterized in that: described resistance Rx is composed in series by potentiometer Rx1 and resistance Rx2, Rx3, Rx4, Rx5, described electric capacity Cx is composed in parallel by electric capacity Cx1, Cx2, Cx3, Cx4; Described resistance Ry is composed in series by potentiometer Ry1 and resistance Ry2, Ry3, Ry4, Ry5, and described electric capacity Cy, by electric capacity Cy1, Cy2, Cy3, Cy4, composes in parallel; Described resistance Rz is composed in series by potentiometer Rz1 and resistance Rz2, Rz3, Rz4, Rz5, and described electric capacity Cz is composed in parallel by electric capacity Cz1, Cz2, Cz3, Cz4; Described resistance Rw is composed in series by potentiometer Rw1 and resistance Rw2, Rw3, Rw4, Rw5, and described electric capacity Cw is composed in parallel by electric capacity Cw1, Cw2, Cw3, Cw4; Described resistance Ru is composed in series by potentiometer Ru1 and resistance Ru2, Ru3, Ru4, Ru5, and described electric capacity Cu is composed in parallel by electric capacity Cu1, Cu2, Cu3, Cu4; Described resistance Rv is composed in series by potentiometer Rv1 and resistance Rv2, Rv3, Rv4, Rv5, and described electric capacity Cv is composed in parallel by electric capacity Cv1, Cv2, Cv3, Cv4.
3, a kind of mixed type fractional order integration circuit module according to claim 1, described 0.7 rank integrating circuit module, it is characterized in that: described resistance Rx=14.81M, described potentiometer Rx1=0K, described resistance Rx2=10M, Rx3=4.7M, Rx4=100K, Rx5=10K, described electric capacity Cx=2.488uF, described electric capacity Cx1=2.2uF, Cx2=220nF, Cx3=68nF, Cx4 are unsettled; Described resistance Ry=7.844M, described potentiometer Ry1=4K, described resistance Ry2=7.5M, Ry3=220K, Ry4=100K, Ry5=20K, described electric capacity Cy=0.916uF, described electric capacity Cy1=680nF, Cy2=220nF, Cy3=10nF, Cy4=6.8nF; Described resistance Rz=1.939M, described potentiometer Rz1=1.9K and described resistance Rz2=1.5M, Rz3=430K, Rz4=5.1K, Rz5=2K, described electric capacity Cz=0.4571uF, described electric capacity Cz1=220nF, Cz2=220nF, Cz3=10nF, Cz4=6.8nF; Described resistance Rw=0.4253M, described potentiometer Rw1=3.3K and described resistance Rw2=200K, Rw3=200K, Rw4=20K, Rw5=2K, described electric capacity Cw=0.2392uF, described electric capacity Cw1=220nF, Cw2=10nF, Cw3=6.8nF, Cw4=2.2nF; Described resistance Ru=93.33K, described potentiometer Ru1=1.33K and described resistance Ru2=51K, Ru3=20K, Ru4=20K, Ru5=2K, described electric capacity Cu=140.8nF, described electric capacity Cu1=100nF, Cu2=33nF, Cu3=6.8nF, Cu4=1nF; Described resistance Rv=21.49K, described potentiometer Rv1=0.5K and described resistance Rv2=20K, Rv3=1K, Rv4=0K, Rv5=0K, described electric capacity Cv=106.8nF, described electric capacity Cv1=100nF, Cv2=6.8nF, Cv3 are unsettled, Cv4 is unsettled;
4, based on 0.7 rank of mixed type fractional order integration circuit module containing the Qi chaos system circuit of x side, it is characterized in that:
(1) Qi chaos system i is:
dx dt = a ( y - x ) + yz dy dt = cx - y - xz dz dt = x 2 - bz i , a = 35 , b = 8 / 3 , c = 80
(2) 0.7 rank containing the Qi chaos system ii of x side are:
d α x d t α = a ( y - x ) + yz d α y d t α = cx - y - xz d α z d t α = x 2 - bz ii , a = 35 , b = 8 / 3 , c = 80 , α = 0.7
(3) according to the Qi chaos system ii constructing analog circuit of 0.7 rank containing x side, operational amplifier U1, operational amplifier U2 and resistance and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7,0.7 rank integrating circuit module U8 is utilized to form anti-phase adder and anti-phase 0.7 rank integrator, multiplier U3, multiplier U4 and multiplier U5 is utilized to realize multiplying, described operational amplifier U1 and operational amplifier U2 adopts LF347N, and described multiplier U3, multiplier U4 and multiplier U5 adopt AD633JN;
Described operational amplifier U1 concatenation operation amplifier U2, multiplier U3, multiplier U4, multiplier U5 and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7, described operational amplifier U2 connects multiplier U3, multiplier U4 and 0.7 rank integrating circuit module U8, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U1, described multiplier U5 concatenation operation amplifier U2;
1st pin of described operational amplifier U1 is connected by the 6th pin of resistance R9 and U1, 2nd pin is connected with the 1st pin by resistance R7, 3rd, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin connects the A pin of mixed type fractional order integration circuit U 7, 7th pin connects and exports y, connected with the 13rd pin by resistance R2, connected with the 6th pin by resistance R8, connect the B pin of mixed type fractional order integration circuit U 7, connect the 1st pin of multiplier U3, 8th pin connects and exports x, connected with the 9th pin by resistance R4, connected with the 2nd pin by resistance R6, connect the 1st pin of multiplier U4, connect the 1st of multiplier U5 the, 3 pins, connect the B pin of mixed type fractional order integration circuit U 6, 9th pin connects the A pin of mixed type fractional order integration circuit U 6, 13rd pin is connected with the 14th pin by resistance R3, 14th pin is connected with the 9th pin by resistance R5,
Described operational amplifier U2 the 1st, 2,6,7 pins are unsettled, 3rd, 5,10,12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 8th pin exports z, connected with the 9th pin by resistance R14, connect the 3rd pin of multiplier U3, connect the 3rd pin of multiplier U4, connect the B pin of mixed type fractional order integration circuit U 8,9th pin connects the A pin of mixed type fractional order integration circuit U 8, and the 13rd pin connects the 14th pin by resistance R12, and the 14th pin connects the 9th pin by resistance R13;
1st pin of described multiplier U3 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 13rd pin by resistance R1, and the 8th pin meets VCC;
1st pin of described multiplier U4 connects the 8th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 6th pin by resistance R10, and the 8th pin meets VCC;
1st pin of described multiplier U5 connects the 8th pin of U1, and the 3rd pin connects the 7th pin of U1, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U2 the 13rd pin by resistance R11, and the 8th pin meets VCC;
The A pin of described 0.7 rank integrating circuit module U6 connects the 9th pin of operational amplifier U1, and B pin connects the 8th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U7 connects the 6th pin of operational amplifier U1, and B pin connects the 7th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U8 connects the 9th pin of operational amplifier U2, and B pin connects the 8th pin of operational amplifier U2.
The invention has the beneficial effects as follows: adopt hybrid architecture, design and produce PCB circuit, circuit is made up of six parts, every partial ohmic is composed in series by four resistance and a potentiometer, every partition capacitance is made up of four Capacitance parallel connections, Part I is the parallel connection of resistance and electric capacity, all connect with the integrated circuit of previous section with the resistance in rear section, then general score rank integration module circuit is composed in parallel with this partition capacitance, 0.7 rank fractional order integration circuit is made up of six parts, adopt in this way realize 0.7 rank fractional order chaotic system circuit, reliability is high, not easily make mistakes.
Accompanying drawing explanation
Fig. 1 is chain type fractional order integration circuit module internal structure schematic diagram (a) of the present invention, inner actual connection layout (b) and 0.7 rank integrating circuit module map (c).
Fig. 2 is the circuit connection structure schematic diagram of the preferred embodiment of the present invention.
Fig. 3 and Fig. 4 is the actual connection layout of circuit of the present invention.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment, the present invention is further described in detail, see Fig. 1-Fig. 4.
1, a kind of mixed type fractional order integration circuit module, it is characterized in that being: resistance Rx is in parallel with electric capacity Cx, form Part I, Part I is in parallel with electric capacity Cy again after connecting with resistance Ry, form Part II, front two parts are in parallel with electric capacity Cz again after connecting with resistance Rz, form Part III, first three part is in parallel with electric capacity Cw again after connecting with resistance Rw, form Part IV, front four parts are in parallel with electric capacity Cu again after connecting with resistance Ru, form Part V, the first five part is in parallel with electric capacity Cv again after connecting with resistance Rv, form Part VI, output pin A connects Part I, output pin B connects Part VI.
2, a kind of mixed type fractional order integration circuit module according to claim 1, it is characterized in that: described resistance Rx is composed in series by potentiometer Rx1 and resistance Rx2, Rx3, Rx4, Rx5, described electric capacity Cx is composed in parallel by electric capacity Cx1, Cx2, Cx3, Cx4; Described resistance Ry is composed in series by potentiometer Ry1 and resistance Ry2, Ry3, Ry4, Ry5, and described electric capacity Cy, by electric capacity Cy1, Cy2, Cy3, Cy4, composes in parallel; Described resistance Rz is composed in series by potentiometer Rz1 and resistance Rz2, Rz3, Rz4, Rz5, and described electric capacity Cz is composed in parallel by electric capacity Cz1, Cz2, Cz3, Cz4; Described resistance Rw is composed in series by potentiometer Rw1 and resistance Rw2, Rw3, Rw4, Rw5, and described electric capacity Cw is composed in parallel by electric capacity Cw1, Cw2, Cw3, Cw4; Described resistance Ru is composed in series by potentiometer Ru1 and resistance Ru2, Ru3, Ru4, Ru5, and described electric capacity Cu is composed in parallel by electric capacity Cu1, Cu2, Cu3, Cu4; Described resistance Rv is composed in series by potentiometer Rv1 and resistance Rv2, Rv3, Rv4, Rv5, and described electric capacity Cv is composed in parallel by electric capacity Cv1, Cv2, Cv3, Cv4.
3, a kind of mixed type fractional order integration circuit module according to claim 1, described 0.7 rank integrating circuit module, it is characterized in that: described resistance Rx=14.81M, described potentiometer Rx1=0K, described resistance Rx2=10M, Rx3=4.7M, Rx4=100K, Rx5=10K, described electric capacity Cx=2.488uF, described electric capacity Cx1=2.2uF, Cx2=220nF, Cx3=68nF, Cx4 are unsettled; Described resistance Ry=7.844M, described potentiometer Ry1=4K, described resistance Ry2=7.5M, Ry3=220K, Ry4=100K, Ry5=20K, described electric capacity Cy=0.916uF, described electric capacity Cy1=680nF, Cy2=220nF, Cy3=10nF, Cy4=6.8nF; Described resistance Rz=1.939M, described potentiometer Rz1=1.9K and described resistance Rz2=1.5M, Rz3=430K, Rz4=5.1K, Rz5=2K, described electric capacity Cz=0.4571uF, described electric capacity Cz1=220nF, Cz2=220nF, Cz3=10nF, Cz4=6.8nF; Described resistance Rw=0.4253M, described potentiometer Rw1=3.3K and described resistance Rw2=200K, Rw3=200K, Rw4=20K, Rw5=2K, described electric capacity Cw=0.2392uF, described electric capacity Cw1=220nF, Cw2=10nF, Cw3=6.8nF, Cw4=2.2nF; Described resistance Ru=93.33K, described potentiometer Ru1=1.33K and described resistance Ru2=51K, Ru3=20K, Ru4=20K, Ru5=2K, described electric capacity Cu=140.8nF, described electric capacity Cu1=100nF, Cu2=33nF, Cu3=6.8nF, Cu4=1nF; Described resistance Rv=21.49K, described potentiometer Rv1=0.5K and described resistance Rv2=20K, Rv3=1K, Rv4=0K, Rv5=0K, described electric capacity Cv=106.8nF, described electric capacity Cv1=100nF, Cv2=6.8nF, Cv3 are unsettled, Cv4 is unsettled;
4, based on 0.7 rank of mixed type fractional order integration circuit module containing the Qi chaos system circuit of x side, it is characterized in that:
(1) Qi chaos system i is:
dx dt = a ( y - x ) + yz dy dt = cx - y - xz dz dt = x 2 - bz i , a = 35 , b = 8 / 3 , c = 80
(2) 0.7 rank containing the Qi chaos system ii of x side are:
d α x d t α = a ( y - x ) + yz d α y d t α = cx - y - xz d α z d t α = x 2 - bz ii , a = 35 , b = 8 / 3 , c = 80 , α = 0.7
(3) according to the Qi chaos system ii constructing analog circuit of 0.7 rank containing x side, operational amplifier U1, operational amplifier U2 and resistance and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7,0.7 rank integrating circuit module U8 is utilized to form anti-phase adder and anti-phase 0.7 rank integrator, multiplier U3, multiplier U4 and multiplier U5 is utilized to realize multiplying, described operational amplifier U1 and operational amplifier U2 adopts LF347N, and described multiplier U3, multiplier U4 and multiplier U5 adopt AD633JN;
Described operational amplifier U1 concatenation operation amplifier U2, multiplier U3, multiplier U4, multiplier U5 and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7, described operational amplifier U2 connects multiplier U3, multiplier U4 and 0.7 rank integrating circuit module U8, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U1, described multiplier U5 concatenation operation amplifier U2;
1st pin of described operational amplifier U1 is connected by the 6th pin of resistance R9 and U1, 2nd pin is connected with the 1st pin by resistance R7, 3rd, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin connects the A pin of mixed type fractional order integration circuit U 7, 7th pin connects and exports y, connected with the 13rd pin by resistance R2, connected with the 6th pin by resistance R8, connect the B pin of mixed type fractional order integration circuit U 7, connect the 1st pin of multiplier U3, 8th pin connects and exports x, connected with the 9th pin by resistance R4, connected with the 2nd pin by resistance R6, connect the 1st pin of multiplier U4, connect the 1st of multiplier U5 the, 3 pins, connect the B pin of mixed type fractional order integration circuit U 6, 9th pin connects the A pin of mixed type fractional order integration circuit U 6, 13rd pin is connected with the 14th pin by resistance R3, 14th pin is connected with the 9th pin by resistance R5,
Described operational amplifier U2 the 1st, 2,6,7 pins are unsettled, 3rd, 5,10,12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 8th pin exports z, connected with the 9th pin by resistance R14, connect the 3rd pin of multiplier U3, connect the 3rd pin of multiplier U4, connect the B pin of mixed type fractional order integration circuit U 8,9th pin connects the A pin of mixed type fractional order integration circuit U 8, and the 13rd pin connects the 14th pin by resistance R12, and the 14th pin connects the 9th pin by resistance R13;
1st pin of described multiplier U3 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 13rd pin by resistance R1, and the 8th pin meets VCC;
1st pin of described multiplier U4 connects the 8th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 6th pin by resistance R10, and the 8th pin meets VCC;
1st pin of described multiplier U5 connects the 8th pin of U1, and the 3rd pin connects the 7th pin of U1, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U2 the 13rd pin by resistance R11, and the 8th pin meets VCC;
The A pin of described 0.7 rank integrating circuit module U6 connects the 9th pin of operational amplifier U1, and B pin connects the 8th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U7 connects the 6th pin of operational amplifier U1, and B pin connects the 7th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U8 connects the 9th pin of operational amplifier U2, and B pin connects the 8th pin of operational amplifier U2.
Resistance R3=R5=R7=R8=R12=R13=10k Ω in circuit, R1=R10=R11=1k Ω, R2=R4=2.857k Ω, R6=1.25k Ω, R8=100k Ω, R14=35.71k Ω.
Certainly, above-mentioned explanation is not limitation of the present invention, and the present invention is also not limited only to above-mentioned citing, and the change that those skilled in the art make in essential scope of the present invention, remodeling, interpolation or replacement, also belong to protection scope of the present invention.

Claims (4)

1. a mixed type fractional order integration circuit module, it is characterized in that being: resistance Rx is in parallel with electric capacity Cx, form Part I, Part I is in parallel with electric capacity Cy again after connecting with resistance Ry, form Part II, front two parts are in parallel with electric capacity Cz again after connecting with resistance Rz, form Part III, first three part is in parallel with electric capacity Cw again after connecting with resistance Rw, form Part IV, front four parts are in parallel with electric capacity Cu again after connecting with resistance Ru, form Part V, the first five part is in parallel with electric capacity Cv again after connecting with resistance Rv, form Part VI, output pin A connects Part I, output pin B connects Part VI.
2. a kind of mixed type fractional order integration circuit module according to claim 1, it is characterized in that: described resistance Rx is composed in series by potentiometer Rx1 and resistance Rx2, Rx3, Rx4, Rx5, described electric capacity Cx is composed in parallel by electric capacity Cx1, Cx2, Cx3, Cx4; Described resistance Ry is composed in series by potentiometer Ry1 and resistance Ry2, Ry3, Ry4, Ry5, and described electric capacity Cy, by electric capacity Cy1, Cy2, Cy3, Cy4, composes in parallel; Described resistance Rz is composed in series by potentiometer Rz1 and resistance Rz2, Rz3, Rz4, Rz5, and described electric capacity Cz is composed in parallel by electric capacity Cz1, Cz2, Cz3, Cz4; Described resistance Rw is composed in series by potentiometer Rw1 and resistance Rw2, Rw3, Rw4, Rw5, and described electric capacity Cw is composed in parallel by electric capacity Cw1, Cw2, Cw3, Cw4; Described resistance Ru is composed in series by potentiometer Ru1 and resistance Ru2, Ru3, Ru4, Ru5, and described electric capacity Cu is composed in parallel by electric capacity Cu1, Cu2, Cu3, Cu4; Described resistance Rv is composed in series by potentiometer Rv1 and resistance Rv2, Rv3, Rv4, Rv5, and described electric capacity Cv is composed in parallel by electric capacity Cv1, Cv2, Cv3, Cv4.
3. a kind of mixed type fractional order integration circuit module according to claim 1, described 0.7 rank integrating circuit module, it is characterized in that: described resistance Rx=14.81M, described potentiometer Rx1=0K, described resistance Rx2=10M, Rx3=4.7M, Rx4=100K, Rx5=10K, described electric capacity Cx=2.488uF, described electric capacity Cx1=2.2uF, Cx2=220nF, Cx3=68nF, Cx4 are unsettled; Described resistance Ry=7.844M, described potentiometer Ry1=4K, described resistance Ry2=7.5M, Ry3=220K, Ry4=100K, Ry5=20K, described electric capacity Cy=0.916uF, described electric capacity Cy1=680nF, Cy2=220nF, Cy3=10nF, Cy4=6.8nF; Described resistance Rz=1.939M, described potentiometer Rz1=1.9K and described resistance Rz2=1.5M, Rz3=430K, Rz4=5.1K, Rz5=2K, described electric capacity Cz=0.4571uF, described electric capacity Cz1=220nF, Cz2=220nF, Cz3=10nF, Cz4=6.8nF; Described resistance Rw=0.4253M, described potentiometer Rw1=3.3K and described resistance Rw2=200K, Rw3=200K, Rw4=20K, Rw5=2K, described electric capacity Cw=0.2392uF, described electric capacity Cw1=220nF, Cw2=10nF, Cw3=6.8nF, Cw4=2.2nF; Described resistance Ru=93.33K, described potentiometer Ru1=1.33K and described resistance Ru2=51K, Ru3=20K, Ru4=20K, Ru5=2K, described electric capacity Cu=140.8nF, described electric capacity Cu1=100nF, Cu2=33nF, Cu3=6.8nF, Cu4=1nF; Described resistance Rv=21.49K, described potentiometer Rv1=0.5K and described resistance Rv2=20K, Rv3=1K, Rv4=0K, Rv5=0K, described electric capacity Cv=106.8nF, described electric capacity Cv1=100nF, Cv2=6.8nF, Cv3 are unsettled, Cv4 is unsettled.
4. based on 0.7 rank of mixed type fractional order integration circuit module containing the Qi chaos system circuit of x side, it is characterized in that:
(1) Qi chaos system i is:
(2) 0.7 rank containing the Qi chaos system ii of x side are:
(3) according to the Qi chaos system ii constructing analog circuit of 0.7 rank containing x side, operational amplifier U1, operational amplifier U2 and resistance and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7,0.7 rank integrating circuit module U8 is utilized to form anti-phase adder and anti-phase 0.7 rank integrator, multiplier U3, multiplier U4 and multiplier U5 is utilized to realize multiplying, described operational amplifier U1 and operational amplifier U2 adopts LF347N, and described multiplier U3, multiplier U4 and multiplier U5 adopt AD633JN;
Described operational amplifier U1 concatenation operation amplifier U2, multiplier U3, multiplier U4, multiplier U5 and 0.7 rank integrating circuit module U6,0.7 rank integrating circuit module U7, described operational amplifier U2 connects multiplier U3, multiplier U4 and 0.7 rank integrating circuit module U8, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U1, described multiplier U5 concatenation operation amplifier U2;
1st pin of described operational amplifier U1 is connected by the 6th pin of resistance R9 and U1, 2nd pin is connected with the 1st pin by resistance R7, 3rd, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin connects the A pin of mixed type fractional order integration circuit U 7, 7th pin connects and exports y, connected with the 13rd pin by resistance R2, connected with the 6th pin by resistance R8, connect the B pin of mixed type fractional order integration circuit U 7, connect the 1st pin of multiplier U3, 8th pin connects and exports x, connected with the 9th pin by resistance R4, connected with the 2nd pin by resistance R6, connect the 1st pin of multiplier U4, connect the 1st of multiplier U5 the, 3 pins, connect the B pin of mixed type fractional order integration circuit U 6, 9th pin connects the A pin of mixed type fractional order integration circuit U 6, 13rd pin is connected with the 14th pin by resistance R3, 14th pin is connected with the 9th pin by resistance R5,
Described operational amplifier U2 the 1st, 2,6,7 pins are unsettled, 3rd, 5,10,12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 8th pin exports z, connected with the 9th pin by resistance R14, connect the 3rd pin of multiplier U3, connect the 3rd pin of multiplier U4, connect the B pin of mixed type fractional order integration circuit U 8,9th pin connects the A pin of mixed type fractional order integration circuit U 8, and the 13rd pin connects the 14th pin by resistance R12, and the 14th pin connects the 9th pin by resistance R13;
1st pin of described multiplier U3 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 13rd pin by resistance R1, and the 8th pin meets VCC;
1st pin of described multiplier U4 connects the 8th pin of U1, and the 3rd pin connects the 8th pin of U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U1 the 6th pin by resistance R10, and the 8th pin meets VCC;
1st pin of described multiplier U5 connects the 8th pin of U1, and the 3rd pin connects the 7th pin of U1, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, and the 7th pin connects U2 the 13rd pin by resistance R11, and the 8th pin meets VCC;
The A pin of described 0.7 rank integrating circuit module U6 connects the 9th pin of operational amplifier U1, and B pin connects the 8th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U7 connects the 6th pin of operational amplifier U1, and B pin connects the 7th pin of operational amplifier U1;
The A pin of described 0.7 rank integrating circuit module U8 connects the 9th pin of operational amplifier U2, and B pin connects the 8th pin of operational amplifier U2.
CN201410632707.4A 2014-11-11 2014-11-11 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module Active CN104301092B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201410632707.4A CN104301092B (en) 2014-11-11 2014-11-11 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201410632707.4A CN104301092B (en) 2014-11-11 2014-11-11 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module

Publications (2)

Publication Number Publication Date
CN104301092A true CN104301092A (en) 2015-01-21
CN104301092B CN104301092B (en) 2015-07-01

Family

ID=52320672

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410632707.4A Active CN104301092B (en) 2014-11-11 2014-11-11 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module

Country Status (1)

Country Link
CN (1) CN104301092B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104410401A (en) * 2014-11-11 2015-03-11 韩敬伟 0.1 order and x2 Lorenz chaotic system circuit based on a hybrid fractional order integral circuit module
CN104468075A (en) * 2014-11-11 2015-03-25 李敏 0.3-order x-power-contained Lu chaotic system circuit realizing method based on mixed type fractional order integral circuit module
CN105049188A (en) * 2015-08-19 2015-11-11 王春梅 0.7-Order hybrid and chained fractional integral switching method and circuit
CN105049184A (en) * 2015-08-19 2015-11-11 韩敬伟 Method and circuit for switching 0.7-order mixed-type and T-type fractional order integrals
CN105049179A (en) * 2015-08-19 2015-11-11 王宏国 Method and circuit for switching 0.7-order chain-type and T-type fractional order integrals

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7795983B1 (en) * 2006-12-26 2010-09-14 Hrl Laboratories, Llc Chaotic signal enabled low probability intercept communication
CN103036672A (en) * 2011-09-30 2013-04-10 张润凡 Multiplicative fractional order chaotic system
CN103178952A (en) * 2013-03-15 2013-06-26 南京师范大学 Fractional order chaotic system circuit
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7795983B1 (en) * 2006-12-26 2010-09-14 Hrl Laboratories, Llc Chaotic signal enabled low probability intercept communication
CN103036672A (en) * 2011-09-30 2013-04-10 张润凡 Multiplicative fractional order chaotic system
CN103178952A (en) * 2013-03-15 2013-06-26 南京师范大学 Fractional order chaotic system circuit
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104410401A (en) * 2014-11-11 2015-03-11 韩敬伟 0.1 order and x2 Lorenz chaotic system circuit based on a hybrid fractional order integral circuit module
CN104468075A (en) * 2014-11-11 2015-03-25 李敏 0.3-order x-power-contained Lu chaotic system circuit realizing method based on mixed type fractional order integral circuit module
CN104468075B (en) * 2014-11-11 2015-08-19 国家电网公司 0.3 rank mixed type fractional order integration circuit module and based on it containing x side L ü chaos system circuit realiration
CN105049188A (en) * 2015-08-19 2015-11-11 王春梅 0.7-Order hybrid and chained fractional integral switching method and circuit
CN105049184A (en) * 2015-08-19 2015-11-11 韩敬伟 Method and circuit for switching 0.7-order mixed-type and T-type fractional order integrals
CN105049179A (en) * 2015-08-19 2015-11-11 王宏国 Method and circuit for switching 0.7-order chain-type and T-type fractional order integrals

Also Published As

Publication number Publication date
CN104301092B (en) 2015-07-01

Similar Documents

Publication Publication Date Title
CN104301092B (en) 0.7-order x-equation-containing Qi chaotic system circuit implementation based on hybrid fractional order integral circuit module
CN104410488B (en) A kind of 0.1 T-shaped general score rank, rank integrating circuit module
CN104202150B (en) Based on 0.2 rank Chen chaos system circuit of chain type fractional order integration circuit module
CN104283672B (en) Based on 0.8 rank Cang chaos system circuit realiration of chain type fractional order integration circuit module
CN104410401A (en) 0.1 order and x2 Lorenz chaotic system circuit based on a hybrid fractional order integral circuit module
CN104410484A (en) 0.4-order y<2> Lorenz chaotic system circuit based on mixed type fractional order integral circuit module
CN104202154B (en) Chain-type fractional-order integral circuit module based 0.5-order Lorenz chaotic system circuit
CN105553643B (en) A kind of 0.2 rank T-type fractional order integration circuit module
CN104468085B (en) A kind of T-shaped 0.7 rank fractional order integration circuit module
CN104468076A (en) 0.8-order Liu chaotic system circuit realizing method based on chain type fractional order integral circuit module
CN104270241A (en) 0.3-orderLu chaotic system circuit obtaining method based on chain type fractional order integral circuit module
CN104506302A (en) Implementation of 0.9-order yth-power-containing Lu chaotic system circuit on basis of T-shaped fractional integration circuit module
CN104468075B (en) 0.3 rank mixed type fractional order integration circuit module and based on it containing x side L ü chaos system circuit realiration
CN104468083A (en) Implementation of 0.5-order y<th> power Liu chaotic system circuit based on T-type fractional order integral circuit module
CN104468084B (en) A kind of 0.8 T-shaped fractional order integration circuit module in rank
CN104468086B (en) A kind of 0.3 T-shaped fractional order integration circuit arrangement in rank
CN105553642A (en) 0.6 order xy contained Liu chaotic system circuit based on T-type fractional order integrating circuit module
CN104393983B (en) A kind of 0.2 rank mixed type fractional order integration circuit arrangement
CN104393982A (en) 0.9-order xy-containing Liu chaotic system circuit based on hybrid fractional order integrating circuit module
CN104393984B (en) A kind of 0.6 rank mixed type fractional order integration circuit arrangement
CN104378099B (en) A kind of 0.5 rank mixed type fractional order integration circuit module
CN104486062B (en) Based on the Liu chaos system circuit of the 0.4 T-shaped fractional order integration circuit module in rank
CN204408358U (en) 0.2 rank based on mixed type fractional order integration circuit module contain x side Chen chaos system circuit
CN204305044U (en) Based on T-type structure 0.9 rank integrating circuit module and comprise this module containing y side L ü chaos system circuit
CN204290995U (en) Based on T-type structure 0.8 rank integrating circuit module and comprise this module containing x side L ü chaos system circuit

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
ASS Succession or assignment of patent right

Owner name: STATE GRID CORPORATION OF CHINA

Free format text: FORMER OWNER: WANG ZHONGLIN

Effective date: 20150525

Owner name: JIANGSU ELECTRIC POWER COMPANY TAIZHOU POWER SUPPL

Effective date: 20150525

C41 Transfer of patent application or patent right or utility model
C53 Correction of patent of invention or patent application
CB03 Change of inventor or designer information

Inventor after: Wang Li

Inventor before: Wang Zhonglin

COR Change of bibliographic data

Free format text: CORRECT: INVENTOR; FROM: WANG ZHONGLIN TO: WANG LI

TA01 Transfer of patent application right

Effective date of registration: 20150525

Address after: 100031 Xicheng District West Chang'an Avenue, No. 86, Beijing

Applicant after: State Grid Corporation of China

Applicant after: Jiangsu Electric Power Company

Applicant after: Taizhou Power Supply Co. of Jiangsu Electric Power Co.

Applicant after: Xinghua Power Supply Co.,Ltd. Of Jiangsu Electric Power Co., Ltd.

Address before: 256603 Binzhou, Shandong, west of the New River Road, room, room 1-2-502

Applicant before: Wang Zhonglin

C14 Grant of patent or utility model
GR01 Patent grant