CN103218301B - 用于数字信号处理的存储器访问 - Google Patents
用于数字信号处理的存储器访问 Download PDFInfo
- Publication number
- CN103218301B CN103218301B CN201210444130.5A CN201210444130A CN103218301B CN 103218301 B CN103218301 B CN 103218301B CN 201210444130 A CN201210444130 A CN 201210444130A CN 103218301 B CN103218301 B CN 103218301B
- Authority
- CN
- China
- Prior art keywords
- port
- access
- memory
- memory device
- address
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1652—Handling requests for interconnection or transfer for access to memory bus based on arbitration in a multiprocessor architecture
- G06F13/1663—Access to shared memory
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1652—Handling requests for interconnection or transfer for access to memory bus based on arbitration in a multiprocessor architecture
- G06F13/1657—Access to multiple memories
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0607—Interleaved addressing
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1647—Handling requests for interconnection or transfer for access to memory bus based on arbitration with interleaved bank access
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/52—Program synchronisation; Mutual exclusion, e.g. by means of semaphores
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Software Systems (AREA)
- Multi Processors (AREA)
- Static Random-Access Memory (AREA)
- Memory System (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB1119327.3 | 2011-11-09 | ||
| GB1119327.3A GB2496396B (en) | 2011-11-09 | 2011-11-09 | Memory access for digital signal processing |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN103218301A CN103218301A (zh) | 2013-07-24 |
| CN103218301B true CN103218301B (zh) | 2016-10-26 |
Family
ID=45421495
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201210444130.5A Active CN103218301B (zh) | 2011-11-09 | 2012-11-08 | 用于数字信号处理的存储器访问 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US8935486B2 (enExample) |
| EP (1) | EP2592562B1 (enExample) |
| JP (1) | JP5752666B2 (enExample) |
| CN (1) | CN103218301B (enExample) |
| GB (1) | GB2496396B (enExample) |
| TW (1) | TWI521352B (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9690494B2 (en) * | 2015-07-21 | 2017-06-27 | Qualcomm Incorporated | Managing concurrent access to multiple storage bank domains by multiple interfaces |
| CN109271333B (zh) * | 2017-07-17 | 2022-03-01 | 深圳市中兴微电子技术有限公司 | 一种sram控制方法及控制器、控制系统 |
| FR3078439A1 (fr) * | 2018-02-27 | 2019-08-30 | Stmicroelectronics (Rousset) Sas | Procede de gestion du routage de transactions entre des equipements sources, au moins un equipement cible, par exemple une memoire multiports, et systeme sur puce correspondant |
| US20220269437A1 (en) * | 2021-02-19 | 2022-08-25 | Western Digital Technologies, Inc. | Data Storage Device and Method for Predetermined Transformations for Faster Retrieval |
| CN116719479B (zh) * | 2023-07-03 | 2024-02-20 | 摩尔线程智能科技(北京)有限责任公司 | 存储器访问电路及存储器访问方法、集成电路和电子设备 |
| CN117555902A (zh) * | 2023-12-06 | 2024-02-13 | 广东人工智能与先进计算研究院 | 数据计算方法、装置及电子设备 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5479624A (en) * | 1992-10-14 | 1995-12-26 | Lee Research, Inc. | High-performance interleaved memory system comprising a prime number of memory modules |
| CN101145133A (zh) * | 2006-09-11 | 2008-03-19 | 松下电器产业株式会社 | 运算装置、计算机系统以及移动机器 |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4051551A (en) * | 1976-05-03 | 1977-09-27 | Burroughs Corporation | Multidimensional parallel access computer memory system |
| JPS6042970B2 (ja) * | 1979-07-11 | 1985-09-26 | 日本電気株式会社 | 並列処理システム |
| US5377340A (en) * | 1991-06-18 | 1994-12-27 | Hewlett-Packard Company | Method and apparatus for memory interleaving using an improved hashing scheme |
| JP2003228517A (ja) * | 2002-02-01 | 2003-08-15 | Matsushita Electric Ind Co Ltd | メモリ装置 |
| GB2396031B (en) * | 2002-12-05 | 2005-10-26 | Imagination Tech Ltd | A SIMD processor with multi-port memory unit |
| US7685354B1 (en) | 2004-06-30 | 2010-03-23 | Sun Microsystems, Inc. | Multiple-core processor with flexible mapping of processor cores to cache banks |
| US8194481B2 (en) * | 2008-12-18 | 2012-06-05 | Mosaid Technologies Incorporated | Semiconductor device with main memory unit and auxiliary memory unit requiring preset operation |
| US8359421B2 (en) | 2009-08-06 | 2013-01-22 | Qualcomm Incorporated | Partitioning a crossbar interconnect in a multi-channel memory system |
-
2011
- 2011-11-09 GB GB1119327.3A patent/GB2496396B/en active Active
-
2012
- 2012-07-31 US US13/563,204 patent/US8935486B2/en active Active
- 2012-10-12 TW TW101137695A patent/TWI521352B/zh not_active IP Right Cessation
- 2012-11-06 EP EP12191503.7A patent/EP2592562B1/en active Active
- 2012-11-08 JP JP2012246051A patent/JP5752666B2/ja not_active Expired - Fee Related
- 2012-11-08 CN CN201210444130.5A patent/CN103218301B/zh active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5479624A (en) * | 1992-10-14 | 1995-12-26 | Lee Research, Inc. | High-performance interleaved memory system comprising a prime number of memory modules |
| CN101145133A (zh) * | 2006-09-11 | 2008-03-19 | 松下电器产业株式会社 | 运算装置、计算机系统以及移动机器 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20130191604A1 (en) | 2013-07-25 |
| US8935486B2 (en) | 2015-01-13 |
| GB2496396A (en) | 2013-05-15 |
| TW201333709A (zh) | 2013-08-16 |
| JP5752666B2 (ja) | 2015-07-22 |
| CN103218301A (zh) | 2013-07-24 |
| EP2592562B1 (en) | 2016-05-18 |
| GB2496396B (en) | 2014-07-30 |
| TWI521352B (zh) | 2016-02-11 |
| EP2592562A1 (en) | 2013-05-15 |
| GB201119327D0 (en) | 2011-12-21 |
| JP2013101617A (ja) | 2013-05-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11755474B2 (en) | Tile based interleaving and de-interleaving for digital signal processing | |
| CN103218301B (zh) | 用于数字信号处理的存储器访问 | |
| US8984203B2 (en) | Memory access control module and associated methods | |
| EP3368989B1 (en) | Intelligent coded memory architecture with enhanced access scheduler | |
| CN106095328B (zh) | 每个周期具有一个读端口和一个或多个写端口的多组存储器 | |
| KR101881089B1 (ko) | 스트림 트랜잭션 정보에 기초하여 페이지 관리 정책들을 적용하기 위한 메모리 제어기들, 시스템들 및 방법들 | |
| US10152434B2 (en) | Efficient arbitration for memory accesses | |
| US6901496B1 (en) | Line rate buffer using single ported memories for variable length packets | |
| US20110296078A1 (en) | Memory pool interface methods and apparatuses | |
| EP3777059B1 (en) | Queue in a network switch | |
| US7447872B2 (en) | Inter-chip processor control plane communication | |
| US20110066821A1 (en) | data handling system comprising a rearrangement network | |
| CN108351838A (zh) | 使用聚合存储器管理单元(mmu)提供存储器管理功能 | |
| CN118152310A (zh) | 一种基于PCIe AXI bridge写数据存储、搜索及传输处理方法及系统 | |
| US6738840B1 (en) | Arrangement with a plurality of processors having an interface for a collective memory | |
| CN117354268A (zh) | 一种报文的缓存方法、装置、电子设备及存储介质 | |
| CN101021783A (zh) | 面向流数据的重排序访存缓冲方法及装置 | |
| CN117312197A (zh) | 报文处理方法、装置、电子设备及非易失性存储介质 | |
| CN105490963B (zh) | 一种网络节点多业务数据的发送调度方法及系统 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20210331 Address after: Trondheim Patentee after: NORDIC SEMICONDUCTOR ASA Address before: Hertfordshire Patentee before: Imagination Technologies Ltd. |
|
| TR01 | Transfer of patent right |