CN102594187A - Four-level topological unit and application circuit thereof - Google Patents

Four-level topological unit and application circuit thereof Download PDF

Info

Publication number
CN102594187A
CN102594187A CN2012100387481A CN201210038748A CN102594187A CN 102594187 A CN102594187 A CN 102594187A CN 2012100387481 A CN2012100387481 A CN 2012100387481A CN 201210038748 A CN201210038748 A CN 201210038748A CN 102594187 A CN102594187 A CN 102594187A
Authority
CN
China
Prior art keywords
topology unit
level topology
switching tube
electric capacity
level
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2012100387481A
Other languages
Chinese (zh)
Other versions
CN102594187B (en
Inventor
汪洪亮
陶磊
倪华
岳秀梅
宋炀
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sungrow Power Supply Co Ltd
Original Assignee
Sungrow Power Supply Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sungrow Power Supply Co Ltd filed Critical Sungrow Power Supply Co Ltd
Priority to CN201210038748.1A priority Critical patent/CN102594187B/en
Publication of CN102594187A publication Critical patent/CN102594187A/en
Application granted granted Critical
Publication of CN102594187B publication Critical patent/CN102594187B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Abstract

The invention discloses a four-level topological unit which comprises a first switching tube, a second switching tube, a third switching tube, a fourth switching tube, a fifth switching tube, a sixth switching tube and diodes reversely connected at both ends of the switching tubes in parallel. Compared with the diode-clamped four-level topological unit in the prior art, the number of the clamped diodes used is reduced by four. Compared with the flying capacitor four-level topological unit in the prior art, the number of the capacitors used is reduced by 3 in the process of applying the four-level topological unit to a four-level inverter. Therefore, the four-level topological unit used to form the four-level inverter can reduce the number of semiconductor apparatuses in the four-level inverter to effectively lower the cost of the inverter and simplify the structure of the inverter so as to reduce the packaging difficulty. The invention further discloses various four-level inverters and a four-level direct current-alternating current converting chip.

Description

Four level topology unit and application circuits thereof
Technical field
The invention belongs to the power electronic technology technical field, relate in particular to four level topology unit and four electrical level inverters.
Background technology
Inverter changes direct current into alternating current.Along with the continuous development and progress of technology, the improving constantly of people's living standard, inverter also becomes a kind of visual plant that people are emergent and go out.Mostly present inverter is diode clamp type inverter or striding capacitance type inverter.
Fig. 1 and Fig. 2 show the part-structure of traditional four electrical level inverters respectively.Wherein, Fig. 1 is the part-structure of diode clamp type four electrical level inverters, and Fig. 2 is the part-structure of striding capacitance type four electrical level inverters.In inverter structure shown in Figure 1, through the signal of telecommunication of capacitor C 1, C2 and four different potentials of C3 generation, and each four level topology unit comprises six switching tubes and ten diodes; In inverter structure shown in Figure 2, each four level topology unit comprises six switching tubes and six diodes, but in the inverter signal of telecommunication that capacitor C 1, C2, C3, C4, C5 and C6 produce four different potentials must be set.
Therefore, the semiconductor device quantity of using in conventional diode clamper type four electrical level inverters and striding capacitance type four electrical level inverters is more, has increased the cost of inverter, and has also increased the encapsulation difficulty of inverter.
Summary of the invention
In view of this, the object of the present invention is to provide a kind of four level topology unit that are applied to four electrical level inverters, can reduce the quantity of semiconductor device in four electrical level inverters, effectively reduce the cost and the encapsulation difficulty of four electrical level inverters.The present invention also provides multiple four electrical level inverters to exchange conversion chip with a kind of four level DCs.
For realizing above-mentioned purpose, the present invention provides following technical scheme:
A kind of four level topology unit are applied in four electrical level inverters, comprise first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube;
Said first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube be diode of reverse parallel connection respectively;
The anode of DC power supply is connected to the negative terminal of said DC power supply successively through first electric capacity, second electric capacity and the 3rd electric capacity; First end of said first switching tube is connected with the anode of said DC power supply, second end is connected with first end of said the 3rd switching tube; First end of said the 4th switching tube is connected with second end of said the 3rd switching tube, second end is connected with first end of said the 6th switching tube; Second end of said the 6th switching tube is connected with the negative terminal of said DC power supply; First end of said second switch pipe is connected with second end of said first switching tube, second end is connected with second end of said first electric capacity; First end of said the 5th switching tube is connected with first end of said the 3rd electric capacity, second end is connected with second end of said the 4th switching tube, and the common port of second end of said the 3rd switching tube and first end of the 4th switching tube is an ac output end.
Preferably,
Above-mentioned four level topology unit comprise four operation modes, are respectively:
First operation mode, said first switching tube and the 3rd switching tube conducting, rest switch Guan Jun ends;
Second operation mode, said second switch pipe and the 3rd switching tube conducting, rest switch Guan Jun ends;
The 3rd operation mode, said the 4th switching tube and the 5th switching tube conducting, rest switch Guan Jun ends;
The 4th operation mode, said the 4th switching tube and the 6th switching tube conducting, rest switch Guan Jun ends.
Preferably,
In above-mentioned four level topology unit; The drive signal of said first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube is confirmed with first triangular wave and/or second triangular wave through relatively more sinusoidal wave; Said first triangular wave has identical frequency and amplitude with second triangular wave, and the trough of said first triangular wave equals the crest of said second triangular wave;
The drive signal of said first switching tube compares generation by said sine wave and said first triangular wave, when the said first switching tube conducting during greater than said first triangular wave of said sine wave, otherwise ends;
The drive signal of said second switch pipe compares generation by said sine wave and said first triangular wave, when the said second switch pipe conducting during less than said first triangular wave of said sine wave, otherwise ends;
The drive signal of said the 3rd switching tube compares generation by said sine wave and said second triangular wave; In the positive half period of said sine wave; When said the 3rd switching tube conducting during of said sine wave, otherwise end, in the negative half-cycle of said sine wave greater than said second triangular wave; When said the 3rd switching tube conducting during less than said second triangular wave of the backward-wave of said sine wave, otherwise end;
The drive signal of said the 4th switching tube compares generation by said sine wave and said second triangular wave; In the positive half period of said sine wave; When said the 4th switching tube conducting during of said sine wave, otherwise end, in the negative half-cycle of said sine wave less than said second triangular wave; When said the 4th switching tube conducting during greater than said second triangular wave of the backward-wave of said sine wave, otherwise end;
The drive signal of said the 5th switching tube compares generation by the backward-wave and said first triangular wave of said sine wave, when said the 5th switching tube conducting during less than said first triangular wave of the backward-wave of said sine wave, otherwise ends;
The drive signal of said the 6th switching tube compares generation by the backward-wave and said first triangular wave of said sine wave, when said the 6th switching tube conducting during greater than said first triangular wave of the backward-wave of said sine wave, otherwise ends.
Preferably,
In above-mentioned four level topology unit, said switching tube is insulated gate bipolar transistor (IGBT), and said first end is a collector electrode, and second end is an emitter.
A kind of single-phase full bridge four electrical level inverters comprise electric capacity string, the one or four level topology unit and the two or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit and the two or four level topology unit are aforementioned any four level topology unit; First end of first switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit and the two or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit and the two or four level topology unit is respectively as two ac output ends of said single-phase full bridge four electrical level inverters;
The phase place and being used to that is used to produce the sine wave of said the one or four level topology unit drive signal produces 180 ° of the phase phasic differences of the sine wave of said the two or four level topology unit drive signal.
Preferably,
In above-mentioned single-phase full bridge four electrical level inverters, the ac output end of said the one or four level topology unit is connected to an end of an AC load, and the ac output end of said the two or four level topology unit is connected to the other end of said AC load;
Also comprise filter circuit in said single-phase full bridge four electrical level inverters, said filter circuit comprises first inductance, second inductance and electric capacity; Said first inductance is series between the ac output end and said AC load of said the one or four level topology unit; Said second inductance is series between the ac output end and said AC load of said the two or four level topology unit; Said electric capacity is parallel to said AC load two ends.
A kind of phase three-wire three four electrical level inverters comprise electric capacity string, the one or four level topology unit, the two or four level topology unit and the three or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit, the two or four level topology unit and the three or four level topology unit are aforementioned any four level topology unit; First end of first switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit, the two or four level topology unit and the three or four level topology unit is respectively as three ac output ends of said phase three-wire three four electrical level inverters;
Be used to produce the phase place that the phase place of the sine wave of said the one or four level topology unit drive signal, the phase place and being used to that is used to produce the sine wave of said the two or four level topology unit drive signal produce the sine wave of said the three or four level topology unit drive signal and differ 120 ° successively.
Preferably,
In above-mentioned phase three-wire three four electrical level inverters; The ac output end of said the one or four level topology unit is connected to an end of first AC load; The ac output end of said the two or four level topology unit is connected to an end of second AC load; The ac output end of said the three or four level topology unit is connected to an end of the 3rd AC load, and the other end of the other end of said first AC load, said second AC load is connected with the other end of said the 3rd AC load;
Also comprise filter circuit in said phase three-wire three four electrical level inverters, said filter circuit comprises first inductance, second inductance, the 3rd inductance, first electric capacity, second electric capacity and the 3rd electric capacity; Said first inductance is series between the ac output end and said first AC load of said the one or four level topology unit; Said second inductance is series between the ac output end and said second AC load of said the two or four level topology unit; Said the 3rd inductance is series between the ac output end and said the 3rd AC load of said the three or four level topology unit; One end of said first electric capacity is connected to the common port of said first inductance and first AC load; One end of said second electric capacity is connected to the common port of said second inductance and second AC load; One end of said the 3rd electric capacity is connected to the common port of said the 3rd inductance and the 3rd AC load, and the other end of the other end of said first electric capacity, said second electric capacity is connected with the other end of said the 3rd electric capacity.
A kind of three-phase and four-line four electrical level inverters comprise electric capacity string, the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit are aforementioned any four level topology unit; First end of first switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit is respectively four ac output ends of said three-phase and four-line four electrical level inverters;
Be used to produce the phase place that the phase place of the sine wave of the two or four level topology unit drive signal, the phase place and being used to that is used to produce the sine wave of the three or four level topology unit drive signal produce the sine wave of the four or four level topology unit drive signal and differ 120 ° successively.
Preferably,
In above-mentioned three-phase and four-line four electrical level inverters; The ac output end of said the two or four level topology unit is connected to an end of first AC load; The ac output end of said the three or four level topology unit is connected to an end of second AC load; The ac output end of said the four or four level topology unit is connected to an end of the 3rd AC load; The ac output end of said the one or four level topology unit is connected to an end of an end of said first AC load, said second AC load and an end of the 3rd AC load respectively, and the other end of the other end of said first AC load, said second AC load is connected with the other end of said the 3rd AC load;
Also comprise filter circuit in said three-phase and four-line four electrical level inverters, said filter circuit comprises first inductance, second inductance, the 3rd inductance, first electric capacity, second electric capacity and the 3rd electric capacity; Said first inductance is series between the ac output end and said first AC load of said the two or four level topology unit; Said second inductance is series between the ac output end and said second AC load of said the three or four level topology unit; Said the 3rd inductance is series between the ac output end and said the 3rd AC load of said the four or four level topology unit; One end of said first electric capacity is connected to the common port of said first inductance and first AC load; One end of said second electric capacity is connected to the common port of said second inductance and second AC load; One end of said the 3rd electric capacity is connected to the common port of said the 3rd inductance and the 3rd AC load, and the other end of the other end of said first electric capacity, said second electric capacity and the other end of said the 3rd electric capacity are connected to the ac output end of said the one or four level topology unit.
A kind of four level DCs exchange conversion chip; Comprise above-mentioned any four level topology unit; Also comprise five exits, said five exits are respectively common port, first end of first switching tube, second end of second switch pipe, first end of the 5th switching tube and second end of the 6th switching tube of first end of second end and the 4th switching tube of the 3rd switching tube.
This shows; Beneficial effect of the present invention is: four level topology unit disclosed by the invention are compared with diode clamp type four level topology unit of the prior art, have reduced the use of four clamp diodes, compare with striding capacitance type four level topology unit of the prior art; In the process that is applied to four electrical level inverters, can reduce the use of 3 electric capacity; Therefore, utilize four level topology unit disclosed by the invention to constitute four electrical level inverters, can reduce the quantity of semiconductor device in four electrical level inverters; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
Description of drawings
In order to be illustrated more clearly in the embodiment of the invention or technical scheme of the prior art; To do to introduce simply to the accompanying drawing of required use in embodiment or the description of the Prior Art below; Obviously, the accompanying drawing in describing below is some embodiments of the present invention, for those of ordinary skills; Under the prerequisite of not paying creative work, can also obtain other accompanying drawing according to these accompanying drawings.
Fig. 1 is the part-structure sketch map of diode clamp type four electrical level inverters in the prior art;
Fig. 2 is the part-structure sketch map of striding capacitance type four electrical level inverters in the prior art;
Fig. 3 is the circuit diagram of a kind of four level topology unit disclosed by the invention;
The topological diagram of correspondence when Fig. 4 is in first operation mode for four level topology unit disclosed by the invention;
The topological diagram of correspondence when Fig. 5 is in second operation mode for four level topology unit disclosed by the invention;
The topological diagram of correspondence when Fig. 6 is in the 3rd operation mode for four level topology unit disclosed by the invention;
The topological diagram of correspondence when Fig. 7 is in the 4th operation mode for four level topology unit disclosed by the invention;
Fig. 8 is the conducting sequential chart of six switching tubes in the four level topology unit disclosed by the invention;
Fig. 9 is that four level DCs disclosed by the invention exchange conversion chip;
Figure 10 is the topological diagram of a kind of single-phase full bridge four electrical level inverters disclosed by the invention;
Figure 11 is the topological diagram of another kind of single-phase bridge four electrical level inverters disclosed by the invention;
Figure 12 is the topological diagram of a kind of phase three-wire three four electrical level inverters disclosed by the invention;
Figure 13 is the topological diagram of another kind of phase three-wire three four electrical level inverters disclosed by the invention;
Figure 14 is the topological diagram of a kind of three-phase and four-line four electrical level inverters disclosed by the invention;
Figure 15 is the topological diagram of another kind of three-phase and four-line four electrical level inverters disclosed by the invention.
Embodiment
Clear in order to describe, english abbreviation and the term that hereinafter occurs carried out brief description:
IGBT:Insulated Gate Bipolar Transistor, insulated gate bipolar transistor;
MOSFET:Metal-Oxide-Semiconductor Field-Effect Transistor, metal-oxide layer-semiconductor-field-effect transistor is called for short metal-oxide half field effect transistor;
IGCT:Intergrated Gate Commutated Thyristors, integrated gate commutated thyristor;
IEGT:Injection Enhanced Gate Transistor is the above IGBT series power electronic device of the withstand voltage 4KV of reaching.
The present invention discloses a kind of four level topology unit that are applied to four electrical level inverters, can reduce the quantity of semiconductor device in four electrical level inverters, effectively reduces the cost and the encapsulation difficulty of four electrical level inverters.In addition, the invention also discloses four electrical level inverters of this four level topology unit of multiple application.
For the purpose, technical scheme and the advantage that make the embodiment of the invention clearer; To combine the accompanying drawing in the embodiment of the invention below; Technical scheme in the embodiment of the invention is carried out clear, intactly description; Obviously, described embodiment is the present invention's part embodiment, rather than whole embodiment.Based on the embodiment among the present invention, those of ordinary skills are not making the every other embodiment that is obtained under the creative work prerequisite, all belong to the scope of the present invention's protection.
Referring to Fig. 3, Fig. 3 is the circuit diagram of a kind of four level topology unit disclosed by the invention.
This four level topology unit comprises first switch transistor T 1, second switch pipe T2, the 3rd switch transistor T 3, the 4th switch transistor T 4, the 5th switch transistor T 5 and the 6th switch transistor T 6.
The anode DC+ of DC power supply 31 is connected to the negative terminal DC-of DC power supply 31 successively through first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.Simultaneously; The anode DC+ of DC power supply 31 is connected to the negative terminal DC-of DC power supply 31 successively through first switch transistor T 1, the 3rd switch transistor T 3, the 4th switch transistor T 4 and the 6th switch transistor T 6; Concrete: first end of first switch transistor T 1 is connected with the anode DC+ of DC power supply 31, second end is connected with first end of the 3rd switch transistor T 3; First end of the 4th switch transistor T 4 is connected with second end of the 3rd switch transistor T 3, second end is connected with first end of the 6th switch transistor T 6; Second end of the 6th switch transistor T 6 is connected with the negative terminal DC-of DC load 31; First end of second switch pipe T2 is connected with second end (first end of the 3rd switch transistor T 3 just) of first switch transistor T 1, second end of second end and first capacitor C 1 (first end of second capacitor C 2 just; The i.e. common port M1 of first capacitor C 1 and second capacitor C 2) is connected; Second end of the 5th switch transistor T 5 is connected with second end (first end of the 6th switch transistor T 6 just) of the 4th switch transistor T 4, first end (just second end of second capacitor C 2, i.e. the common port M2 of second capacitor C 2 and the 3rd capacitor C 3) of first end and the 3rd capacitor C 3 is connected.
And; At diode of the two ends of each switching tube difference reverse parallel connection; Concrete: the reverse parallel connection first diode D1 between first end of first switch transistor T 1 and second end; The reverse parallel connection second diode D2 between first end of second switch pipe T2 and second end, reverse parallel connection the 3rd diode D3 between first end of the 3rd switch transistor T 3 and second end, reverse parallel connection the 4th diode D4 between first end of the 4th switch transistor T 4 and second end; Reverse parallel connection the 5th diode D5 between first end of the 5th switch transistor T 5 and second end, reverse parallel connection the 6th diode D6 between first end of the 6th switch transistor T 6 and second end.
Wherein, the common port of first end of second end of the 3rd switch transistor T 3 and the 4th switch transistor T 4 is the ac output end AC of this four level topology unit.
Compare with diode clamp type four level topology unit of the prior art, do not comprise clamp diode in the four level topology unit disclosed by the invention.Diode clamp type four level topology unit of the prior art cannot be removed clamp diode, and reason is: these diodes are not only for electric current provides path, and have played electric capacity not by the effect of short circuit.And in the four level topology unit disclosed by the invention, utilize the diode of six switching tube self reverse parallel connections just can path be provided, and guarantee that electric capacity is not by the effect of short circuit for electric current.
For the advantage of the embodiment of the invention is described better, why explanation diode clamp type four level topology unit of the prior art need exist clamp diode below.With circuit shown in Figure 1 is example, when the common port of C1 and C2 flows to electric current to ac output end AC, pass through clamp diode DB1, switch transistor T 2 and switch transistor T 3 and arrive ac output end AC, and promptly clamp diode DB1 is that electric current provides path.When ac output end AC when the common port of C1 and C2 flows out electric current, pass through the common port that switch transistor T 4 and clamp diode DB2 arrive C1 and C2, promptly clamp diode DB2 is that electric current provides path.It is understandable that, can replace with lead for path is provided for electric current, if but remove clamp diode DB1 and DB2, can find out that from circuit diagram when the T1 conducting, the two ends of C1 will be by short circuit, obviously this is irrational.Therefore, clamp diode of the prior art is essential.
In addition; In the another kind of striding capacitance type four level topology unit that prior art provides; Though removed clamp diode; But need increase striding capacitance in order to generate many level, in each inverter, need to use 6 electric capacity, and four level topology unit disclosed by the invention only need be used 3 electric capacity when being applied to four electrical level inverters.
To sum up; Four level topology unit disclosed by the invention are compared with diode clamp type four level topology unit of the prior art, have reduced the use of four clamp diodes, compare with striding capacitance type four level topology unit of the prior art; In the process that is applied to four electrical level inverters, can reduce the use of 3 electric capacity; Therefore, utilize four level topology unit disclosed by the invention to constitute four electrical level inverters, can reduce the quantity of semiconductor device in four electrical level inverters; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
Need to prove, more than six switching tubes can manage for IGBT, MOSFET pipe, IGCT pipe or IEGT pipe.When each switching tube was the IGBT pipe, its first end was a collector electrode, and second end is an emitter.It is understandable that, more than six switching tubes also can select the switching tube of other types.
Need to prove that the diode of above switching tube reverse parallel connection can be diode independently, also can be the diode that integrates with the switching tube encapsulation.
Four level topology unit disclosed by the invention have four kinds of operation modes, and every kind of operation mode has two switching tube conductings, are elaborated below in conjunction with four kinds of operation modes of accompanying drawing to four level topology unit.
See also Fig. 4~Fig. 7, Fig. 4~Fig. 7 is respectively four level topology unit disclosed by the invention corresponding topological diagram when being in first operation mode, second operation mode, the 3rd operation mode and the 4th operation mode.
Need to prove do not have the switching tube of pulsed drive to illustrate with fine line in the drawings, have the switching tube of pulsed drive and the path of conducting to illustrate with heavy line.
First operation mode: first switch transistor T 1 and the 3 equal conductings of the 3rd switch transistor T, rest switch Guan Jun ends.When ac output end AC flowed out electric current, current path was: the DC power supply anode DC+-first switch transistor T 1-the 3rd switch transistor T 3-ac output end AC.When by ac output end AC inflow current, current path is: ac output end AC-the 3rd diode D3-first diode D1-DC power supply anode DC-.
Second operation mode: second switch pipe T2 and the 3 equal conductings of the 3rd switch transistor T, rest switch Guan Jun ends.When ac output end AC flowed out electric current, current path was: the first end M1-, the second diode D2-the 3rd transistor T 3-ac output end AC of second capacitor C 2.When by ac output end AC inflow current, current path is: the first end M1 of ac output end AC-the 3rd diode D3-second switch pipe T2-second capacitor C 2.
The 3rd operation mode: the 4th switch transistor T 4 and 5 conductings of the 5th switch transistor T, rest switch Guan Jun ends.When ac output end AC flowed out electric current, current path was: the first end M2-the 5th switch transistor T 5-the 4th diode D4-ac output end AC of the 3rd capacitor C 3.When by ac output end AC inflow current, current path is: the first end M2 of ac output end AC-the 4th switch transistor T 4-the 5th diode D5-the 3rd electric capacity.
The 4th operation mode: the 4th switch transistor T 4 and the 6 equal conductings of the 6th switch transistor T, rest switch Guan Jun ends.When ac output end AC flowed out electric current, current path was: DC power supply negative terminal DC--the 6th diode D6-the 4th diode D4-ac output end AC.When by ac output end AC inflow current, current path is: ac output end AC-the 4th switch transistor T 4-the 6th switch transistor T 6-DC power supply negative terminal.
At first operation mode and second operation mode; Though loaded drive signal on the 5th switch transistor T 5; But owing to what add on the ac output end AC this moment is the voltage of DC+ end or M1 end; This moment, the 4th diode D4 bore back-pressure blocking-up electric current, therefore the 5th switch transistor T 5 not conducting flow through electric current.This is in order to simplify the Pulse Design of the 5th switch transistor T 5.
At the 3rd operation mode and the 4th operation mode; Though loaded drive signal on the second switch pipe T2; But owing to what add on the ac output end AC this moment is the voltage of M2 end or DC-end; This moment, the 3rd diode D3 bore back-pressure blocking-up electric current, so second switch pipe T2 does not have conducting and flows through electric current.This is in order to simplify the Pulse Design of second switch pipe T2.
Referring to Fig. 8, Fig. 8 is the conducting sequential chart of six switching tubes in the four level topology unit disclosed by the invention.
The waveform of upper end comprises two triangular waves (being respectively the first triangular wave A and the second triangular wave B) and a sinusoidal wave Z among Fig. 8; Wherein, The first triangular wave A, the second triangular wave B have identical frequency and identical amplitude, and the trough of the first triangular wave A equals the crest of the second triangular wave B.
S1~S6 among Fig. 8 is respectively the drive signal that loads on switch transistor T 1~T6 control end, when the drive signal of switching tube is high level, and the conducting of corresponding switch pipe, when the drive signal of switching tube was low level, the corresponding switch pipe ended.S1~S6 is through more sinusoidal wave Z and the first triangular wave A and/or second triangular wave B generation.
Vao among Fig. 8 is the voltage on the ac output end AC.
The drive signal S1 of first switch transistor T 1 compares generation by the sinusoidal wave Z and the first triangular wave A, when sinusoidal wave Z first switch transistor T, 1 conducting during greater than the first triangular wave A, otherwise ends.
The drive signal S2 of second switch pipe T2 compares generation by the sinusoidal wave Z and the first triangular wave A, when sinusoidal wave Z second switch pipe T2 conducting during less than the first triangular wave A, otherwise ends.
The drive signal S3 of the 3rd switch transistor T 3 compares generation by the sinusoidal wave Z and the second triangular wave B, in the positive half period of sinusoidal wave Z, when sinusoidal wave Z the 3rd switch transistor T 3 conductings during greater than the second triangular wave B, otherwise ends; In the negative half-cycle of sinusoidal wave Z,, otherwise end when the 3rd switch transistor T 3 conductings during less than the second triangular wave B of the backward-wave of sinusoidal wave Z.
The drive signal S4 of the 4th switch transistor T 4 compares generation by the sinusoidal wave Z and the second triangular wave B, in the positive half period of sinusoidal wave Z, when sinusoidal wave Z the 4th switch transistor T 4 conductings during less than the second triangular wave B, otherwise ends; In the negative half-cycle of sinusoidal wave Z,, otherwise end when the 4th switch transistor T 4 conductings during greater than the second triangular wave B of the backward-wave of sinusoidal wave Z.
The drive signal S5 of the 5th switch transistor T 5 compares generation by the backward-wave and the first triangular wave A of sinusoidal wave Z, when the 5th switch transistor T 5 conductings during less than the first triangular wave A of the backward-wave of sinusoidal wave Z, otherwise ends.
The drive signal S6 of the 6th switch transistor T 6 compares generation by the backward-wave and the first triangular wave A of sinusoidal wave Z, when the 6th switch transistor T 6 conductings during greater than the first triangular wave A of the backward-wave of sinusoidal wave Z, otherwise ends.
The invention also discloses four electrical level inverters of using above-mentioned four level topology unit; Compare with four electrical level inverters of identical standard in the prior art; The quantity of semiconductor device in the inverter be can reduce, thereby the cost of inverter, the structure of simplifying inverter, reduction encapsulation difficulty effectively reduced.
Need to prove that four electrical level inverters comprise single-phase full-bridge inverter, phase three-wire three four electrical level inverters and three-phase and four-line four electrical level inverters.This three's identical point is: include the electric capacity string that is connected the DC power supply two ends; Difference is: comprise two four level topology unit in the single-phase full-bridge inverter, comprise three four level topology unit in phase three-wire three four electrical level inverters, comprise four four level topology unit in three-phase and four-line four electrical level inverters.But, four level topology unit in each inverter and the annexation between the electric capacity string, with and course of work basically identical.Respectively the structure of four electrical level inverters of various standards is described below.
Referring to Figure 10, Figure 10 is the topological diagram of a kind of single-phase full bridge four electrical level inverters disclosed by the invention.
These single-phase full bridge four electrical level inverters comprise electric capacity string the 32, the 1 level topology unit 33 and the two or four level topology unit 34.Wherein:
Electric capacity string 32 is in series by first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3 successively.In working order, the anode of DC power supply 31 is connected to the negative terminal of DC power supply 31 successively through first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.
The one or four level topology unit 33 and the two or four level topology unit 34 are disclosed any the four level topology unit of preamble of the present invention, the structure of the one or four level topology unit 33 and the two or four level topology unit 34 and consistent with annexation between the electric capacity string 32.
Concrete; First end of first switching tube in the one or four level topology unit 33 and the two or the four level topology unit 34 all is connected to the anode of DC power supply 31; Second end of the 6th switching tube in the one or four level topology unit 33 and the two or the four level topology unit 34 all is connected to the negative terminal of DC power supply 31; Second end of the second switch pipe in the one or four level topology unit 33 and the two or the four level topology unit 34 all is connected to the common port of first capacitor C 1 and second capacitor C 2; First end of the 5th switching tube in the one or four level topology unit 33 and the two or the four level topology unit 34 all is connected to the common port of second capacitor C 2 and the 3rd capacitor C 3, and the ac output end of the one or four level topology unit 33 and the two or four level topology unit 34 is respectively as two ac output ends of single-phase full bridge four electrical level inverters.
Need to prove; Four operation modes that each four level topology unit has in single-phase full bridge four electrical level inverters shown in Figure 10; And the conducting sequential of four six switching tubes in the level topology unit is all consistent with four level topology unit shown in Figure 3, repeats no more at this.In addition; In the present invention's single-phase full bridge four electrical level inverters shown in Figure 10, the phase place and being used to of sine wave that is used to produce the drive signal of the one or four level topology unit 33 produces 180 ° of the phase phasic differences of sine wave of the drive signal of the two or four level topology unit 34.
When the present invention's single-phase full bridge four electrical level inverters shown in Figure 10 in use; Ac output end AC in the one or the four level topology unit 33 can be connected to an end of an AC load, and the ac output end AC in the two or the four level topology unit 34 can be connected to the other end of this AC load.
In addition, can further in single-phase full bridge four electrical level inverters shown in Figure 10, increase filter circuit, shown in figure 11.
This filtered circuit comprises first inductance L 1, second inductance L 2 and the capacitor C.
Wherein, first inductance L 1 is series at the ac output end AC and the AC load V of the one or four level topology unit 33 GBetween, second inductance L 2 is series at the ac output end AC and the AC load V of the two or four level topology unit 34 GBetween, capacitor C is parallel to AC load V GTwo ends.
Single-phase full bridge four electrical level inverters disclosed by the invention are compared with diode clamp type single-phase full bridge four electrical level inverters of the prior art; All reduced the use of four diodes in each four level topology unit; Compare with striding capacitance type single-phase full bridge four electrical level inverters of the prior art; Reduced the use of 3 electric capacity, therefore, single-phase full bridge four electrical level inverters disclosed by the invention have reduced the quantity of semiconductor device in the inverter; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
Referring to Figure 12, Figure 12 is the topological diagram of a kind of phase three-wire three four electrical level inverters disclosed by the invention.
These phase three-wire three four electrical level inverters comprise electric capacity string the 32, the 1 level topology unit the 33, the 24 level topology unit 34 and the three or four level topology unit 35.Wherein:
Electric capacity string 32 is in series by first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3 successively.In working order, the anode of DC power supply 31 is connected to the negative terminal of DC power supply 31 successively through first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.
The one or four level topology unit the 33, the 24 level topology unit 34 and the three or four level topology unit 35 are disclosed any the four level topology unit of preamble of the present invention, the structure of the one or four level topology unit the 33, the 24 level topology unit 34 and the three or four level topology unit 35 and consistent with annexation between the electric capacity string 32.
Concrete; First end of first switching tube in the one or four level topology unit the 33, the 24 level topology unit 34 and the three or the four level topology unit 35 all is connected to the anode of DC power supply 31; Second end of the 6th switching tube in the one or four level topology unit the 33, the 24 level topology unit 34 and the three or the four level topology unit 35 all is connected to the negative terminal of DC power supply 31; Second end of the second switch pipe in the one or four level topology unit the 33, the 24 level topology unit 34 and the three or the four level topology unit 35 all is connected to the common port of first capacitor C 1 and second capacitor C 2; First end of the 5th switching tube in the one or four level topology unit the 33, the 24 level topology unit 34 and the three or the four level topology unit 34 all is connected to the common port of second capacitor C 2 and the 3rd capacitor C 3, and the ac output end of the one or four level topology unit the 33, the 24 level topology unit 34 and the three or four level topology unit 35 is respectively as three ac output ends of phase three-wire three four electrical level inverters.
Need to prove; Four operation modes that each four level topology unit has in phase three-wire three four electrical level inverters shown in Figure 12; And the conducting sequential of four six switching tubes in the level topology unit is all consistent with four level topology unit shown in Figure 3, repeats no more at this.Simultaneously; In the present invention's phase three-wire three four electrical level inverters shown in Figure 12, the phase place of sine wave of phase place, drive signal that the phase place and being used to of sine wave that is used to produce the drive signal of the two or four level topology unit 34 produces the three or four level topology unit 35 of sine wave that is used to produce the drive signal of the one or four level topology unit 33 differs 120 ° successively.
When the present invention's phase three-wire three four electrical level inverters shown in Figure 10 in use, the ac output end AC in the one or the four level topology unit 33 can be connected to the first AC load v G1An end, the ac output end AC in the two or the four level topology unit 34 can be connected to the second AC load v G2An end, the ac output end AC of the three or four level topology unit 35 can be connected to the 3rd AC load v G3An end, and each AC load v G1, v G2And v G3The other end link together, shown in figure 13.
In addition, in phase three-wire three four electrical level inverters, filter circuit can also be set, referring to Figure 13.
This filter circuit comprises first inductance L 1, second inductance L 2, the 3rd inductance L 3, first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.
Wherein, first inductance L 1 is series at the ac output end AC and the first AC load v of the one or four level topology unit 33 G1Between; Second inductance L 2 is series at the ac output end AC and the second AC load v of the two or four level topology unit 34 G2Between; The 3rd inductance L 3 is series at the ac output end AC and the 3rd AC load v of the three or four level topology unit 35 G3Between; One end of first capacitor C 1 is connected to first inductance L 1 and the first AC load v G1Common port, an end of second capacitor C 2 is connected to second inductance L 2 and the second AC load v G2Common port, an end of the 3rd capacitor C 3 is connected to the 3rd inductance L 3 and the 3rd AC load v G3Common port, and the other end of the other end of first capacitor C 1, second capacitor C 2 is connected with the other end of the 3rd capacitor C 3.
Phase three-wire three four electrical level inverters disclosed by the invention are compared with diode clamp type phase three-wire three four electrical level inverters of the prior art; All reduced the use of four diodes in each four level topology unit; Compare with striding capacitance type phase three-wire three four electrical level inverters of the prior art; Reduced the use of 3 electric capacity, therefore, phase three-wire three four electrical level inverters disclosed by the invention have reduced the quantity of semiconductor device in the inverter; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
Referring to Figure 14, Figure 14 is the topological diagram of a kind of three-phase and four-line four electrical level inverters disclosed by the invention.
These three-phase and four-line four electrical level inverters comprise electric capacity string the 32, the 1 level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or four level topology unit 36.Wherein:
Electric capacity string 32 is in series by first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3 successively.In working order, the anode of DC power supply 31 is connected to the negative terminal of DC power supply 31 successively through first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.
The one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or four level topology unit 36 are disclosed any the four level topology unit of preamble of the present invention, the structure of the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or four level topology unit 36 and consistent with annexation between the electric capacity string 32.
Concrete; First end of first switching tube in the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or the four level topology unit 36 all is connected to the anode of DC power supply 31; Second end of the 6th switching tube in the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or the four level topology unit 36 all is connected to the negative terminal of DC power supply 31; Second end of the second switch pipe in the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or the four level topology unit 36 all is connected to the common port of first capacitor C 1 and second capacitor C 2; First end of the 5th switching tube in the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or the four level topology unit 36 all is connected to the common port of second capacitor C 2 and the 3rd capacitor C 3, and the ac output end of the one or four level topology unit the 33, the 24 level topology unit the 34, the 34 level topology unit 35 and the four or four level topology unit 36 is respectively four ac output ends of three-phase and four-line four electrical level inverters.
Need to prove; Four operation modes that each four level topology unit has in three-phase and four-line four electrical level inverters shown in Figure 14; And the conducting sequential of four six switching tubes in the level topology unit is all consistent with four level topology unit shown in Figure 3, repeats no more at this.Simultaneously; In three-phase and four-line four electrical level inverters shown in Figure 14; The phase place of sine wave of phase place, drive signal that the phase place and being used to of sine wave that is used to produce the drive signal of the three or four level topology unit 35 produces the four or four level topology unit 36 of sine wave that is used to produce the drive signal of the two or four level topology unit 34 differs 120 ° successively, and the phase place of sine wave that is used to produce the drive signal of the one or four level topology unit 33 is set according to the practical application scene.
When the present invention's three-phase and four-line four electrical level inverters shown in Figure 14 in use, the ac output end AC of the two or four level topology unit 34 is connected to the first AC load v G1An end, the ac output end AC of the three or four level topology unit 35 is connected to the second AC load v G2An end, the ac output end AC of the four or four level topology unit 36 is connected to the 3rd AC load v G3An end, the ac output end AC of the one or four level topology unit 33 is connected to the first AC load v respectively G1An end, the second AC load v G2An end and the 3rd AC load v G3An end, and, the first AC load v G1The other end, the second AC load v G2The other end and the 3rd AC load v G3The other end link together, shown in figure 15.
In addition, in three-phase and four-line four electrical level inverters, filter circuit can also be set, referring to Figure 15.
This filter circuit comprises first inductance L 1, second inductance L 2, the 3rd inductance L 3, first capacitor C 1, second capacitor C 2 and the 3rd capacitor C 3.
Wherein, first inductance L 1 is series at the ac output end AC and the first AC load v of the two or four level topology unit 34 G1Between; Second inductance L 2 is series at the ac output end AC and the second AC load v of the three or four level topology unit 35 G2Between; The 3rd inductance L 3 is series at the ac output end AC and the 3rd AC load v of the four or four level topology unit 36 G3Between; One end of first capacitor C 1 is connected to first inductance L 1 and the first AC load v G1Common port, an end of second capacitor C 2 is connected to second inductance L 2 and the second AC load v G2Common port, an end of the 3rd capacitor C 3 is connected to the 3rd inductance L 3 and the 3rd AC load v G3Common port, and the other end of the other end of first capacitor C 1, second capacitor C 2 and the other end of the 3rd capacitor C 3 are connected to the ac output end AC of the one or four level topology unit 33.
Three-phase and four-line four electrical level inverters disclosed by the invention are compared with diode clamp type three-phase and four-line four electrical level inverters of the prior art; All reduced the use of four diodes in each four level topology unit; Compare with striding capacitance type three-phase and four-line four electrical level inverters of the prior art; Reduced the use of 3 electric capacity, therefore, the embodiment of the invention one disclosed three-phase and four-line four electrical level inverters have reduced the quantity of semiconductor device in the inverter; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
To sum up; Four electrical level inverters disclosed by the invention can be single-phase full bridge system, three-phase three-wire system and three-phase four-wire system, compare with diode clamp type four electrical level inverters of identical standard; All reduced the use of four diodes in each four level topology unit; Compare with striding capacitance type four electrical level inverters of identical standard, reduced the use of 3 electric capacity, therefore four electrical level inverters of various standards disclosed by the invention have all reduced the quantity of semiconductor device in the inverter; Thereby effectively reduce inverter cost, simplified the structure of inverter, thereby reduced encapsulation difficulty.
The invention also discloses a kind of four level DCs and exchange conversion chip, referring to Fig. 9.Portion is packaged with one four level topology unit within it; This four level topology unit is that above-mentioned disclosed any one the four level topology unit of the application (describe referring to preamble by concrete structure; Repeat no more at this); This four level DC exchanges conversion chip and also comprises five exits, and these five exits are respectively common port, first end of first switching tube, second end of second switch pipe, first end of the 5th switching tube and second end of the 6th switching tube of first end of second end and the 4th switching tube of the 3rd switching tube.
Each embodiment adopts the mode of going forward one by one to describe in this specification, and what each embodiment stressed all is and the difference of other embodiment that identical similar part is mutually referring to getting final product between each embodiment.For the disclosed device of embodiment, because it is corresponding with the embodiment disclosed method, so description is fairly simple, relevant part is partly explained referring to method and is got final product.
To the above-mentioned explanation of the disclosed embodiments, make this area professional and technical personnel can realize or use the present invention.Multiple modification to these embodiment will be conspicuous concerning those skilled in the art, and defined General Principle can realize under the situation that does not break away from the spirit or scope of the present invention in other embodiments among this paper.Therefore, the present invention will can not be restricted to these embodiment shown in this paper, but will meet and principle disclosed herein and features of novelty the wideest corresponding to scope.

Claims (10)

1. a level topology unit is applied to it is characterized in that in four electrical level inverters, comprises first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube;
Said first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube be diode of reverse parallel connection respectively;
The anode of DC power supply is connected to the negative terminal of said DC power supply successively through first electric capacity, second electric capacity and the 3rd electric capacity; First end of said first switching tube is connected with the anode of said DC power supply, second end is connected with first end of said the 3rd switching tube; First end of said the 4th switching tube is connected with second end of said the 3rd switching tube, second end is connected with first end of said the 6th switching tube; Second end of said the 6th switching tube is connected with the negative terminal of said DC power supply; First end of said second switch pipe is connected with second end of said first switching tube, second end is connected with second end of said first electric capacity; First end of said the 5th switching tube is connected with first end of said the 3rd electric capacity, second end is connected with second end of said the 4th switching tube, and the common port of second end of said the 3rd switching tube and first end of the 4th switching tube is an ac output end.
2. four level topology unit according to claim 1 is characterized in that, said four level topology unit comprise four operation modes, are respectively:
First operation mode, said first switching tube and the 3rd switching tube conducting, rest switch Guan Jun ends;
Second operation mode, said second switch pipe and the 3rd switching tube conducting, rest switch Guan Jun ends;
The 3rd operation mode, said the 4th switching tube and the 5th switching tube conducting, rest switch Guan Jun ends;
The 4th operation mode, said the 4th switching tube and the 6th switching tube conducting, rest switch Guan Jun ends.
3. four level topology unit according to claim 2; It is characterized in that; The drive signal of said first switching tube, second switch pipe, the 3rd switching tube, the 4th switching tube, the 5th switching tube and the 6th switching tube is confirmed with first triangular wave and/or second triangular wave through relatively more sinusoidal wave; Said first triangular wave has identical frequency and amplitude with second triangular wave, and the trough of said first triangular wave equals the crest of said second triangular wave;
The drive signal of said first switching tube compares generation by said sine wave and said first triangular wave, when the said first switching tube conducting during greater than said first triangular wave of said sine wave, otherwise ends;
The drive signal of said second switch pipe compares generation by said sine wave and said first triangular wave, when the said second switch pipe conducting during less than said first triangular wave of said sine wave, otherwise ends;
The drive signal of said the 3rd switching tube compares generation by said sine wave and said second triangular wave; In the positive half period of said sine wave; When said the 3rd switching tube conducting during of said sine wave, otherwise end, in the negative half-cycle of said sine wave greater than said second triangular wave; When said the 3rd switching tube conducting during less than said second triangular wave of the backward-wave of said sine wave, otherwise end;
The drive signal of said the 4th switching tube compares generation by said sine wave and said second triangular wave; In the positive half period of said sine wave; When said the 4th switching tube conducting during of said sine wave, otherwise end, in the negative half-cycle of said sine wave less than said second triangular wave; When said the 4th switching tube conducting during greater than said second triangular wave of the backward-wave of said sine wave, otherwise end;
The drive signal of said the 5th switching tube compares generation by the backward-wave and said first triangular wave of said sine wave, when said the 5th switching tube conducting during less than said first triangular wave of the backward-wave of said sine wave, otherwise ends;
The drive signal of said the 6th switching tube compares generation by the backward-wave and said first triangular wave of said sine wave, when said the 6th switching tube conducting during greater than said first triangular wave of the backward-wave of said sine wave, otherwise ends.
4. single-phase full bridge four electrical level inverters is characterized in that, comprise electric capacity string, the one or four level topology unit and the two or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit and the two or four level topology unit are each described four level topology unit of claim 1 to 3; First end of first switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit and the two or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit and the two or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit and the two or four level topology unit is respectively as two ac output ends of said single-phase full bridge four electrical level inverters;
The phase place and being used to that is used to produce the sine wave of said the one or four level topology unit drive signal produces 180 ° of the phase phasic differences of the sine wave of said the two or four level topology unit drive signal.
5. single-phase full bridge four electrical level inverters according to claim 4 is characterized in that:
The ac output end of said the one or four level topology unit is connected to an end of an AC load, and the ac output end of said the two or four level topology unit is connected to the other end of said AC load;
Also comprise filter circuit in said single-phase full bridge four electrical level inverters, said filter circuit comprises first inductance, second inductance and electric capacity; Said first inductance is series between the ac output end and said AC load of said the one or four level topology unit; Said second inductance is series between the ac output end and said AC load of said the two or four level topology unit; Said electric capacity is parallel to said AC load two ends.
6. phase three-wire three four electrical level inverters is characterized in that, comprise electric capacity string, the one or four level topology unit, the two or four level topology unit and the three or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit, the two or four level topology unit and the three or four level topology unit are each described four level topology unit of claim 1 to 3; First end of first switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit, the two or four level topology unit and the three or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit, the two or four level topology unit and the three or four level topology unit is respectively as three ac output ends of said phase three-wire three four electrical level inverters;
Be used to produce the phase place that the phase place of the sine wave of said the one or four level topology unit drive signal, the phase place and being used to that is used to produce the sine wave of said the two or four level topology unit drive signal produce the sine wave of said the three or four level topology unit drive signal and differ 120 ° successively.
7. phase three-wire three four electrical level inverters according to claim 6 is characterized in that:
The ac output end of said the one or four level topology unit is connected to an end of first AC load; The ac output end of said the two or four level topology unit is connected to an end of second AC load; The ac output end of said the three or four level topology unit is connected to an end of the 3rd AC load, and the other end of the other end of said first AC load, said second AC load is connected with the other end of said the 3rd AC load;
Also comprise filter circuit in said phase three-wire three four electrical level inverters, said filter circuit comprises first inductance, second inductance, the 3rd inductance, first electric capacity, second electric capacity and the 3rd electric capacity; Said first inductance is series between the ac output end and said first AC load of said the one or four level topology unit; Said second inductance is series between the ac output end and said second AC load of said the two or four level topology unit; Said the 3rd inductance is series between the ac output end and said the 3rd AC load of said the three or four level topology unit; One end of said first electric capacity is connected to the common port of said first inductance and first AC load; One end of said second electric capacity is connected to the common port of said second inductance and second AC load; One end of said the 3rd electric capacity is connected to the common port of said the 3rd inductance and the 3rd AC load, and the other end of the other end of said first electric capacity, said second electric capacity is connected with the other end of said the 3rd electric capacity.
8. three-phase and four-line four electrical level inverters is characterized in that, comprise electric capacity string, the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit;
Said electric capacity string is in series by first electric capacity, second electric capacity and the 3rd electric capacity successively, and the anode of DC power supply is connected to the negative terminal of said DC power supply successively through said first electric capacity, second electric capacity and the 3rd electric capacity;
Said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit are each described four level topology unit of claim 1 to 3; First end of first switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the anode of said DC power supply; Second end of the 6th switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the negative terminal of said DC power supply; Second end of the second switch pipe in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the common port of said first electric capacity and second electric capacity; First end of the 5th switching tube in said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or the four level topology unit all is connected to the common port of said second electric capacity and the 3rd electric capacity, and the ac output end of said the one or four level topology unit, the two or four level topology unit, the three or four level topology unit and the four or four level topology unit is respectively four ac output ends of said three-phase and four-line four electrical level inverters;
Be used to produce the phase place that the phase place of the sine wave of the two or four level topology unit drive signal, the phase place and being used to that is used to produce the sine wave of the three or four level topology unit drive signal produce the sine wave of the four or four level topology unit drive signal and differ 120 ° successively.
9. three-phase and four-line four electrical level inverters according to claim 8 is characterized in that:
The ac output end of said the two or four level topology unit is connected to an end of first AC load; The ac output end of said the three or four level topology unit is connected to an end of second AC load; The ac output end of said the four or four level topology unit is connected to an end of the 3rd AC load; The ac output end of said the one or four level topology unit is connected to an end of an end of said first AC load, said second AC load and an end of the 3rd AC load respectively, and the other end of the other end of said first AC load, said second AC load is connected with the other end of said the 3rd AC load;
Also comprise filter circuit in said three-phase and four-line four electrical level inverters, said filter circuit comprises first inductance, second inductance, the 3rd inductance, first electric capacity, second electric capacity and the 3rd electric capacity; Said first inductance is series between the ac output end and said first AC load of said the two or four level topology unit; Said second inductance is series between the ac output end and said second AC load of said the three or four level topology unit; Said the 3rd inductance is series between the ac output end and said the 3rd AC load of said the four or four level topology unit; One end of said first electric capacity is connected to the common port of said first inductance and first AC load; One end of said second electric capacity is connected to the common port of said second inductance and second AC load; One end of said the 3rd electric capacity is connected to the common port of said the 3rd inductance and the 3rd AC load, and the other end of the other end of said first electric capacity, said second electric capacity and the other end of said the 3rd electric capacity are connected to the ac output end of said the one or four level topology unit.
10. a level DC exchanges conversion chip; It is characterized in that; Comprise each described four level topology unit in the claim 1 to 3; Also comprise five exits, said five exits are respectively common port, first end of first switching tube, second end of second switch pipe, first end of the 5th switching tube and second end of the 6th switching tube of first end of second end and the 4th switching tube of the 3rd switching tube.
CN201210038748.1A 2012-02-20 2012-02-20 Four-level topological unit and application circuit thereof Active CN102594187B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201210038748.1A CN102594187B (en) 2012-02-20 2012-02-20 Four-level topological unit and application circuit thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201210038748.1A CN102594187B (en) 2012-02-20 2012-02-20 Four-level topological unit and application circuit thereof

Publications (2)

Publication Number Publication Date
CN102594187A true CN102594187A (en) 2012-07-18
CN102594187B CN102594187B (en) 2014-06-25

Family

ID=46482476

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201210038748.1A Active CN102594187B (en) 2012-02-20 2012-02-20 Four-level topological unit and application circuit thereof

Country Status (1)

Country Link
CN (1) CN102594187B (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102761286A (en) * 2012-07-23 2012-10-31 阳光电源股份有限公司 Four-level inverter topological unit and four-level inverter
CN102769402A (en) * 2012-07-31 2012-11-07 阳光电源股份有限公司 Inverting unit and five-level inverter with same
CN102769404A (en) * 2012-07-23 2012-11-07 阳光电源股份有限公司 Four-level inversion topological unit and four-level inverter
CN102780411A (en) * 2012-07-31 2012-11-14 阳光电源股份有限公司 Inversion unit and five-level inverter with same
CN105048841A (en) * 2015-07-13 2015-11-11 中国电子科技集团公司第十研究所 Three-phase multi-level inverter
CN108322078A (en) * 2018-05-03 2018-07-24 易事特集团股份有限公司 Five level topology units and five level AC/DC convertors
CN108322080A (en) * 2018-05-03 2018-07-24 易事特集团股份有限公司 Five level topology units and five level AC/DC convertors
CN108631669A (en) * 2018-04-26 2018-10-09 国网浙江省电力有限公司电力科学研究院 A kind of three level DC translation circuit that neutral point voltage is controllable and its control method
CN109660135A (en) * 2019-01-17 2019-04-19 清华大学 Four level rectifying circuits
CN110277927A (en) * 2019-06-21 2019-09-24 东北大学 A kind of accumulation energy type Multilevel Inverters are topological and battery charge state regulates and controls method
CN110311583A (en) * 2019-08-06 2019-10-08 东北大学 A kind of four level circuit topological structures for power conversion system

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1406409A (en) * 2000-02-28 2003-03-26 株式会社安川电机 Method for controlling PWM pulse
JP4599959B2 (en) * 2004-09-17 2010-12-15 富士電機ホールディングス株式会社 Multi-level converter and control method thereof

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1406409A (en) * 2000-02-28 2003-03-26 株式会社安川电机 Method for controlling PWM pulse
JP4599959B2 (en) * 2004-09-17 2010-12-15 富士電機ホールディングス株式会社 Multi-level converter and control method thereof

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102769404A (en) * 2012-07-23 2012-11-07 阳光电源股份有限公司 Four-level inversion topological unit and four-level inverter
CN102761286B (en) * 2012-07-23 2014-12-03 阳光电源股份有限公司 Four-level inverter topological unit and four-level inverter
CN102761286A (en) * 2012-07-23 2012-10-31 阳光电源股份有限公司 Four-level inverter topological unit and four-level inverter
CN102769402A (en) * 2012-07-31 2012-11-07 阳光电源股份有限公司 Inverting unit and five-level inverter with same
CN102780411A (en) * 2012-07-31 2012-11-14 阳光电源股份有限公司 Inversion unit and five-level inverter with same
CN102780411B (en) * 2012-07-31 2015-06-24 阳光电源股份有限公司 Inversion unit and five-level inverter with same
CN105048841A (en) * 2015-07-13 2015-11-11 中国电子科技集团公司第十研究所 Three-phase multi-level inverter
CN108631669A (en) * 2018-04-26 2018-10-09 国网浙江省电力有限公司电力科学研究院 A kind of three level DC translation circuit that neutral point voltage is controllable and its control method
CN108631669B (en) * 2018-04-26 2024-03-19 国网浙江省电力有限公司电力科学研究院 Three-level direct current conversion circuit with controllable neutral point voltage and control method thereof
CN108322080A (en) * 2018-05-03 2018-07-24 易事特集团股份有限公司 Five level topology units and five level AC/DC convertors
CN108322080B (en) * 2018-05-03 2023-10-03 易事特集团股份有限公司 Five-level topological unit and five-level alternating-current-direct-current converter
CN108322078B (en) * 2018-05-03 2023-10-03 易事特集团股份有限公司 Five-level topological unit and five-level alternating-current-direct-current converter
CN108322078A (en) * 2018-05-03 2018-07-24 易事特集团股份有限公司 Five level topology units and five level AC/DC convertors
CN109660135A (en) * 2019-01-17 2019-04-19 清华大学 Four level rectifying circuits
CN110277927A (en) * 2019-06-21 2019-09-24 东北大学 A kind of accumulation energy type Multilevel Inverters are topological and battery charge state regulates and controls method
CN110277927B (en) * 2019-06-21 2020-11-06 东北大学 Energy storage type multi-level converter topology and battery charge state regulation method
CN110311583A (en) * 2019-08-06 2019-10-08 东北大学 A kind of four level circuit topological structures for power conversion system

Also Published As

Publication number Publication date
CN102594187B (en) 2014-06-25

Similar Documents

Publication Publication Date Title
CN102594187B (en) Four-level topological unit and application circuit thereof
CN106655853B (en) A kind of three-level inverter
CN102427304B (en) Single-phase half-bridge five-level inverter and application circuit thereof
CN102594185B (en) Four-level topology unit and application circuit thereof
CN102624267B (en) Inverter and application circuit in three-phase system
CN102522913A (en) Hybrid multi-level current transformation topology based on H full-bridge subunit and control method of hybrid multi-level current transformation topology
CN105226978A (en) A kind of five-electrical level inverter and application circuit thereof
CN102594188B (en) Four-level topological unit and application circuit of four-level topological unit
CN102594182A (en) Multilevel inversion topological unit and multilevel inverter
CN102769404B (en) Four-level inversion topological unit and four-level inverter
CN104617803A (en) Multi-level converter submodule as well as inverter circuit and MMC topology both manufactured from such submodule
CN102664514B (en) Switch tube unit, five-level inverters and power generation system with same
CN102427308A (en) Single-phase half-bridge five-level inverter and application circuit thereof
CN102195507A (en) Transformer-less grid-connected inverting circuit
CN102437761B (en) Single-phase full bridge three-level inverter and three-phase three-level inverter
CN102437769B (en) Single-phase semi-bridge five-electrical level inverter and its application circuit
CN102624268B (en) Inverter and application circuit in three-phase system
CN102570881B (en) Four-level topology unit and application circuit thereof
CN102594186B (en) Four-level topological unit and application circuits thereof
CN102427305B (en) Single-phase half-bridge five-level inverter and application circuit thereof
CN203119788U (en) Three-level inversion unit and photovoltaic inverter
CN102761286B (en) Four-level inverter topological unit and four-level inverter
CN102801348A (en) Three-phase five-level inverter
CN104410309A (en) Five-level voltage source type converting device
CN102710161B (en) Switching tube unit, inverter and generating system with inverter

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant