CN101093519A - 用于在ic制造中提高成品率的方法和服务 - Google Patents
用于在ic制造中提高成品率的方法和服务 Download PDFInfo
- Publication number
- CN101093519A CN101093519A CNA2007101055228A CN200710105522A CN101093519A CN 101093519 A CN101093519 A CN 101093519A CN A2007101055228 A CNA2007101055228 A CN A2007101055228A CN 200710105522 A CN200710105522 A CN 200710105522A CN 101093519 A CN101093519 A CN 101093519A
- Authority
- CN
- China
- Prior art keywords
- critical area
- change
- layout
- design
- value
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (29)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/424,922 | 2006-06-19 | ||
US11/424,922 US7503020B2 (en) | 2006-06-19 | 2006-06-19 | IC layout optimization to improve yield |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101093519A true CN101093519A (zh) | 2007-12-26 |
CN100583103C CN100583103C (zh) | 2010-01-20 |
Family
ID=38862961
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN200710105522A Expired - Fee Related CN100583103C (zh) | 2006-06-19 | 2007-05-24 | 用于在ic制造中提高成品率的方法和服务 |
Country Status (3)
Country | Link |
---|---|
US (2) | US7503020B2 (zh) |
CN (1) | CN100583103C (zh) |
TW (1) | TW200821887A (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104216349A (zh) * | 2013-05-31 | 2014-12-17 | 三星Sds株式会社 | 利用制造设备的传感器数据的成品率分析系统及方法 |
WO2023011243A1 (en) * | 2021-08-06 | 2023-02-09 | International Business Machines Corporation | Region-based layout routing |
Families Citing this family (70)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7143371B2 (en) * | 2004-04-27 | 2006-11-28 | International Business Machines Corporation | Critical area computation of composite fault mechanisms using voronoi diagrams |
US7703067B2 (en) * | 2006-03-31 | 2010-04-20 | Synopsys, Inc. | Range pattern definition of susceptibility of layout regions to fabrication issues |
US7503029B2 (en) * | 2006-03-31 | 2009-03-10 | Synopsys, Inc. | Identifying layout regions susceptible to fabrication issues by using range patterns |
US7487476B2 (en) * | 2006-04-11 | 2009-02-03 | International Business Machines Corporation | Method for computing the sensitivity of a VLSI design to both random and systematic defects using a critical area analysis tool |
US7721235B1 (en) * | 2006-06-28 | 2010-05-18 | Cadence Design Systems, Inc. | Method and system for implementing edge optimization on an integrated circuit design |
US8347239B2 (en) * | 2006-06-30 | 2013-01-01 | Synopsys, Inc. | Fast lithography compliance check for place and route optimization |
US8302036B2 (en) * | 2007-01-05 | 2012-10-30 | Freescale Semiconductor, Inc. | Method and apparatus for designing an integrated circuit |
US7725845B1 (en) | 2007-02-24 | 2010-05-25 | Cadence Design Systems, Inc. | System and method for layout optimization using model-based verification |
US7689948B1 (en) * | 2007-02-24 | 2010-03-30 | Cadence Design Systems, Inc. | System and method for model-based scoring and yield prediction |
US7707528B1 (en) | 2007-02-24 | 2010-04-27 | Cadence Design Systems, Inc. | System and method for performing verification based upon both rules and models |
US8799831B2 (en) * | 2007-05-24 | 2014-08-05 | Applied Materials, Inc. | Inline defect analysis for sampling and SPC |
US8924904B2 (en) * | 2007-05-24 | 2014-12-30 | Applied Materials, Inc. | Method and apparatus for determining factors for design consideration in yield analysis |
US8031704B2 (en) | 2007-10-22 | 2011-10-04 | Infinera Corporation | Network planning and optimization of equipment deployment |
US8421162B2 (en) | 2009-09-30 | 2013-04-16 | Suvolta, Inc. | Advanced transistors with punch through suppression |
US20110079861A1 (en) * | 2009-09-30 | 2011-04-07 | Lucian Shifren | Advanced Transistors with Threshold Voltage Set Dopant Structures |
US8273617B2 (en) | 2009-09-30 | 2012-09-25 | Suvolta, Inc. | Electronic devices and systems, and methods for making and using the same |
US8276102B2 (en) * | 2010-03-05 | 2012-09-25 | International Business Machines Corporation | Spatial correlation-based estimation of yield of integrated circuits |
US8530286B2 (en) | 2010-04-12 | 2013-09-10 | Suvolta, Inc. | Low power semiconductor transistor structure and method of fabrication thereof |
US8569128B2 (en) | 2010-06-21 | 2013-10-29 | Suvolta, Inc. | Semiconductor structure and method of fabrication thereof with mixed metal types |
US8759872B2 (en) | 2010-06-22 | 2014-06-24 | Suvolta, Inc. | Transistor with threshold voltage set notch and method of fabrication thereof |
US8404551B2 (en) | 2010-12-03 | 2013-03-26 | Suvolta, Inc. | Source/drain extension control for advanced transistors |
US8461875B1 (en) | 2011-02-18 | 2013-06-11 | Suvolta, Inc. | Digital circuits having improved transistors, and methods therefor |
US8525271B2 (en) | 2011-03-03 | 2013-09-03 | Suvolta, Inc. | Semiconductor structure with improved channel stack and method for fabrication thereof |
US8400219B2 (en) | 2011-03-24 | 2013-03-19 | Suvolta, Inc. | Analog circuits having improved transistors, and methods therefor |
US8748270B1 (en) | 2011-03-30 | 2014-06-10 | Suvolta, Inc. | Process for manufacturing an improved analog transistor |
US8999861B1 (en) | 2011-05-11 | 2015-04-07 | Suvolta, Inc. | Semiconductor structure with substitutional boron and method for fabrication thereof |
US8796048B1 (en) | 2011-05-11 | 2014-08-05 | Suvolta, Inc. | Monitoring and measurement of thin film layers |
US8811068B1 (en) | 2011-05-13 | 2014-08-19 | Suvolta, Inc. | Integrated circuit devices and methods |
US8569156B1 (en) | 2011-05-16 | 2013-10-29 | Suvolta, Inc. | Reducing or eliminating pre-amorphization in transistor manufacture |
US8735987B1 (en) | 2011-06-06 | 2014-05-27 | Suvolta, Inc. | CMOS gate stack structures and processes |
US8995204B2 (en) | 2011-06-23 | 2015-03-31 | Suvolta, Inc. | Circuit devices and methods having adjustable transistor body bias |
US8629016B1 (en) | 2011-07-26 | 2014-01-14 | Suvolta, Inc. | Multiple transistor types formed in a common epitaxial layer by differential out-diffusion from a doped underlayer |
WO2013022753A2 (en) | 2011-08-05 | 2013-02-14 | Suvolta, Inc. | Semiconductor devices having fin structures and fabrication methods thereof |
US8748986B1 (en) | 2011-08-05 | 2014-06-10 | Suvolta, Inc. | Electronic device with controlled threshold voltage |
US8614128B1 (en) | 2011-08-23 | 2013-12-24 | Suvolta, Inc. | CMOS structures and processes based on selective thinning |
US8645878B1 (en) | 2011-08-23 | 2014-02-04 | Suvolta, Inc. | Porting a circuit design from a first semiconductor process to a second semiconductor process |
US8713511B1 (en) | 2011-09-16 | 2014-04-29 | Suvolta, Inc. | Tools and methods for yield-aware semiconductor manufacturing process target generation |
US9236466B1 (en) | 2011-10-07 | 2016-01-12 | Mie Fujitsu Semiconductor Limited | Analog circuits having improved insulated gate transistors, and methods therefor |
US8895327B1 (en) | 2011-12-09 | 2014-11-25 | Suvolta, Inc. | Tipless transistors, short-tip transistors, and methods and circuits therefor |
US8819603B1 (en) | 2011-12-15 | 2014-08-26 | Suvolta, Inc. | Memory circuits and methods of making and designing the same |
US8883600B1 (en) | 2011-12-22 | 2014-11-11 | Suvolta, Inc. | Transistor having reduced junction leakage and methods of forming thereof |
US8599623B1 (en) | 2011-12-23 | 2013-12-03 | Suvolta, Inc. | Circuits and methods for measuring circuit elements in an integrated circuit device |
US8877619B1 (en) | 2012-01-23 | 2014-11-04 | Suvolta, Inc. | Process for manufacture of integrated circuits with different channel doping transistor architectures and devices therefrom |
US8970289B1 (en) | 2012-01-23 | 2015-03-03 | Suvolta, Inc. | Circuits and devices for generating bi-directional body bias voltages, and methods therefor |
US9093550B1 (en) | 2012-01-31 | 2015-07-28 | Mie Fujitsu Semiconductor Limited | Integrated circuits having a plurality of high-K metal gate FETs with various combinations of channel foundation structure and gate stack structure and methods of making same |
US9378325B2 (en) | 2012-02-23 | 2016-06-28 | Freescale Semiconductor, Inc. | Method and apparatus for performing integrated circuit layout verification |
US9406567B1 (en) | 2012-02-28 | 2016-08-02 | Mie Fujitsu Semiconductor Limited | Method for fabricating multiple transistor devices on a substrate with varying threshold voltages |
US8863064B1 (en) | 2012-03-23 | 2014-10-14 | Suvolta, Inc. | SRAM cell layout structure and devices therefrom |
US9299698B2 (en) | 2012-06-27 | 2016-03-29 | Mie Fujitsu Semiconductor Limited | Semiconductor structure with multiple transistors having various threshold voltages |
US8637955B1 (en) | 2012-08-31 | 2014-01-28 | Suvolta, Inc. | Semiconductor structure with reduced junction leakage and method of fabrication thereof |
US9112057B1 (en) | 2012-09-18 | 2015-08-18 | Mie Fujitsu Semiconductor Limited | Semiconductor devices with dopant migration suppression and method of fabrication thereof |
US9041126B2 (en) | 2012-09-21 | 2015-05-26 | Mie Fujitsu Semiconductor Limited | Deeply depleted MOS transistors having a screening layer and methods thereof |
US9431068B2 (en) | 2012-10-31 | 2016-08-30 | Mie Fujitsu Semiconductor Limited | Dynamic random access memory (DRAM) with low variation transistor peripheral circuits |
US8816754B1 (en) | 2012-11-02 | 2014-08-26 | Suvolta, Inc. | Body bias circuits and methods |
US9093997B1 (en) | 2012-11-15 | 2015-07-28 | Mie Fujitsu Semiconductor Limited | Slew based process and bias monitors and related methods |
US9070477B1 (en) | 2012-12-12 | 2015-06-30 | Mie Fujitsu Semiconductor Limited | Bit interleaved low voltage static random access memory (SRAM) and related methods |
US9112484B1 (en) | 2012-12-20 | 2015-08-18 | Mie Fujitsu Semiconductor Limited | Integrated circuit process and bias monitors and related methods |
US9268885B1 (en) | 2013-02-28 | 2016-02-23 | Mie Fujitsu Semiconductor Limited | Integrated circuit device methods and models with predicted device metric variations |
US9299801B1 (en) | 2013-03-14 | 2016-03-29 | Mie Fujitsu Semiconductor Limited | Method for fabricating a transistor device with a tuned dopant profile |
US9043742B1 (en) | 2013-03-15 | 2015-05-26 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for implementing physical design using force models with custom connectivity |
US9141743B1 (en) | 2013-03-15 | 2015-09-22 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for providing evolving information in generating a physical design with custom connectivity using force models and design space decomposition |
US9098667B1 (en) | 2013-03-15 | 2015-08-04 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for implementing physical designs with force directed placement or floorplanning and layout decomposition |
US8918751B1 (en) * | 2013-03-15 | 2014-12-23 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for implementing physical design decomposition with custom connectivity |
US9501600B2 (en) | 2013-05-02 | 2016-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Standard cells for predetermined function having different types of layout |
US9478571B1 (en) | 2013-05-24 | 2016-10-25 | Mie Fujitsu Semiconductor Limited | Buried channel deeply depleted channel transistor |
TWI471751B (zh) * | 2013-05-24 | 2015-02-01 | Univ Nat Taiwan | Ic設計之自動佈置系統及其方法 |
US9710006B2 (en) | 2014-07-25 | 2017-07-18 | Mie Fujitsu Semiconductor Limited | Power up body bias circuits and methods |
US9319013B2 (en) | 2014-08-19 | 2016-04-19 | Mie Fujitsu Semiconductor Limited | Operational amplifier input offset correction with transistor threshold voltage adjustment |
US10339240B2 (en) * | 2015-12-11 | 2019-07-02 | ProPlus Design Solutions, Inc. | Adaptive high sigma yield prediction |
US10628544B2 (en) | 2017-09-25 | 2020-04-21 | International Business Machines Corporation | Optimizing integrated circuit designs based on interactions between multiple integration design rules |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3351651B2 (ja) * | 1995-04-07 | 2002-12-03 | 富士通株式会社 | 会話型回路設計装置 |
US6178539B1 (en) * | 1998-09-17 | 2001-01-23 | International Business Machines Corporation | Method and system for determining critical area for circuit layouts using voronoi diagrams |
US6317859B1 (en) * | 1999-06-09 | 2001-11-13 | International Business Machines Corporation | Method and system for determining critical area for circuit layouts |
JP3811649B2 (ja) * | 1999-11-18 | 2006-08-23 | ピー・デイ・エフ ソリユーシヨンズ インコーポレイテツド | 論理特徴付けビヒクルを使用した製品歩留り予測のためのシステムおよび方法 |
US6948141B1 (en) * | 2001-10-25 | 2005-09-20 | Kla-Tencor Technologies Corporation | Apparatus and methods for determining critical area of semiconductor design data |
US6918101B1 (en) * | 2001-10-25 | 2005-07-12 | Kla -Tencor Technologies Corporation | Apparatus and methods for determining critical area of semiconductor design data |
DE10248116B3 (de) * | 2002-10-07 | 2004-04-15 | Hüttlin, Herbert, Dr.h.c. | Vorrichtung zum Behandeln von partikelförmigem Gut mit einer Höhenverstellvorrichtung |
JP4279782B2 (ja) * | 2002-10-10 | 2009-06-17 | 富士通株式会社 | レイアウト方法及び装置並びにそのプログラム及び記録媒体 |
US7313508B2 (en) * | 2002-12-27 | 2007-12-25 | Lsi Corporation | Process window compliant corrections of design layout |
US7055113B2 (en) * | 2002-12-31 | 2006-05-30 | Lsi Logic Corporation | Simplified process to design integrated circuits |
US6973637B2 (en) * | 2003-05-12 | 2005-12-06 | Agere Systems Inc. | Process for the selective control of feature size in lithographic processing |
US6986109B2 (en) * | 2003-05-15 | 2006-01-10 | International Business Machines Corporation | Practical method for hierarchical-preserving layout optimization of integrated circuit layout |
US7318214B1 (en) * | 2003-06-19 | 2008-01-08 | Invarium, Inc. | System and method for reducing patterning variability in integrated circuit manufacturing through mask layout corrections |
US7356784B1 (en) * | 2003-12-05 | 2008-04-08 | Cadence Design Systems, Inc. | Integrated synthesis placement and routing for integrated circuits |
US7260790B2 (en) * | 2004-04-27 | 2007-08-21 | International Business Machines Corporation | Integrated circuit yield enhancement using Voronoi diagrams |
WO2005111874A2 (en) * | 2004-05-07 | 2005-11-24 | Mentor Graphics Corporation | Integrated circuit layout design methodology with process variation bands |
-
2006
- 2006-06-19 US US11/424,922 patent/US7503020B2/en not_active Expired - Fee Related
-
2007
- 2007-05-24 CN CN200710105522A patent/CN100583103C/zh not_active Expired - Fee Related
- 2007-06-15 TW TW096121824A patent/TW200821887A/zh unknown
-
2008
- 2008-12-23 US US12/342,353 patent/US7818694B2/en not_active Expired - Fee Related
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104216349A (zh) * | 2013-05-31 | 2014-12-17 | 三星Sds株式会社 | 利用制造设备的传感器数据的成品率分析系统及方法 |
WO2023011243A1 (en) * | 2021-08-06 | 2023-02-09 | International Business Machines Corporation | Region-based layout routing |
US11829697B2 (en) | 2021-08-06 | 2023-11-28 | International Business Machines Corporation | Region-based layout routing |
GB2621521A (en) * | 2021-08-06 | 2024-02-14 | Ibm | Region-based layout routing |
GB2621521B (en) * | 2021-08-06 | 2024-07-17 | Ibm | Region-based layout routing |
Also Published As
Publication number | Publication date |
---|---|
US20070294648A1 (en) | 2007-12-20 |
CN100583103C (zh) | 2010-01-20 |
US20090100386A1 (en) | 2009-04-16 |
TW200821887A (en) | 2008-05-16 |
US7503020B2 (en) | 2009-03-10 |
US7818694B2 (en) | 2010-10-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100583103C (zh) | 用于在ic制造中提高成品率的方法和服务 | |
US5818729A (en) | Method and system for placing cells using quadratic placement and a spanning tree model | |
US7624367B2 (en) | Method and system for routing | |
US20090182538A1 (en) | Multi-objective optimum design support device using mathematical process technique, its method and program | |
Nam et al. | A fast hierarchical quadratic placement algorithm | |
CN101615218A (zh) | 多目标优化设计改进支持设备及其方法和存储介质 | |
CN111597768B (zh) | 用于构建版图图案集的方法、设备和计算机可读存储介质 | |
US9032346B2 (en) | Method and apparatus for creating and managing waiver descriptions for design verification | |
KR102582665B1 (ko) | 집적 회로의 패턴들을 평가하는 시스템 및 방법 | |
US20090089722A1 (en) | Method and System for Mapping Source Elements to Destination Elements as Interconnect Routing Assignments | |
CN112149379A (zh) | 用于仿真集成电路的方法和设备以及计算机可读介质 | |
CN104063559A (zh) | 大规模集成电路分布计算的布局合法化方法及其系统 | |
US7908579B2 (en) | Method and mechanism for extraction and recognition of polygons in an IC design | |
US7886243B1 (en) | System and method for using rules-based analysis to enhance models-based analysis | |
Brugger et al. | Hyper: A runtime reconfigurable architecture for monte carlo option pricing in the heston model | |
CN101515304B (zh) | 使用数学处理技术的多目标最佳设计辅助装置、方法和程序 | |
US9015645B1 (en) | Hierarchical electromigration analysis using intelligent connectivity | |
US20070220470A1 (en) | Automating optimal placement of macro-blocks in the design of an integrated circuit | |
Ono et al. | On structure and suboptimality in placement | |
EP4027271A1 (en) | Information processing apparatus, information processing method, and information processing program | |
Maynard et al. | Measurement and reduction of critical area using Voronoi diagrams | |
Li et al. | Net cluster: A net-reduction-based clustering preprocessing algorithm for partitioning and placement | |
CN114444185A (zh) | 原位标注的识别方法、装置及电子设备 | |
JP4789651B2 (ja) | シミュレーション装置、シミュレーションプログラム及びシミュレーション方法 | |
CN103714188A (zh) | 用于优化在晶片上制造的管芯数目的系统 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171107 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171107 Address after: American New York Patentee after: Core USA second LLC Address before: New York grams of Armand Patentee before: International Business Machines Corp. |
|
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171108 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171108 Address after: American New York Patentee after: Core USA second LLC Address before: New York grams of Armand Patentee before: International Business Machines Corp. |
|
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20100120 Termination date: 20190524 |