CA2978212C - Transmitting apparatus and transmitting method thereof - Google Patents

Transmitting apparatus and transmitting method thereof Download PDF

Info

Publication number
CA2978212C
CA2978212C CA2978212A CA2978212A CA2978212C CA 2978212 C CA2978212 C CA 2978212C CA 2978212 A CA2978212 A CA 2978212A CA 2978212 A CA2978212 A CA 2978212A CA 2978212 C CA2978212 C CA 2978212C
Authority
CA
Canada
Prior art keywords
bits
ldpc
mode
signaling
parity
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CA2978212A
Other languages
French (fr)
Other versions
CA2978212A1 (en
Inventor
Hong-Sil Jeong
Kyung-Joong Kim
Se-Ho Myung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority to CA3203973A priority Critical patent/CA3203973A1/en
Priority claimed from PCT/KR2016/002092 external-priority patent/WO2016140514A1/en
Publication of CA2978212A1 publication Critical patent/CA2978212A1/en
Application granted granted Critical
Publication of CA2978212C publication Critical patent/CA2978212C/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0057Block codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/11Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits using multiple parity bits
    • H03M13/1102Codes on graphs and decoding on graphs, e.g. low-density parity check [LDPC] codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0061Error detection codes

Abstract

Transmitting apparatus and transmitting method are provided. The transmitting method includes segmenting input bits into one or more blocks; encoding bits of the one or more blocks to generate parity bits based on a low density parity check (LDPC) code; in a first mode, performing a repetition on at least a part of the generated parity bits, and in a second mode, skipping the repetition. A first code rate of the LDPC code in the first mode and a second code rate of the LDPC code in the second mode are equal to each other. a first code length of the LDPC code in the first mode and a second code length of the LDPC code in the second mode are same, and a first segmentation reference value of the first mode is less than a second segmentation reference value of the second mode.

Description

TRANSMITTING APPARATUS AND TRANSMITTING METHOD
THEREOF
Technical Field Apparatuses and methods consistent with the exemplary embodiments relate to a transmitter and a segmentation method thereof, and more particularly, to a transmitter and a segmentation method thereof capable of segmenting signaling.
Background Art
[2] Broadcast communication services in information oriented society of the 21st century are entering an era of digitalization, multi-channelization, bandwidth broadening, and high quality. In particular, as a high definition digital television (TV) and portable broadcasting devices are widespread, digital broadcasting services have an increased demand for supporting various signal receiving schemes.
131 According to the demand, standard groups set up various standards to provide various services meeting the needs of users. Therefore, a method for providing better services to users with more excellent performance is required.
Disclosure Technical Problem [4] The exemplary embodiments of the inventive concept may overcome disadvantages of the related art signal transmitter and receiver and methods thereof.
However, these embodiments are not required to or may not overcome such disadvantages.
151 The exemplary embodiments provide a transmitter and a segmentation method thereof capable of segmenting information bits such that the number of segmented information bits is equal to or less than a specific number.
Solution to Problem [6] According to an aspect an exemplary embodiment, there is provided a transmitter which may include: a segmenter configured to segment infoimation bits into a plurality of blocks based on one of a plurality of preset reference values; an outer encoder configured to encode each of the plurality of blocks to generate first parity bits; and a Low Density Parity Check (LDPC) encoder configured to encode each of the plurality of blocks and the first parity bits to generate an LDPC codeword comprising second parity bits, wherein the one of the preset reference values is determined depending on at least one of a code rate used to encode each of the plurality of blocks and the first parity bits and whether to perform repetition of at least a part of the LDPC
codeword in the LDPC codeword. Each of the preset reference values may be a threshold which is a maximum number of bits of each of the blocks can have according to at least one of Date Recue/Date Received 2022-06-23 the code rate and the condition of repetition.
171 According to an aspect of another exemplary embodiment, there is provided a seg-mentation method of a transmitter which may include: segmenting information bits into a plurality of blocks based on one of a plurality of preset reference values;
encoding each of the plurality of blocks to generate first parity bits; and encoding each of the plurality of blocks and the first parity bits to generate a codeword including second parity bits, wherein the one of the preset reference values is determined depending on at least one of a code rate used to encode each of the plurality of blocks and the first parity bits and a condition of repetition of at least a part of the codeword in the codeword.
Advantageous Effects of Invention [8] As described above, according to various exemplary embodiments, the information bits may be segmented to be equal to or less than a specific number to satisfy a required performance for encoding the information bits.
Brief Description of Drawings 191 The above and/or other aspects of the inventive concept will be described herebelow with reference to the accompanying drawings, in which:
[10] FIG. 1 is a block diagram for describing a configuration of a transmitter, according to an exemplary embodiment;
[11] FIG. 2 is a diagram for describing a segmentation method, according to an exemplary embodiment;
[12] FIGs. 3 and 4 are diagrams for describing parity check matrices, according to exemplary embodiments;
[13] FIG. 5 is a diagram for describing a method for setting a preset reference value, according to an exemplary embodiment;
[14] FIG. 6 is a diagram for describing a segmentation method, according to an exemplary embodiment;
[15] FIG. 7 is a diagram for describing a frame structure, according to an exemplary em-bodiment;
[16] FIGs. 8 and 9 are block diagrams for describing detailed configurations of a transmitter, according to exemplary embodiments;
[17] FIGs. 10 to 23 are diagrams for describing methods for processing signaling, according to exemplary embodiments;
[18] FIGs. 24 and 25 are block diagrams for describing configurations of a receiver, according to exemplary embodiments;
[19] FIGs. 26 and 27 are diagrams for describing examples of combining Log likelihood Ratio (LLR) values of a receiver, according to exemplary embodiments;
3
4 PCT/KR2016/002092 [20] FIG. 28 is a diagram illustrating an example of providing information on a length of Li signaling, according to an exemplary embodiment; and [21] FIG. 29 is a flow chart for describing a segmentation method, according to an exemplary embodiment.
Best Mode for Carrying out the Invention [22]
Mode for the Invention [23] Hereinafter, exemplary embodiments of the inventive concept will be described in more detail with reference to the accompanying drawings.
[24] FIG. 1 is a block diagram for describing a configuration of a transmitter according to an exemplary embodiment.
[25] Referring to FIG. 1, a transmitter 100 includes a segmenter 110, an outer encoder 120, and a Low Density Parity Check (LDPC) encoder 130.
[26] The segmenter 100 segments information bits input to the transmitter 100 into a plurality of blocks (or bit blocks).
[27] Here, the information bits may be signaling (alternatively referred to as "signaling bits" or "signaling information"). The information bits may include information required for a receiver 200 (as illustrated in FIG. 24 or 25) to receive and process data or service data (for example, broadcasting data) transmitted from the transmitter 100.
[28] Hereinafter, for convenience of explanation, a case in which the information bits are the signaling will be described.
[29] In detail, the transmitter 100 may perform outer encoding on the signaling to generate parity bits (or parity check bits), and perform inner encoding on the outer encoded bits including the signaling and the parity bits generated by the outer encoding.
[30] Here, the outer coding is a coding operation which is performed before inner coding in a concatenated coding operation, and may use various encoding schemes such as Bose, Chaudhuri, Hocquenghem (BCH) encoding and/or cyclic redundancy check (CRC) encoding. In this case, as an inner code for the inner coding such as LDPC
encoding, an LDPC code may be used.
[31] For LDPC encoding, a specific number of LDPC infoimation bits depending on a code rate and a code length are required. However, when the number of signaling bits varies, the number of outer encoded bits may be greater than the number of LDPC in-formation bits for the LDPC encoding.
[32] Therefore, the segmenter 110 may segment the signaling into a plurality of blocks when the number of signaling bits is greater than a preset value to prevent the number of outer encoded bits from being greater than the number of the required LDPC
in-formation bits.
[33] Hereinafter, a detailed method for segmenting the signaling will be described with reference to FIG. 2.
[34] As described above, when the number of signaling bits varies, segmentation is required in some cases and the signaling is encoded to be transmitted to the receiver 200, such that at least one forward error correction (FEC) frame is required to transmit all signaling bits. Here, the FEC frame may mean a form in which the signaling is encoded to be added with parity bits.
[35] In detail, when the signaling is not segmented, the signaling is outer-encoded and LDPC-encoded to generate one FEC frame, and therefore, one FEC frame is required for the signaling transmission. However, when the signaling is segmented into at least two, these segmented signalings each are outer-encoded and LDPC-encoded to generate at least two FEC frames, and therefore, at least two FEC frames are required for transmission of the signaling.
[36] Therefore, the segmenter 110 calculates the number of FEC frames NL1D_ FECFRAME for the signaling based on following Equation 1 or 2.
[37] .... (1) {
1 if K L1D_ex_pad K seg NL1D [ 1 _FECFRAME = K L1D_ex_pad otherwise K seg [38] .... (2) [ K L1D_ex_pad 1 NL1D FECFRAME ¨
K seg [39] In above Equations 1 and 2, represents a minimum integer which is equal to or Fx1 greater than x. Further, KL1D_ ex_pad represents a length of the signaling except padding bits (that is, the number of the signaling bits).
[40] K,g represents a threshold number defined for the segmentation, and the number of bits of a segmented signaling (that is, a segment of the signaling) does not exceed Kg.
[41] In this case, K,õ may be set to a plurality of preset reference values.
[42] Here, the plurality of preset values may be determined depending on an LDPC code rate and whether to perform repetition of bits. For example, K,g may be set to 2352, 3072 or 6312. The repetition means that parity bits generated by LDPC
encoding, that is, the LDPC parity bits are repeated in an LDPC codeword. When the repetition is performed, the LDPC codeword with repetition may be formed of the LDPC in-
5 formation bits, the parity bits generated by the LDPC encoding, and the repeated parity bits. The foregoing example describes that only the LDPC parity bits are repeated, but at least another part of the LDPC codeword bits may also be repeated.
[43] Therefore, the segmenter 110 may select one of the plurality of preset reference values and segment the signaling based on the selected reference value. That is, the segmenter 110 may calculate the number NI, 1 D_FECFRAME of FEC frames for the signaling based on the selected reference value.
[44] When the LDPC code rate is 3/15 and the LDPC parity bits are repeated, the segmenter 110 may segment the signaling based on Ksõ.=2352.
[45] When the LDPC code rate is 3/15 and the LDPC parity bits are not repeated, the segmenter 110 may segment the signaling based on Iceg=3072.
[46] When the code rate is 6/15 and the LDPC parity bits are not repeated, the segmenter 110 may segment the signaling based on K,õ=6312.
[47] Meanwhile, a mode for the transmitter 100 to process the signaling may be set in advance. That is, the K,g value, the code rate of the LDPC code, whether to perform the repetition, and the like which are used for segmenting the signaling may be set in advance.
[48] Further, the segmenter 110 calculates the number of padding bits (or, length of a padding field). In detail, the segmenter 110 may calculate the number KLID_pAD
of padding bits for the signaling based on following Equation 3.
[49]
K L1 D_ex_pad K Li D PAD = im _______________________________________________ ex al X 8 X N
Li D FECFRAME K Li D_ _pad k" Li D_FECFRAME X ui (3) [50] Further, the segmenter 110 may fill the padding field with KL ID_RAD
number of zero bits (that is, bits having a 0 value). Therefore, the KL D_PAD zero bits may be added to the signaling, such that as illustrated in FIG. 2, all the signalings may be formed of signaling and the padding bits.
[51] As such, the number of padding bits are calculated and the zero bits are padded to the padding field as many as the calculated number, and thus, the signalings, that is, a plurality of signaling blocks, may each be formed of the same number of bits.
[52] Next, the segmenter 110 may calculate a total length Kul) of all signalings including the padding bits based on following Equation 4.
[53] KL ID= KL I D_ex_pad-FKL ID_PAD = = (4) [54] That is, the segmenter 110 may sum the number of signaling bits and the number of padding bits to calculate the total length of all signalings including the padding bits.
[55] Further, the segmenter 110 may calculate the number K,,, of signaling bits in each of
6 the NL1D_FECFRAME signaling blocks based on following Equation 5.
[56] Ksig=KLID/NL1D_FECFRAME = = = = (5) [57] Next, the segmenter 110 may segment the signaling based on Kmg. In detail, as il-lustrated in FIG. 2, the segmenter 110 may segment the signaling as many as the Ksig bit number to segment the signaling into the NL 1D_FECFRAME blocks.
[58] In detail, since zero bits are disposed at an end portion of the signaling, the signaling is sequentially segmented by the Ksig bit number to constitute a first block through to an (NiAD_FEcFRAmE-1)-th block. Further, the remaining signaling portion left after the signaling is sequentially segmented by the K,,, bit number configure an NI, D_FEcFRAmE- th block along with padding bits.
[59] As such, the segmenter 110 may segment the signaling into a plurality of blocks based on one of a plurality of preset reference values.
[60] That is, the segmenter 110 may calculate the NLID_FECFRAME based on one of Ice, =2352, Ksee=3072, and Kseg=6312, calculate K,,, based on the NL1D_FECFRAME, and segment the signaling into the NL ID_ FECFRAME blocks so that each block is formed of the K,,, bits.
[61] The outer encoder 120 encodes the plurality of blocks to generate parity bits (or parity check bits). In this case, the outer encoder 120 may encode the plurality of blocks, respectively, to generate the parity bits corresponding to the plurality of blocks, respectively.
[62] For example, the outer encoder 120 may perform outer encoding on each of the blocks which is formed of the Ksig bits to generate Mout.- parity bits and add the parity bits to the bits configuring each block to output the outer-encoded bits formed of Knit, (=K,,,-FMouter) bits.
[63] However, for convenience of explanation, the outer encoding will be described below under an assumption that it is performed by a BCH code.
[64] That is, the BCH encoder 120 may perform encoding, that is, BCH
encoding on the plurality of blocks, respectively, to generate the parity bits, that is, BCH
parity-check bits (or, BCH parity bits) corresponding to the plurality of blocks, respectively.
[65] For example, the BCH encoder 120 may systematically encode the blocks each being formed of the Kmg bits to generate M.Liter BCH parity check bits and add the BCH parity bits to the bits configuring each block to output the BCH-encoded bits formed of Nouter (=Ksig+Mouter) bits. Here, M
¨outer = 168.
[66] The LDPC encoder 130 performs encoding, that is, LDPC encoding on the plurality of blocks and the parity bits to generate parity bits, that is, LDPC parity bits. That is, the LDPC encoder 130 may perform the LDPC encoding on the BCH-encoded bits including the BCH parity check bits in each of the plurality of blocks to generate the LDPC parity bits corresponding to each of the plurality of blocks.
7 [67] For LDPC encoding, a specific number of LDPC information bits depending on a code rate and a code length is required. Therefore, when the number of BCH-encoded bits generated by performing the BCH encoding on the signaling or the segmented signaling is less than the number of required LDPC information bits, the transmitter 100 may pad an appropriate number of zero bits (that is, bits having a 0 value) to obtain the number of required LDPC information bits. Therefore, the BCH
encoded bits and the padded zero bits may configure the LDPC information bits. Here, the number Kidp, of LDPC information bits for the LDPC encoding is 3240 or 6480.
[68] For example, when the number Nouter(=K,ig ¨ +Mouter) --f 1 o BCH encoded bits is less than the number Kid, of LDPC information bits of the LDPC code, the transmitter 100 may pad the Kidpc-Noutõ zero bits to some of the LDPC information bits to generate the LDPC information bits formed of Kid, bits. Therefore, the Kid,õ LDPC
information bits may be formed of the Noutõ BCH encoded bits and the Kid,-Noutõ zero bits.
[69] Here, the number Kidp, of LDPC information bits of the LDPC code may be 3240 or 6480.
[70] Since the padded zero bits are bits required to obtain the specific number of bits for the LDPC encoding, the padded zero bits are removed after being LDPC-encoded so that these zero bits are not transmitted to the receiver 200. As such, a procedure of padding the zero bits or a procedure of padding the zero bits and then not transmitting the padded zero bits to the receiver 200 may be referred to as shortening. In this case, the padded zero bits may be referred to as shortening bits (or shortened bits).
[71] However, when the number of BCH encoded bits generated by performing the BCH
encoding on the signaling or the segmented signaling is equal to the number of required LDPC information bits, the transmitter 100 may not pad zero bits and the LDPC information bits may be formed of only the BCH encoded bits without zero bits.
[72] Meanwhile, the foregoing example describes that BCH encoding is performed on the signaling. Here, the BCH code is only an example of the outer code. That is, the transmitter 100 may also encode the signaling using various codes such as the BCH
code and/or a CRC code.
[73] Further, the foregoing example describes that the information bits are outer-encoded, which is only one example. That is, the information bits may not be outer-encoded to configure the LDPC information bits along with the padded zero bits or only the in-formation bits may configure the LDPC information bits without being padded.
[74] The foregoing example describes that zero bits, which will be shortened, are padded, which is only one example. That is, since zero bits are bits having a value preset by the transmitter 100 and the receiver 200 and padded only to form LDPC information bits along with information bits including infaimation to be substantially transmitted to the receiver 200, bits having another value (for example, 1) preset by the transmitter 100
8 and the receiver 200 instead of zero bits may be padded for shortening.
[75] The LDPC encoder 130 may systematically encode LDPC information bits to generate LDPC parity bits, and output an LDPC codeword (or LDPC-encoded bits) formed of the LDPC information bits and the LDPC parity bits. That is, the LDPC
code is a systematic code, and therefore, the LDPC codeword may be fainted of the LDPC information bits before being LDPC-encoded and the LDPC parity bits generated by the LDPC encoding.
[76] For example, the LDPC encoder 130 may perform the LDPC encoding on Kldpc ) LDPC information bits i = to generate Nidpc_parity LDPC parity bits (Po Idpc , pi, p N ) and output an LDPC codeword A = (co, cl, C N
= 007 ) formed of N K +nner(,=¨Idpc -N
Idpc_purity) bits.
'==' Po' P1' '==' P K i [77] In this case, the LDPC encoder 130 may perform the LDPC encoding on the input bits (i.e., LDPC information bits) at various code rates to generate an LDPC
codeword having a predetermined length.
[78] For example, the LDPC encoder 130 may perform LDPC encoding on 3240 LDPC
information bits at a code rate of 3/15 to generate the LDPC codeword formed of 16200 bits. As another example, the LDPC encoder 130 may perform the LDPC
encoding on 6480 LDPC information bits at a code rate of 6/15 to generate an LDPC
codeword formed of 16200 bits.
[79] Meanwhile, a process of performing the LDPC encoding is a process of generating an LDPC codeword to satisfy H = CT=0, and thus, the LDPC encoder 130 may use a parity check matrix to perform the LDPC encoding. Here, H represents the parity check matrix and C represents the LDPC codeword.
[80] Hereinafter, a structure of the parity check matrix according to various exemplary embodiments will be described with reference to the accompanying drawings. In the parity check matrix, elements of a portion other than 1 are 0.
[81] As one example, the parity check matrix according to an exemplary embodiment may have a structure as illustrated in FIG. 3.
[82] Referring to FIG. 3, a parity check matrix 20 may be formed of five sub-matrices A, B, C, Z and D. Hereinafter, for describing the structure of the parity check matrix 20, each matrix structure will be described.
[83] The sub-matrix A is formed of K columns and g rows, and the sub-matrix C is formed of Ki-g columns and N-K-g rows. Here, K (or Kid) represents a length of LDPC information bits and N (or Nnner, 1 represents a length of an LDPC
codeword.
i [84] Further, in the sub-matrices A and C, indexes of a row in which 1 is positioned in a 0-th column of an i-th column group may be defined based on Table 1 when the length
9 of the LDPC codeword is 16200 and the code rate is 3/15. The number of columns belonging to a same column group may be 360.
[85] [Table 1]
[86] 8 372 841 4522 5253 7430 8542 9822 10550 11896 11988 [87] Hereinafter, positions (alternatively referred to as "indexes" or "index values") of a row in which 1 is positioned in the sub-matrices A and C will be described in detail with reference to, for example, Table 1.
[88] When the length of an LDPC codeword is 16,200 and the code rate is 3/15, coding parameters Mi, M2, Qi and Q2 based on the parity check matrix 200 each are 1080, 11880, 3 and 33.
[89] Here, Qt represents a size at which columns belonging to a same column group in the sub-matrix A are cyclic-shifted, and Q2 represents a size at which columns belonging to a same column group in the sub-matrix C are cyclic-shifted.
[90] Further, Ql= M1/L, Q2= M2/L, M1= g, M2= N-K-g and L represents an interval at which patterns of a column are repeated in the sub-matrices A and C, respectively, that is, the number (for example, 360) of columns belonging to a same column group.
[91] The indexes of the row in which 1 is positioned in the sub-matrices A
and C, re-spectively, may be determined based on an M1 value.
[92] For example, in above Table 1, since M1=1080, the position of a row in which 1 is positioned in a 0-th column of an i-th column group in the sub-matrix A may be de-termined based on values less than 1080 among index values of above Table 1, and the position of a row in which 1 is positioned in a 0-th column of an i-th column group in the sub-matrix C may be determined based.
[93] In detail, a sequence corresponding to a 0-th column group in above Table 1 is "8 372 841 4522 5253 7430 8542 9822 10550 11896 11988". Therefore, in a 0-th column of a 0-th column group in the sub-matrix A, 1 may be positioned in an eighth row, a 372-th row, and an 841-th row, respectively, and in a 0-th column of a 0-th column group in the sub-matrix C, 1 may be positioned in a 4522-th row, a 5253-th row, a 7430-th row, an 8542-th row, a 9822-th row, a 10550-th row, a 11896-th row, and a 11988-row, respectively.
[94] In the sub-matrix A, when the position of 1 is defined in a 0-th columns of each column group, it may be cyclic-shifted by Qi to define a position of a row in which 1 is
10 positioned in other columns of each column group, and in the sub-matrix C, when the position of 1 is defined in a 0-th columns of each column group, it may be cyclic-shifted by Q2 to define a position of a row in which 1 is positioned in other columns of each column group.
[95] In the foregoing example, in the 0-th column of the 0-th column group in the sub-matrix A, 1 is positioned in an eighth row, a 372-th row, and an 841-th row.
In this case, since Q1=3, indexes of a row in which 1 is positioned in a first column of the 0-th column group may be 11(=8+3), 375(=372+3), and 844(=841+3) and indexes of a row in which 1 is positioned in a second column of the 0-th column group may be 14(=11+3), 378(=375+3), and 847(= 844+3).
[96] In a 0-th column of a 0-th column group in the sub-matrix C, 1 is positioned in a 4522-th row, a 5253-th row, a 7430-th row, an 8542-th row, a 9822-th row, a 10550-th row, a 11896-th row, and a 11988-th row. In this case, since Q2=33, the indexes of the row in which 1 is positioned in a first column of the 0-th column group may be 4555(=4522+33), 5286(=5253+33), 7463(=7430+33), 8575(=8542+33), 9855(=9822+33) 10583(=10550+33), 11929(=11896+33), and 12021(=11988+33) and the indexes of the row in which 1 is positioned in a second column of the 0-th column group may be 4588(.4555+33), 5319(.5286+33), 7496(.7463+33), 8608(.8575+33), 9888(=9855+33), 10616(=10583+33), 11962(=11929+33), and 12054(=12021+33).
[97] According to the scheme, the positions of the row in which 1 is positioned in all the column groups in the sub-matrices A and C may be defined.
[98] The sub-matrix B is a dual diagonal matrix, the sub-matrix D is an identity matrix, and the sub-matrix Z is a zero matrix.
[99] As a result, the structure of the parity check matrix 20 as illustrated in FIG. 2 may be defined by the sub-matrices A, B, C, D and Z having the above structure.
[100] Hereinafter, a method for performing, by the LDPC encoder 130, LDPC
encoding based on the parity check matrix 20 as illustrated in FIG. 3 will be described.
[101]
The LDPC code may be used to encode an information block S = (so, si, 5K4).
In this case, to generate an LDPC codeword A = (X0, X1, XNA) having a length of N=K+1µ40-M2, parity blocks P = (po, pi, p m2_1) from the information block S
may be systematically encoded.
[102] As a result, the LDPC codeword may be A=(so, sl, Po, Pi. ....j m , m 2_1).
[103] Here, MI and M2 each represent a size of parity sub-matrices corresponding to the dual diagonal sub-matrix B and the identity matrix sub-D, respectively, in which MI.
g and M2= N-K-g.
[104] A process of calculating parity bits may be represented as follows.
Hereinafter, for convenience of explanation, a case in which the parity check matrix 20 is defined as
11 above Table 1 will be described as one example.
[105] Step 1) It is initialized to X.,=s, (i=0, 1, ..., K-1), p,=0 (j=0, 1, ..., M1+M2-1).
[106] Step 2) A first information bit X0 is accumulated in a parity bit address defined in the first row of above Table 1.
[107] Step 3) For the next L-1 information bits Xfi1(m=1, 2, ..., L-1), Xil, is accumulated in the parity bit address calculated based on following Equation 6.
[108] (x + mxQi) mod M1 (if x < MI) [109] M1+ I(x-Mi + mxQ2) mod M2) (if x M1) .... (6) [110] In above Expression 6, x represents an address of a parity bit accumulator corre-sponding to a first information bit X0. Further, QI=MI/L and Q2=M2/L.
[111] In this case, since the length of the LDPC codeword is 16200 and the code rate is 3/15, M1=1080, M2=11880, Qi=3, Q2=33, L=360.
[112] Step 4) Since the parity bit address like the second row of above Table 1 is given to an L-th information bit XL, similar to the foregoing scheme, the parity bit address for next L-1 information bits km (m = L+1, L+2, 2L-1) is calculated by the scheme described in the above step 3. In this case, x represents the address of the parity bit ac-cumulator corresponding to the information bit XL and may be obtained based on the second row of above Table 1.
[113] Step 5) For L new information bits of each group, the new rows of above Table 1 are set as the address of the parity bit accumulator, and thus, the foregoing process is repeated.
[114] Step 6) After the foregoing process is repeated from the codeword bit Xo to A.K 1, a value for following Equation 7 is sequentially calculated from i = 1.
[115] (7) P1 = P1 (1=1,2, M ""
i -1) [116] Step 7) The parity bits Xic to 7,,IC-FM,-1 corresponding to the dual diagonal sub-matrix B are calculated based on following Equation 8.
[117] XK+Lxt+s=PQ 1 xs+t (0 S < L, 0.t< Q1) (8) [118] Step 8) The address of the parity bit accumulator for the L new codeword bits 2t.K to x mci of each group is calculated based on the new row of above Table 1 and above Equation 6.
[119] Step 9) After the codeword bits Xi( to x, are applied, the parity bits x, .114 to 7, Ki.kft+ma_i corresponding to the sub-matrix D are calculated based on following Equation 9.
[120] XK+M 1 +Lxt+s=PM 1 +Q2xs+t (0S < L, Ot< Q2) .... (9) [121] As a result, the parity bits may be calculated by the above scheme.
However, this is
12 only one example, and therefore, the scheme for calculating the parity bits based on the parity check matrix as illustrated in FIG. 2 may be variously defined.
[122] As such, the LDPC encoder 130 may perform the LDPC encoding based on above Table 1 to generate the LDPC codeword.
[123] In detail, the LDPC encoder 130 may perform the LDPC encoding on 3240 input bits, that is, the LDPC information bits at the code rate of 3/15 based on above Table 1 to generate 12960 LDPC parity bits and output the LDPC codeword formed of the LDPC information bits and the LDPC parity bits. In this case, the LDPC
codeword may be formed of 16200 bits.
[124] As another example, the parity check matrix according to an exemplary embodiment may have a structure as illustrated in FIG. 4.
[125] Referring to FIG. 4, a parity check matrix 40 is formed of an information sub-matrix 41 which is a sub-matrix corresponding to the information bits (that is, LDPC
in-formation bits) and a parity sub-matrix 42 which is a sub-matrix corresponding to the parity bits (that is, LDPC parity bits).
[126] The information sub-matrix 41 includes Kid columns and the parity sub-matrix 42 includes NIdpc_papty=Ninner-Kldpc columns. The number of rows of the parity check matrix 40 is equal to the number Nidpc_pdrity=Nin.-Kidpc of columns of the parity sub-matrix 42.
[127] Further, in the parity check matrix 40, NInner represents the length of the LDPC
codeword, Kldp, represents the length of the information bits, and Nicipc_panty=Ninner-Kidpc represents the length of the parity bits.
[128] Hereinafter, the structures of the information sub-matrix 41 and the parity sub-matrix 42 will be described.
[129] The information sub-matrix 41 is a matrix including the Kidp, columns (that is, 0-th column to (Kidpc-1)-th column) and depends on the following rule.
[130] First, the Kidp, columns configuring the information sub-matrix 41 belong to the same group by M numbers and are divided into a total of Kidpc/M column groups. The columns belonging to the same column group have a relationship that they are cyclic-shifted by Q. from one another. That is, Qidp, may be considered as a cyclic shift parameter values for columns of the column group in the information sub-matrix con-figuring the parity check matrix 40.
[131] Here, M represents an interval (for example, M=360) at which the pattern of columns in the information sub-matrix 41 is repeated and Qicip, is a size at which each column in the information sub-matrix 41 is cyclic-shifted. M is a common divisor of N,nner and K
Idpc, and is determined so that Qidpe = (N,nner-KInpe)/M is established. Here, M and Qicipe are integers and Kidpe/M also becomes an integer. M and 0 may have various values depending on the length of the LDPC codeword and the code rate.
[132] For example, when M=360, the length Ninner of the LDPC codeword is 16200, and the
13
14 PCT/KR2016/002092 code rate is 6/15, Qapc may be 27.
[133] Second, if a degree (herein, the degree is the number of values is positioned in the column and the degrees of all the columns belonging to the same column group are the same) of a 0-th column of an i-th (i=0, 1, ..., Kid/M-1) column group is set to be Di and positions (or index) of each row in which 1 is positioned in the 0-th column of the i-th column group is set to be ¨ (0), Th.õ (1), ..., (D-1), an index R (k) of a row in ,,0 ¨ ,,o PC i zg which a k-th 1 is positioned in a j-th column in the i-th column group is determined based on following Equation 10.
[134] (k) = D (k) Qicipc mod (Ninner Kldpc) ==.. (10) iti [135] In above Equation 10, k = 0, 1,2, ..., D1-1; i = 0,1 , Kidpc/M-1;
j = 1,2, ..., M-1.
[136] Meanwhile, above Equation 10 may be represented like following Equation 11.
[1371 (k) ¨ = ( (A) + (j mod M)xQidpc) mod (Ninner - Kicipc) ....
(11) [138] In above Equation 11, k = 0, 1, 2, ..., D1-1; i = 0,1 , Kicipc/M-1; j = 1,2, ..., M-1. In above Equation 11, since j = 1,2, ..., M-1, (j mod M) may be considered as j.
[139] In these Equations, R (k) represents the index of the row in which the k-th 1 is po-sitioned in the j-th column in the i-th column group, the Ninner represents the length of the LDPC codeword, the Kidp, represents the length of the information bits, the Di represents the degree of the columns belonging to the i-th column group, the M

represents the number of columns belonging to one column group, and the 0 represents the size at which each column is cyclic-shifted.
[140] As a result, referring to the above Equations, if a R (Jo value is known, the index R (k) of the row in which the k-th 1 is positioned in the j-th column of the i-th column group may be known. Therefore, when the index value of the row in which the k-th 1 is positioned in the 0-th columns of each column group is stored, the positions of the column and the row in which the 1 is positioned in the parity check matrix 40 (that is, information sub-matrix 41 of the parity check matrix 40) having the structure of FIG. 4 may be checked.
[141] According to the foregoing rules, all the degrees of the columns belonging to the i-th column group are D. Therefore, according to the foregoing rules, the LDPC code in which the information on the parity check matrix is stored may be briefly represented as follows.
[142] For example, when the Ninner is 30, the Kicipe is 15, and the Qidpe is 3, positional in-formation of the row in which 1 is positioned in the 0-th columns of three column groups may be represented by sequences as following Equation 12, which may be named 'weight-1 position sequence'.

[143] (I) (2) (4)_ R 1.0=1,R 1.0=2,R 1(3:0)=8,R 1,0=10 [144] (1) (2) (3)_ R20 2,0-0,R 2,0=9,R 2,0=13 [145] R (1=0,R ) (2) 4 (12) 3,0 [146] In above Equation 12, R (k) represents the indexes of the row in which the k-th 1 is positioned in the j-th column of the i-th column group.
[147] The weight-1 position sequences as above Equation 12 representing the index of the row in which 1 is positioned in the 0-th columns of each column group may be more briefly represented as following Table 2.
[148] [Table 21 [149] 1 2 8 10 [150] Above Table 2 represents positions of elements having 1 value in the parity check matrix and the i-th weight-1 position sequence is represented by the indexes of the row in which 1 is positioned in the 0-th column belonging to the i-th column group.
[151] The information sub-matrix 41 of the parity check matrix according to the exemplary embodiment described above may be defined based on following Table 3.
[152] Here, following Table 3 represents the indexes of the row in which 1 is positioned in a 0-th column of an i-th column group in the information sub-matrix 41. That is, the in-formation sub-matrix 41 is formed of a plurality of column groups each including M
columns and the positions of is in the 0-th columns of each of the plurality of column groups may be defined as following Table 3.
[153] For example, when the length Knne, of the LDPC codeword is 16200, the code rate is 6/15, and the M is 360, the indexes of the row in which 1 is positioned in the 0-th column of the i-th column group in the information sub-matrix 41 are as following Table 3.
[154] [Table 3]
15 [155] 27 430 519 828 1897 1943 2513 2600 2640 3310 3415 4266 5044 5100 5328 [156] According to another exemplary embodiment, a parity check matrix in which an order of indexes in each sequence corresponding to each column group in above Table 3 is changed is considered as a same parity check matrix for an LDPC code as the above described parity check matrix is another example of the inventive concept.
[157] According to still another exemplary embodiment, a parity check matrix in which an array order of the sequences of the column groups in above Table 3 is changed is also considered as a same parity check matrix as the above described parity check matrix in that they have a same algebraic characteristics such as cycle characteristics and degree distributions on a graph of a code.
[158] According to yet another exemplary embodiment, a parity check matrix in which a multiple of Qidp, is added to all indexes of a sequence corresponding to column group in above Table 3 is also considered as a same parity check matrix as the above described parity check matrix in that they have a same cycle characteristics and degree distributions on the graph of the code. Here, it is to be noted that when a value obtained by adding the multiple of Qidp, to a given sequence is equal to or more than N
inner- Kldpc the value needs to be changed into a value obtained by performing a modulo operation on the NinnerKldpc and then applied.
[159] If the position of the row in which 1 is positioned in the 0-th column of the i-th column group in the information sub-matrix 41 as shown in above Table 3 is defined, it may be cyclic-shifted by Qidpc , and thus, the position of the row in which 1 is po-sitioned in other columns of each column group may be defined.
[160] For example, as shown in above Table 3, since the sequence corresponding to the 0-th column of the 0-th column group of the information sub-matrix 41 is "27 6392 6416 6602 7019 7415 7623 8112 8485 8724 8994 9445 9667", in the 0-th column of the 0-th column group in the information sub-matrix 41, 1 is positioned in a 27-th row, a 430-th row, a 519-th-row,....
16 [161] In this case, since Qdpe= (Ninner-Kldpc)/M = (16200-6480)/360 = 27, the indexes of the row in which 1 is positioned in the first column of the 0-th column group may be 54(=27-1-27), 457(=430 27), 546(.519-F27), 81(=54 27), 484(=457-1-27), 573(=546 27),....
[162] By the above scheme, the indexes of the row in which 1 is positioned in all the rows of each column group may be defined.
[163] Hereinafter, the method for performing LDPC encoding based on the parity check matrix 40 as illustrated in FIG. 4 will be described.
[164] First, information bits to be encoded are set to be io, , and code bits K
output from the LDPC encoding are set to be co, cl, c N
1,1 [165] Further, since the LDPC code is systematic, fork (0<k< Kidpc-1), ck is set to be it.
Meanwhile, the remaining code bits are set to be k: = c L .
' ""fitge [166] Hereinafter, a method for calculating parity bits Pk will be described.
[167] Hereinafter, q(i, j, 0) represents a j-th entry of an i-th row in an index list as above Table 3, and q(i, j, 1) is set to be q(i, j, 1) = q(i, j, 0)+Qdpexl (mod Ninner-Kidpc) for 0 <i <
360. Meanwhile, all the accumulations may be realized by additions in a Galois field (GF) (2). Further, in above Table 3, since the length of the LDPC codeword is and the code rate is 6/15, the Qldpe is 27.
[168] Meanwhile, when the q(i,j,0) and the q(i,j,l) are defined as above, a process of cal-culating the parity bit is as follows.
[169] Step 1) The parity bits are initialized to '0'. That is, Pk = 0 for 0 k < Ninner-Kldpc=
[170]
Step 2) For all k values of 0 < k < K1d, i and I are set to be and 1:=k := Lk/360j (mod 360). Here, is a maximum integer which is not greater than x.
Lx]
[171] Next, for all i, ik is accumulated in Pq(j,j,I). That is, Pq(i3O,1)=
Py(i3O,1)11k,Pci(i,1,1)= Pq0,1,1) ik9P
q6,2,1)= Pq(i,2,1)+ik, ===, Pq(i,w(i)-1,1)= Pg(i,w(i)-1,1)-Fik are calculated.
[172] Here, w(i) represents the number of the values (elements) of an i-th row in the index list as above Table 3 and represents the number of ls in a column corresponding to ik in the parity check matrix. Further, in above Table 3, q(i, j, 0) which is a j-th entry of an i-th row is an index of a parity bit and represents the position of the row in which 1 is positioned in a column corresponding to ik in the parity check matrix.
[173] In detail, in above Table 3, q(i,j,0) which is the j-th entry of the i-th row represents the position of the row in which 1 is positioned in the first (that is, 0-th) column of the i-th column group in the parity check matrix of the LDPC code.
[174] The q(i, j, 0) may also be considered as the index of the parity bit to be generated by
17 LDPC encoding according to a method for allowing a real apparatus to implement a scheme for accumulating ik in po,,,i) for all i, and may also be considered as an index in another form when another encoding method is implemented. However, this is only one example, and therefore, it is apparent to obtain an equivalent result to an LDPC
encoding result which may be obtained from the parity check matrix of the LDPC
code which may basically be generated based on the q(i,j,0) values of above Table 3 whatever the encoding scheme is applied.
[175] Step 3) A parity bit Pk is calculated by calculating Pk= pk-Fpk4 for all k satisfying 0 <
k <Ninner-Kldpc=
[176] Accordingly, all code bits co,ci, c 14'7 may be obtained.
!ma,- 1 [177] As a result, parity bits may be calculated by the above scheme.
However, this is only one example, and therefore, the scheme for calculating the parity bits based on the parity check matrix as illustrated in FIG. 4 may be variously defined.
[178] As such, the LDPC encoder 130 may perform LDPC encoding based on above Table 3 to generate an LDPC codeword.
[179] In detail, the LDPC encoder 130 may perform the LDPC encoding on 6480 input bits, that is, the LDPC information bits at the code rate of 6/15 based on above Table 3 to generate 9720 LDPC parity bits and output the LDPC parity bits and the LDPC

codeword formed of the LDPC parity bits. In this case, the LDPC codeword may be formed of 16200 bits.
[180] As described above, the LDPC encoder 130 may encode the LDPC
information bits at various code rates to generate the LDPC parity bits.
[181] In particular, when the segmenter 110 performs segmentation based on K,g=2352 or K,,=3072, the LDPC encoder 130 may perform the LDPC encoding on 3240 LDPC
information bits at a code rate of 3/15 based on above Table 1 to generate parity bits and output the LDPC codeword having a length of 16200 formed of the LDPC information bits and the LDPC parity bits.
[182] Further, when the segmenter 110 performs segmentation based on K,õ=6312, the LDPC encoder 130 may perform the LDPC encoding on 6480 LDPC information bits at a code rate of 6/15 based on above Table 3 to generate 9720 LDPC parity bits and output the LDPC codeword having a length of 16200 formed of the LDPC
information bits and the LDPC parity bits.
[183] However, the foregoing example describes that the parity check matrix is defined based on above Tables 1 and 3, which is only an example. Therefore, the parity check matrix may be defined by various different schemes.
[184] The transmitter 100 may transmit the LDPC codeword to the receiver 200.
[185] The transmitter 100 may perform repetition and puncturing on the LDPC
codeword
18 and transmit the repeated and punctured LDPC codeword (that is, LDPC codeword bits including the repeated bits except the punctured bits) to the receiver 200.
[186] First, the transmitter 100 may perform the repetition. That is, the transmitter 100 may repeat at least some bits of the LDPC codeword formed of the LDPC information bits and the LDPC parity bits at a position next to the LDPC information bits.
[187] In detail, the transmitter 100 may repeat a specific number of LDPC
parity bits after the LDPC information bits. That is, the transmitter 100 may redundantly add the specific number of LDPC parity bits after the LDPC information bits.
Therefore, the same bits are redundant by the repetition and the repeated bits are positioned between the LDPC information bits and the LDPC parity bits within the LDPC codeword.
[188] Therefore, since the specific number of bits within the LDPC codeword may be repeated and additionally transmitted to the receiver 200, the foregoing operation may be referred to as the repetition. Further, the bits repeated in the LDPC
codeword, that is, the bits added after the LDPC information bits depending on the repetition may be referred to as repetition bits (or repeated bits).
[189] Meanwhile, the foregoing repetition may be selectively performed. In detail, when the signaling is segmented based on Iceg=2352 and the segmented signaling is LDPC
encoded at the code rate of 3/15, the repetition may be performed. However, when the signaling is segmented based on Iceg=3072 and Iceg=6312 and the segmented signaling goes through the LDPC encoding at the code rate of 3/15 or 6/15, the repetition may be omitted.
[190] Further, the transmitter 100 may perform the puncturing. That is, the transmitter 100 may puncture some bits in the LDPC parity bits.
[191] Here, the puncturing means that some of the LDPC parity bits are not transmitted to the receiver 200. In this case, the transmitter 100 may transmit the remaining LDPC
codeword bits left after the punctured LDPC parity bits are removed to the receiver 200 or transmit only the remaining bits in the LDPC codeword except the punctured LDPC parity bits to the receiver 200.
[192] In detail, the transmitter 100 may puncture bits as many as the specific number of bits at a back portion of the LDPC parity bits. That is, the transmitter 100 may puncture a specific number of bits from the last LDPC parity bit.
[193] In this case, since the LDPC codeword with repetition is configured in an order of the LDPC information bits, the repeated LDPC parity bits, and the LDPC parity bits generated by the LDPC encoding, the transmitter 100 may puncture the specific number of bits from the last LDPC parity bit among the LDPC parity bits generated by the LDPC encoding. Therefore, the specific number of bits from the last bit of the LDPC codeword may be punctured.
[194] Next, the transmitter 100 may transmit the LDPC codeword bits, that is, the repeated,
19 punctured and shortened LDPC codeword except zero bits padded in the repeated and punctured LDPC codeword, that is, the repeated, punctured and shortened LDPC
codeword (that is, LDPC codeword bits after the bits are added depending on the repetition except the punctured bits and the shortened bits) to the receiver 200.
[195] In this case, the transmitter 100 may modulate the repeated, punctured and shortened LDPC codeword by QPSK to generate constellation symbols, map the symbols to a frame for transmission to the receiver 200.
[196] In detail, when the signaling is segmented based on K,g=2352 and the segmented signaling is LDPC-encoded at the code rate of 3/15, the transmitter 100 may modulate the repeated, punctured and shortened LDPC codeword by QPSK.
[197] However, when the repetition is omitted, the transmitter 100 may modulate the punctured and shortened LDPC codeword by QPSK, the 16-quadrature amplitude modulation (QAM), the 64-QAM or the 256-QAM to generate the constellation symbols, map the symbols to a frame for transmission to the receiver 200.
[198] In detail, when the signaling is segmented based on K,eg=3072 and the segmented signaling is LDPC-encoded at the code rate of 3/15, the transmitter 100 may modulate the punctured and shortened LDPC codeword by QPSK.
[199] Further, when the signaling is segmented based on Kseg=6312 and the segmented signaling is LDPC-encoded at the code rate of 6/15, the transmitter 100 may modulate the punctured and shortened LDPC codeword by 16-QAM, 64-QAM or 256-QAM.
[200] Meanwhile, in these cases, when the signaling is modulated by the QPSK, the 16-QAM, the 64-QAM, and the 256-QAM, respectively, the modulation order rimoD
may be 2, 4, 6, and 8.
[201] Since the signaling includes signaling information for data, the transmitter 100 may map the data to a frame along with the signaling for processing the data and transmit the mapped data to the receiver 200.
[202] In detail, the transmitter 100 may process the data in a specific scheme to generate the constellation symbols and map the generated constellation symbols to data symbols of each frame. Further, the transmitter 100 may map the signaling for data mapped to each data to a preamble of a corresponding frame. For example, the transmitter may map the signaling including the signaling information for the data mapped to an i-th frame to the i-th frame.
[203] As a result, the receiver 200 may use the signaling acquired from a frame to receive and process the data from the frame.
[204] Meanwhile, according to an exemplary embodiment, descriptions about setting the K
eg value to 2352, 3072 or 6312 are provided as follows.
[205] As described above, the signaling is segmented and the segmented signaling formed of Ks,g bits is BCH-encoded, and as a result, Mouter BCH parity check bits are generated.
20 Further, the BCH encoded bits including the segmented signaling and the BCH
parity check bits are input to the LDPC encoder 130. That is, the BCH encoded bits configure the input bits of an LDPC code, that is, the LDPC information bits.
[206] Here, Ice, is a maximum value of the number of segmented signaling bits, and therefore, a Kõ,-FM,,,,,õ value becomes a maximum value of the input bits of the LDPC
code after the segmentation.
[207] When the K,,-FMõõõ, value is small, since more segmentations are performed, that is, the number of segmented signalings is large, it is efficient to set Kseg to be a value obtained by subtracting the number Mouter of BCH parity check bits generated by the BCH encoding from Kidõ which is the length of the input bits of the LDPC code.
[208] Therefore, when Kidpc=3240 and M
¨outer=168, Kidpc-M _=3240-168=3072 and Kseg -=3072, and when Kidpc=6480 and Mouter=168, Kldpc-Mouter=6480168=6312 and Ice, =6312.
[209] However, when the repetition is performed, as the length of the input bits of the LDPC code is long, the required performance may not be satisfied. In this case, Kseg which is the threshold value of the segmentation needs to be set to be a value less than Kidpc-Mouter=
[210] In detail, Kseg is less than Kidpe-M.ter and may be set as the K1dpc-Mouter-360xi value having the maximum i value among the values which may satisfy the required per-formance when Kldpc-Mouter-360xi is set as the input bits. Here, i is an integer.
[211] That is, when the repetition is performed, since Kidpc=3240 and M0001=168, Kseg is less than 3072 and may be set as the (3240-168-360xi) value having the maximum i value among the values which may not satisfy the required performance when (3240-168-360xi) is set as the input bits. Here, i is an integer.
[212] In this case, the reason of using the value 360 in calculating Kseg is that columns of the parity check matrix of the LDPC code according to the present exemplary em-bodiment have a predetermined rule of a 360 unit (that is, column group unit).

Therefore, when the number of input bits is limited to a multiple of 360, columns cor-responding to the corresponding bits are limited and encoding and decoding may be simpler implemented.
[213] Meanwhile, FIG. 5 is a graph illustrating a signal to noise (SNR) ratio satisfying frame error rate (FER)=10-4 depending on the length Nouter=icig-I-Mouter of the BCH
encoded bits, according to an exemplary embodiment.
[214] Here, the horizontal axis represents the length of the BCH encoded bits and the vertical axis represents an SNR satisfying FER=10 4.
[215] Further, a dotted line represents -7.73dB which is an SNR value having a 1.5 dB gain compared to an SNR=-6.23dB value at which the most robust data satisfy FER=10 4in an additive white Gaussian noise (AWGN) channel. Further, a solid line represents an
21 SNR value satisfying FER=10 4 depending on the length of the BCH encoded bits.
[216] In this case, as described above, the signaling needs to secure the more excellent per-formance than FER=10-4 at an SNR equal to or less than -7.73 dB, and therefore, the solid line needs to be present in an area below the dotted line.
[217] However, when Ks, -1-M
g - -outer 2520, since the dotted line is present in an area above the solid line, Kse,=(Kidpe-Mouter-360xi) < 2520 needs to be satisfied and the maximum i value satisfying (Kidpc-Mouter-360xi) < 2520 is 2, and therefore, Ice, =(3240-168-360x2)=2352.
[218] As such, according to the exemplary embodiment, to satisfy the required per-formance depending on the code rate and whether to perform the repetition, Kse,=2352, 3072 or 6312, and thus, the segmentation is performed.
[219] Meanwhile, the foregoing example describes that the signaling is not divided into a plurality of parts, which is only one example.
[220] For example, the signaling may also be divided into two parts, that is, signaling 1 and signaling 2.
[221] In this case, the signaling 1 may include information (for example, information required to demodulate and decode data) not changed by frame in at least two continuous frames, and the signaling 2 may include information (for example, in-formation on positions of cells in which data are mapped in a data symbol) changed by frame.
[222] Hereinafter, when the signaling is divided into two parts, a method for segmenting the signaling will be described in detail with reference to FIG. 6.
[223] First, the segmenter 110 may calculate the number NLID_FECFRAIVIE Of FEC frames for the signaling based on following Equation 13.
[224] (13) [ KL1D_ex_PAD-1 Kseg -1 [225] In above Equation 13, KLID_ex_pad represents a summed value of the number of bits of the signaling 1 and the number of bits of the signaling 2.
[226] Further, Kseg is a threshold value for segmentation, and for example, Kse,=2352, 3072 or 6312.
[227] Further, the segmenter 110 may calculate the number of padding bits.
In detail, the segmenter 110 may calculate the number KLID_PAD of padding bits based on following Equation 14.
[228] .... (14) K L1D_PAD = K L1_D1JDAD K L1_D22AD
[229] In above Equation 14, the KL I DL _PAD represents the number of padding bits for the signaling 1 and the KL I_D2_PAD represents the number of padding bits for the signaling 2.
22 [230] That is, the signaling is divided into the signaling 1 and the signaling 2, and therefore, the segmenter 110 sums the number KLUDI_PAD of padding bits for the signaling 1 and the number KLI_D2_pAD of padding bits for the signaling 2, thereby cal-culating the number of all padding bits for the signaling.
[231] In this case, the segmenter 110 may calculate the KL I_DI_PAD and the 1(1,1_1)2_PAD based on following Equations 15 and 16.
[232] .... (15) [ K Li_D1 KL1 D1 PAD = ___________________ X N L1D FECFRAME L1 D1 L1D_FECFRAME
[233] .... (16) K Li_o2 K L1 D2 PAD ¨ m X " L1D FECFRAME K L1 D2 L1D_FECFRAME
[234] In above Equations 15 and 16, KLI_Di represents the number of bits of the signaling 1 and KLI_D/ represents the number of bits of the signaling 2.
[235] Further, the segmenter 110 may fill the KLID_PAD zero bits in the padding field.
Therefore, the KLID_pAD zero bits may be added to the signaling, such that as illustrated in FIG. 6, all signalings may be formed of the signaling 1, the signaling 2, and the padding bits.
[236] Next, the segmenter 110 may calculate a total length KL, ID of all the signalings including zero bits based on following Equation 17.
[237] .... (17) K L1 D = K L1 D_ex_pad K Ll D_PAD
[238] That is, the segmenter 110 may sum the number of bits of the signaling 1, the number of bits of the signaling 2, and the number of padding bits to calculate the total length of all signalings including the padding bits.
[239] Further, the segmenter 110 may calculate the number lc, of signaling bits in an FEC
frame based on following Equation 18. That is, the segmenter 110 may calculate the number Km, of signaling bits included in the FEC frame based on following Equation 18.
[240] .... (18) K Li D
K Sig =
Li D_FECFRAME
[241] Next, the segmenter 110 may segment all signalings based on Kjg. In detail, as il-lustrated in FIG. 6, the segmenter 110 may segment all signalings by Ks,, bit number to segment the signaling into the NLID_ FECFRAME blocks.
[242] In this case, the segmenter 110 may segment the signaling such that the signaling 1 and the signaling 2 are each included in each of a plurality of blocks.
23 [243] For example, as illustrated in FIG. 6, the segmenter 110 sequentially segments the signaling 1 by the number of bits to segment the signaling 1 into K Li_D1/N L1D_FECFRAME
NL I D_FECFRAME sub-blocks. Therefore, the sub-blocks except the last sub-block may be formed of bits, and the last sub-block may be formed of r bits.
[ K Li_D1/N L1 D_FECFRAME K 1_1_DlyAD
[244] Further, the segmenter 110 sequentially segments the signaling 2 by the number of bits to segment the signaling 2 into the NLID_FEcFRANIE sub-blocks.
K Li_o2/N L1D_FECFRAME1 Therefore, the sub-blocks except the last sub-block may be formed of bits, and the last sub-block may be formed of K Li D2/N L1D FECFRAME
bits.
K Li_D2/11 L 1 D_FEC FRAME - K L 1 _D2_PAD
[245] Further, the segmenter 110 may sequentially sum a sub-block segmented in the signaling 1 and a sub-block segmented in the signaling 2 to configure a plurality of blocks each of which is formed of Kõ bits.
[246] In this case, for the last sub-blocks, the segmenter 110 may add the KJ_ 1_D _pAD zero bits to the last sub-block segmented in the signaling 1, add the KL I_D2_PAD
zero bits to the last sub-block segmented in the signaling 2, and then sum these two sub-blocks added with the zero bits to configure the final block with Ice bits.
[247] By the above method, the segmenter 110 may segment the signaling including the signalings 1 and 2 into the plurality of blocks having a preset size. Here, each block may be formed of K,,, bits.
[248] Meanwhile, as described above, the signaling is divided into the signaling 1 and the signaling 2, and when the signaling 1 and the signaling 2 are individually segmented, overflow may occur.
[249] In detail, when KL1D_ ex_pad=KI-FK2, overflow occurs when a value of is greater than Here, K1 and K2 are a length of an [ K1 N L1D FECFRAME 1 [ K2 individually segmented portion. That is, since the signaling 1 and the signaling 2 are separately segmented, KI=KLI_DI and K2=KiA_D2.
[250] Since K,õ is a threshold value of the number of segmented signaling bits, the value of K being greater than K,õ means that the number of N L1D FECFRAME 1 [ K
N LID FECFRAME
24 segmented signaling bits is greater than the threshold value, and therefore, it may be considered that overflow occurs.
[251] Therefore, when [ K1 Ksegi , overflow can be prevented, if I N L1D_FECFRAME
K2 is satisfied, which may be represented by following Ex-Kseg - K segi N L1 D_FECFRAME
pression 19.
[252] .... (19) K1 = NL1D FECFRAME (K seg1- 1 ) i for i = 1,2, ..., N

K2 N L1 D FECFRAME (Kseg Kseg1) [253] From above Expression 19, following Expression 20 may be obtained.
[254] ....
(20) KL1D ex PAD NL1D FECFRAME (Kseg ) i for i = 1,2, ..., N

[255] For all i, a necessary condition to satisfy above Expression 20 is . Consequently, when KL1D_ex_pad - 1 KL1Dax pad 1 N L1 D FECFRAME =
N Li D FECFRAME _ Kseg - 1 Kssg - 1 overflow does not occur.
[256] Therefore, when the signaling is divided into two parts, if segmentation is performed based on above Equation 13, it is possible to prevent overflow from occurring.
[257] When the signaling is divided into two parts, the segmenter 110 calculates N
L D_FECFRAME based on above Equation 13, which is only one example. Therefore, the segmenter 110 may calculate NLID_FECFRAME by various schemes. The following examples have a difference in only the method of calculating the NLID_FECFRAME
and the method for segmenting signaling based on the calculated NI. I D_FECFR_AME is the same, and therefore, only various methods for calculating the NL ID_ FECFRAME will be described.
[258] For example, the segmenter 110 may calculate the number NL ID_ FECFRAME of FEC
frames for signaling based on following Equation 21.
[259] .... (21) 1 if K L1 D_ex pad Kseg + 1) N L1 D_FECFRAME = [ K L1 D_ex_pad otherwise LI Kseg [260] In above Equation 21, the Ice, may be 2351, 3071 or 6311.
[261] As another example, the segmenter 110 may calculate the number NL ID_ FECFRAME of FEC frames for signaling based on following Equation 22.
25 [262] .... (22) 1 if KL1D ex pad Kseg NL1D_FECFRAME = [ K L1 D_ex_pad 1 otherwise LI Kseg - 1 [263] In above Equation 22, the Kseg may be 2352, 3072 or 6312.
[264] As another example, the segmenter 120 may calculate the number NL
ID_FEcFRAmE of FEC frames for signaling based on following Equation 23.
[265] .... (23) [ K L1D_ex_pad N L1 D_FECFRAME
Kseg [266] In above Equation 23, Ice, may be 2351, 3071 or 6311.
[267] The foregoing example describes that signaling is divided into two parts, which is only one example.
[268] The signaling may be divided into m parts. For example, the signaling may also be divided into m parts, that is, signaling 1 and signaling 2, ..., signaling m.
[269] In this case, the segmenter 120 may calculate the number NLI_Dyn_FECFRAME of FEC
frames for the signaling based on following Equation 24.
[270] .... (24) K LiD_ex pad -m +1 _ Kseg- +1 [271] In above Equation 24, KL 1 D_e x_pad represents a summed value of the number of bits of the signaling 1, the signaling 2, ..., the signaling m. In above Equation 24, Kõ may be 2352, 3072 or 6312.
[272] When the signaling is divided into m parts, a reason for performing the segmentation based on above Equation 24 is as follows.
[273] In detail, when KLID_ ex_pad=K K2 = ..-FK,õ, overflow occurs when a value of [ K1 K2 Km - is greater than Kseg.
I N Li D_FECFRAME N Li D_FECFRAME NuD FECFRAME
[274] Therefore, when , overflow can be Ki K2 = K [ Km-1 =
_________________ = Kõgi, _________ seg2, , Kseg(m-1) N Li D_FECFRAME NLi DFECFRAME N L1D FECFRAME
prevented from occurring, if Km1 is satisfied, which may be Kseg Kseg1- Kseg2- === Kseg(m1) N FECFRAME
26 represented by following Expression 25.
[275]
K1= N L1D FECFRAME (Ksegi - 1) + i. for 11= 1,2, ..., N
¨ L1D FECFRAME (1) K2 = N L1 D FECFRAME seg2- 1) + 12 for i 2= 1,2, ..., N L1D FECFRAME (2) . . .
Km-1 = N L1D FECFRAME (Kseg(m-1) 1) + I m_i for i m_i = 1,2, N L1D
FECFRAME (m-1) Km ¨< N L1D_FECFRAME (K seg- Ksegi- Kseg2- - Kseg(m_i)) (m) (25) [276] From above Equation 25, following Expression 26 may be obtained.
[277] KL1D_ex_pad NL1D_FECFRAME (Kseg 1) Xjn:j for ij = 1,2 -=-, K L1D_FECFRAME = = .
(26) [278] For all i, a necessary condition to satisfy above Expression 26 is . Consequently, if K ex pad rn + K L1D_ex pad -n1+1 _ K seg - M-F K seg - m + 1 overflow does not occur when the signaling is divided into m parts.
[279] Consequently, to prevent overflow from occurring, the segmenter 120 performs seg-mentation based on above Equation 24.
[280] Referring to above Equation 24, if m=1 in above Equation 24, above Equation 24 is the same as above Equation 1, and therefore, when signaling is not divided into a plurality of parts, overflow does not occur if segmentation is performed based on above Equation 1.
[281] Further, referring to above Equation 24, if m=2 in above Equation 24, above Equation 24 is the same as above Equation 13, and therefore, when signaling is divided into two parts, overflow does not occur if segmentation is performed based on above Equation 13.
[282] As such, the segmenter 110 may segment signaling based on various methods as described above.
[283] Meanwhile, according to an exemplary embodiment, the foregoing signaling may be implemented by Li-detail signaling. Therefore, the transmitter 100 may segment the Ll-detail signaling by using the foregoing methods and transmit the segmented Li-detail signaling to the receiver 200.
[284] Here, the Li-detail signaling may be signaling defined in an Advanced Television System Committee (ATSC) 3.0 standard.
[285] The Ll-detail signaling may be processed according to seven (7) different modes.
The transmitter 100 according to an exemplary embodiment may set Kõ to 2352, or 6312 according to a corresponding modes to segment the Li-detail signaling.
27 [286] The ATSC 3.0 standard defines Li-basic signaling besides the Li-detail signaling.
The transmitter 100 may process the Li-basic signaling and the Li-detail signaling by using a specific scheme, and transmit the processed Li-basic signaling and Li-detail signaling to the receiver 200. The Li-basic signaling may also be processed according to seven (7) different modes.
[287] A method for processing the Li-basic signaling and the Li-detail signaling will be described below.
[288] The transmitter 100 may map the Li-basic signaling and the Li-detail signaling to a preamble of a frame and map data to data symbols of the frame for transmission to the receiver 200.
[289] Referring to FIG. 7, the frame may be configured of three parts, that is, a bootstrap part, a preamble part, and a data part.
[290] The bootstrap part is used for initial synchronization and provides a basic parameter required for the receiver 200 to decode the Li signaling. Further, the bootstrap part may include information about a mode of processing the Li-basic signaling at the transmitter 100, that is, information about a mode the transmitter 100 uses to process the Li-basic signaling.
[291] The preamble part includes the Li signaling, and may be configured of two parts, that is, the Li-basic signaling and the Li-detail signaling.
[292] Here, the Li-basic signaling may include information about the Ll-detail signaling, and the Li-detail signaling may include information about data. Here, the data is broadcasting data for providing broadcasting services and may be transmitted through at least one physical layer pipes (PLPs).
[293] In detail, the Li-basic signaling includes information required for the receiver 200 to process the Li-detail signaling. This information includes, for example, infoimation about a mode of processing the Li-detail signaling at the transmitter 100, that is, in-formation about a mode the transmitter 100 uses to process the Ll-detail signaling, in-formation about a length of the Ll-detail signaling, information about an additional parity mode, that is, information about a K value used for the transmitter 100 to generate additional parity bits using an L1B Ll Detail additional parity mode (here, when the L1B Ll_Detail additional parity_mode is set as '00', K = 0 and the ad-ditional parity bits are not used), and information about a length of total cells. Further, the Li-basic signaling may include basic signaling information about a system including the transmitter 100 such as a fast Fourier transform (FFT) size, a guard interval, and a pilot pattern.
[294] Further, the Li-detail signaling includes information required for the receiver 200 to decode the PLPs, for example, start positions of cells mapped to data symbols for each PLP, PLP identifier (ID), a size of the PLP, a modulation scheme, a code rate, etc..
28 [295] Therefore, the receiver 200 may acquire frame synchronization, acquire the Li-basic signaling and the Li-detail signaling from the preamble, and receive service data required by a user from data symbols using the Li-detail signaling.
[296] The method for processing the Li-basic signaling and the Li-detail signaling will be described below in more detail with reference to the accompanying drawings.
[297] FIGs. 8 and 9 are block diagrams for describing a detailed configuration of the transmitter 100, according to an exemplary embodiment.
[298] In detail, as illustrated in FIG. 8, to process the Li-basic signaling, the transmitter 100 may include a scrambler 211, a BCH encoder 212, a zero padder 213, an LDPC

encoder 214, a parity permutator 215, a repeater 216, a puncturer 217, a zero remover 219, a bit demultiplexer 219, and a constellation mapper 221.
[299] Further, as illustrated in FIG. 9, to process the Li-detail signaling, the transmitter 100 may include a segmenter 311, a scrambler 312, a BCH encoder 313, a zero padder 314, an LDPC encoder 315, a parity permutator 316, a repeater 317, a puncturer 318, an ad-ditional parity generator 319, a zero remover 321, bit demultiplexers 322 and 323, and constellation mappers 324 and 325.
[300] Here, the components illustrated in FIGs. 8 and 9 are components for perfoiming encoding and modulation on the Li-basic signaling and the Li-detail signaling, which is only one example. According to another exemplary embodiments, some of the components illustrated in FIGs. 8 and 9 may be omitted or changed, and other components may also be added. Further, positions of some of the components may be changed. For example, the positions of the repeaters 216 and 317 may be disposed after the puncturers 217 and 318, respectively [301] The segmenter 311, the BCH encoder 313 and the LDPC encoder 315 illustrated in FIG. 9 may perform operations performed by the segmenter 110, the outer encoder 120 and the LDPC encoder 130 illustrated in FIG. 1.
[302] In describing FIGs. 8 and 9, for convenience, components for performing common functions will be described together.
[303] The Li-basic signaling and the Li-detail signaling may be protected by con-catenation of a BCH outer code and an LDPC inner code. However, this is only one example. Therefore, as outer encoding performed before inner encoding in the con-catenated coding, another encoding such as CRC encoding in addition to the BCH

encoding may be used. Further, the Li-basic signaling and the Li-detail signaling may be protected only by the LDPC inner code without the outer code.
[304] First, the Li-basic signaling and the Li-detail signaling may be scrambled. Further, the Ll-basic signaling and the Li-detail signaling are BCH encoded, and thus, BCH
parity check bits of the Li-basic signaling and the Li-detail signaling generated from the BCH encoding may be added to the Li-basic signaling and the Li-detail signaling,
29 respectively. Further, the concatenated signaling and the BCH parity check bits may be additionally protected by a shortened and punctured 16K LDPC code.
[305] To provide various robustness levels appropriate for a wide signal to noise ratio (SNR) range, a protection level of the Li-basic signaling and the Li-detail signaling may be divided into seven (7) modes. That is, the protection level of the Li-basic signaling and the Li-detail signaling may be divided into the seven modes based on an LDPC code, a modulation order, shortening/puncturing parameters (that is, a ratio of the number of bits to be punctured to the number of bits to be shortened), and the number of bits to be basically punctured (that is, the number of bits to be basically punctured when the number of bits to be shortened is 0). In each mode, at least one different combination of the LDPC code, the modulation order, the constellation, and the shortening/puncturing pattern may be used.
[306] A mode for the transmitter 100 to processes the signaling may be set in advance depending on a system. Therefore, the transmitter 100 may determine parameters (for example, modulation and code rate (ModCod) for each mode, parameter for the BCH
encoding, parameter for the zero padding, shortening pattern, code rate/code length of the LDPC code, group-wise interleaving pattern, parameter for repetition, parameter for puncturing, and modulation scheme, etc.) for processing the signaling depending on the set mode, and may process the signaling based on the determined parameters and transmit the processed signaling to the receiver 200. For this purpose, the transmitter 100 may pre-store the parameters for processing the signaling depending on the mode.
[307] Modulation and code rate configurations (ModCod configurations) for the seven modes for processing the Li-basic signaling and the seven modes for processing the Li-detail signaling are shown in following Table 4. The transmitter 100 may encode and modulate the signaling based on the ModCod configurations defined in following Table 4 according to a corresponding mode. That is, the transmitter 100 may determine an encoding and modulation scheme for the signaling in each mode based on following Table 4, and may encode and modulate the signaling according to the determined scheme. In this case, even when modulating the Li signaling by the same modulation scheme, the transmitter 100 may also use different constellations.
[308] [Table 4]
30 [309]
Signaling FEC Type Ksig Code Constellation Length Code Rate Mode 1 QPSK
Mode 2 QPSK
Mode 3 QPSK
Ll -Basic Mode 4 200 3/15 NUC 16-QAM
Mode 5 NUC 64-QAM
(Type A) Mode 6 NUC 256-QAM
Mode 7 16200 NUC 256-QAM
Mode 1 400 ¨ 2352 QPSK
Mode 2 400 ¨ 3072 QPSK
Mode 3 QPSK
Li-Detail Mode 4 NUC 16-QAM
Mode 5 400 ¨ 6312 6/15 NUC 64-QAM
(Type B) Mode 6 NUC 256-QAM
Mode 7 NUC_256-QAM
[310] In above Table 4, Ksig represents the number of information bits for a coded block.
That is, since the Li signaling bits having a length of K18 are encoded to generate the coded block, a length of the Li signaling in one coded block becomes Ksie.
Therefore, the Li signaling bits having the size of Kõg may be considered as corresponding to one LDPC coded block.
[311] Referring to above Table 4, the lc, value for the Li-basic signaling is fixed to 200.
However, since the amount of Li-detail signaling bits varies, the Km, value for the Li-detail signaling varies.
[312] In detail, in a case of the Li-detail signaling, the number of Li-detail signaling bits varies, and thus, when the number of Li-detail signaling bits is greater than a preset value, the Li-detail signaling may be segmented to have a length which is equal to or less than the preset value.
[313] In this case, each size of the segmented Li-detail signaling blocks (that is, segment of the Li-detail signaling) may have the Kõ, value defined in above Table 4.
Further, each of the segmented Li-detail signaling blocks having the size of K, may correspond to one LDPC coded block.
[314] However, when the number of Li-detail signaling bits is equal to or less than the preset value, the Li-detail signaling is not segmented. In this case, the size of the L1-detail signaling may have the Ksig value defined in above Table 4. Further, the Li-detail signaling having the size of Icil, may correspond to one LDPC coded block.
[315] Hereinafter, a method for segmenting Ll-detail signaling will be described in detail.
[316] The segmenter 311 segments the Li-detail signaling. In detail, since the length of the L1-detail signaling varies, when the length of the Li-detail signaling is greater than the preset value, the segmenter 311 may segment the Li-detail signaling to have the number of bits which are equal to or less than the preset value and output each of the segmented Li-detail signalings to the scrambler 312.
[317] However, when the length of the Li-detail signaling is equal to or less than the preset value, the segmenter 311 does not perform a separate segmentation operation..
31 [318] A method for segmenting, by the segmenter 311, the Li-detail signaling is as follows.
[319] The amount of Li-detail signaling bits varies and mainly depends on the number of PLPs. Therefore, to transmit all bits of the Li-detail signaling, at least one forward error correction (FEC) frame is required. Here, an FEC frame may represent a form in which the Li-detail signaling is encoded, and thus, parity bits according to the encoding are added to the Li-detail signaling.
[320] In detail, when the Li-detail signaling is not segmented, the Li-detail signaling is BCH-encoded and LDPC encoded to generate one FEC frame, and therefore, one FEC

frame is required for the Li-detail signaling transmission. However, when the Li-detail signaling is segmented into at least two, these segmented Li-detail signalings each are BCH- encoded and LDPC-encoded to generate at least two FEC frames, and therefore, at least two FEC frames are required for the Li-detail signaling transmission.
[321] Therefore, the segmenter 311 may calculate the number MAD_ FECFRAME of FEC frames for the Li-detail signaling based on following Equation 27. That is, the number NEW_ FECFRAmE of FEC frames for the Li-detail signaling may be determined based on following Equation 27.
[322] .... (27) [ K L1D ex_pad K seg [323] In above Equation 27, represents a minimum integer which is equal to or rxi greater than x.
[324] Further, in above Equation 27, KLID_ex_pad represents the length of the Li-detail signaling except Li padding bits as illustrated in FIG. 10, and may be determined by a value of an L1B Ll Detail size bits field included in the Li-basic signaling.
[325] Further, Kseg represents a threshold number for segmentation defined based on the number Kid,, of information bits input to the LDPC encoder 315, that is, the LDPC in-formation bits. Further, Kseg may be defined based on the number of BCH parity check bits of BCH encoding and a multiple value of 360.
[326] Kseg is determined such that, after the Li-detail signaling is segmented, the number K
of information bits in the coded block is set to be equal to or less than Kidpe-M
-outer. In detail, when the Li-detail signaling is segmented based on Kseg, since the length of segmented Li-detail signaling does not exceed Kõ,, the length of the segmented Li-detail signaling is set to be equal to or less than Kidpe-Mouter when K,õ
is set like in Table 5 as following.
32 [327] Here, Mouter and Kidõ are as following Tables 6 and 7. For sufficient robustness, the K
seg value for the Li-detail signaling mode 1 may be set to be K1dõ-Mouter-720.
[328] K,g for each mode of the Li-detail signaling may be defined as following Table 5. In this case, the segmenter 311 may determine K,õg according to a corresponding mode as shown in following 5.
[329] [Table 5]
[330] Ll -Detail K,,, Mode 1 _ 2352 Mode 2 _ 3072 Mode 3 Mode 4 Mode 5 6312 Mode 6 Mode 7 [331] As illustrated in FIG. 10, an entire Li-detail signaling may be formed of Li-detail signaling and Li padding bits.
[332] In this case, the segmenter 311 may calculate a length of an Ll_PADDING field for the Li-detail signaling, that is, the number LiD_pAD of the Li padding bits based on following Equation 28.
[333] However, calculating KLID_PAD based on following Equation 28 is only one example.
That is, the segmenter 311 may calculate the length of the Ll_PADDING field for the Li-detail signaling, that is, the number KL1D_PAD of the Li padding bits based on KLAD
_ex_pad and NL1D_FECFRA1E values. As one example, the KL1D_PAD value may be obtained based on following Equation 28. That is, following Equation 28 is only one example of a method for obtaining a KLID_pAD value, and thus, another method based on the Kul) _ex_pad and NL1D_FECFRAME values may be applied to obtain an equivalent result.
[334]
K L1 Dex_pad Li D PAD = _ _____ cn X 8 X N Li D FECFRAME K 1:1 D_ex_pad Ll D FECFRAME X ui ....(28) [335] Further, the segmenter 311 may fill the Ll_PADDING field with KLID_pAD zero bits (that is, bits having a 0 value). Therefore, as illustrated in FIG. 10, the KLID_pAD zero bits may be filled in the Li _PADDING field.
[336] As such, by calculating the length of the Li _PADDING field and padding zero bits of the calculated length to the Ll_PADDING field, the Li-detail signaling may be segmented into the plurality of blocks formed of the same number of bits when the Li-detail signaling is segmented.
[337] Next, the segmenter 311 may calculate a final length KLID of the entire Li-detail signaling including the zero padding bits based on following Equation 29.
33 [338] KLID=KLID_ex_pad-FKL1D_PAD ==== (29) [339] Further, the segmenter 311 may calculate the number K,,, of information bits in each of the NLID_FECFRAME blocks based on following Equation 30.
[340] KsIg=KLIDMILID_FECFRAME ==.. (30) [341] Next, the segmenter 311 may segment the Li-detail signaling by K,,, number of bits.
[342] In detail, as illustrated in FIG. 10, when the NLID_FECFRAME is greater than 1, the segmenter 311 may segment the Li-detail signaling by the number of icig bits to segment the Li-detail signaling into the NLID_FECFRAME blocks.
[343] Therefore, the Li-detail signaling may be segmented into NLID_FECFRAME blocks, and the number of Li-detail signaling bits in each of the NLID_FECFRAIVIE blocks may be Ks,e.
Further, each segmented Li-detail signaling is encoded. As an encoded result, a coded block, that is, an FEC frame is formed, such that the number of Ll-detail signaling bits in each of the NLID_FECFRAME coded blocks may be K,,,.
[344] However, when the Li-detail signaling is not segmented, K,,,=Ktin_ex_ pad.
[345] The segmented Li-detail signaling blocks may be encoded by a following procedure.
[346] In detail, all bits of each of the Li-detail signaling blocks having the size Ksig may be scrambled. Next, each of the scrambled Li-detail signaling blocks may be encoded by concatenation of the BCH outer code and the LDPC inner code.
[347] In detail, each of the Li-detail signaling blocks is BCH-encoded, and thus M
-outer (=168) BCH parity check bits may be added to the Kõ, Ll-detail signaling bits of each block, and then, the concatenation of the Li-detail signaling bits and the BCH
parity check bits of each block may be encoded by a shortened and punctured 16K LDPC
code. The details of the BCH code and the LDPC code will be described below.
However, the exemplary embodiments describe only a case in which M
-outer=168, but it is apparent that M
-outer may be changed into an appropriate value depending on the re-quirements of a system.
[348] The scramblers 211 and 312 scramble the Ll-basic signaling and the Li-detail signaling, respectively. In detail, the scramblers 211 and 312 may randomize the Li-basic signaling and the Li-detail signaling, and output the randomized Li-basic signaling and Li-detail signaling to the BCH encoders 212 and 313, respectively.
[349] In this case, the scramblers 211 and 312 may scramble the information bits by a unit of Ksig.
[350] That is, since the number of Li-basic signaling bits transmitted to the receiver 200 through each frame is 200, the scrambler 211 may scramble the Li-basic signaling bits by Ksig (=200).
[351] Since the number of Li -basic signaling bits transmitted to the receiver 200 through each frame varies, in some cases, the Li-detail signaling may be segmented by the segmenter 311. Further, the segmenter 311 may output the Li-detail signaling formed
34 of Km, bits or the segmented Li-detail signaling blocks to the scrambler 312.
As a result, the scrambler 312 may scramble the Li-detail signaling bits by every Km, which are output from the segmenter 311.
[352] The BCH encoders 212 and 313 perform the BCH encoding on the Li-basic signaling and the Li-detail signaling to generate the BCH parity check bits.
[353] In detail, the BCH encoders 212 and 313 may perform the BCH encoding on the Li-basic signaling and the Li-detail signaling output from the scramblers 211 and 313, respectively, to generate the BCH parity check bits, and output the BCH-encoded bits in which the BCH parity check bits are added to each of the Li-basic signaling and the Li-detail signaling to the zero padders 213 and 314, respectively.
[354] For example, the BCH encoders 212 and 313 may perform the BCH
encoding on the input Km, bits to generate the Mouter (that is, Km,=Kpayload) BCH parity check bits and output the BCH-encoded bits formed of Nome, (= Km,-FMoutõ) bits to the zero padders 213 and 314, respectively.
[355] The parameters for the BCH encoding may be defined as following Table 6.
[356] [Table 6]
[357] Ksig Signaling FEC Type Mouter Nouter= Ksig+ Mouter -------------------------------- Kpayload Mode 1 Mode 2 Mode 3 L1-Basic Mode 4 200 368 Mode 5 Mode 6 Mode 7 Mode 1 400 ¨ 2352 568 ¨ 2520 Mode 2 400 ¨ 3072 568 ¨ 3240 Mode 3 Li-Detail Mode 4 Mode 5 400 ¨ 6312 568 ¨ 6480 Mode 6 Mode 7 [358] Meanwhile, referring to FIGs. 8 and 9, it may be appreciated that the LDPC encoders 214 and 315 may be disposed after the BCH encoders 212 and 313, respectively.
[359] Therefore, the Ll-basic signaling and the Ll-detail signaling may be protected by the concatenation of the BCH outer code and the LDPC inner code.
[360] In detail, the Li-basic signaling and the Li-detail signaling are BCH-encoded, and thus, the BCH parity check bits for the Li-basic signaling are added to the L1-basic signaling and the BCH parity check bits for the Li-detail signaling are added to the Li-detail signaling. Further, the concatenated Li-basic signaling and BCH
parity check bits are additionally protected by an LDPC code, and the concatenated Li-detail signaling and BCH parity check bits may be additionally protected by an LDPC
code.
[361] Here, it is assumed that an LDPC code for LDPC encoding is a 16K LDPC
code, and thus, in the BCH encoders 212 and 213, a systematic BCH code for Ninner=16200 (that
35 is, the code length of the 16K LDPC code is 16200 and an LDPC codeword generated by the LDPC encoding may be formed of 16200 bits) may be used to perform outer encoding of the Li-basic signaling and the Li-detail signaling.
[362] The zero padders 213 and 314 pad zero bits. In detail, for the LDPC
code, a prede-termined number of LDPC information bits defined according to a code rate and a code length is required, and thus, the zero padders 213 and 314 may pad zero bits for the LDPC encoding to generate the predetermined number of LDPC information bits formed of the BCH-encoded bits and zero bits, and output the generated bits to the LDPC encoders 214 and 315, respectively, when the number of BCH-encoded bits is less than the number of LDPC information bits. When the number of BCH-encoded bits is equal to the number of LDPC information bits, zero bits are not padded.
[363] Here, zero bits padded by the zero padders 213 and 314 are padded for the LDPC
encoding, and therefore, the padded zero bits padded are not transmitted to the receiver 200 by a shortening operation.
[364] For example, when the number of LDPC information bits of the 16K LDPC
code is Kldpc, in order to form Kldp, LDPC information bits, zero bits are padded.
[365] In detail, when the number of BCH-encoded bits is No,,,õ, the number of LDPC in-formation bits of the 16K LDPC code is Kid, and Nouter < Kid, the zero padders and 314 may pad the Kidpe-Nõõ,õ zero bits and use the Nouter BCH-encoded bits as the remaining portion of the LDPC information bits to generate the LDPC
information bits formed of Kido, bits. However, when Noute,=Kidpe, zero bits are not padded.
[366] For this purpose, the zero padders 213 and 314 may divide the LDPC
information bits into a plurality of bit groups.
[367] For example, the zero padders 213 and 314 may divide the Kid LDPC
information bits (io, i1, ) into Ninfo_ermuo(=K141360) bit groups based on following Kkfpc 1 Equation 31 or 32. That is, the zero padders 213 and 314 may divide the LDPC
in-formation bits into the plurality of bit groups so that the number of bits included in each bit group is 360.
[368] .... (31) Z1 =fidj = [360 0 k < Kldpc for 0 j <N info_group [369] .... (32) Zj = ik 360x j k <360 x (j-i-1) 1 for 0 j <N info group [370] In above Equations 31 and 32, Z, represents a j-th bit group.
[371] The parameters Nouter, Kid, and NInfo_group for the zero padding for the Li-basic signaling and the Li-detail signaling may be defined as shown in following Table 7. In
36 this case, the zero padders 213 and 314 may determine parameters for the zero padding according to a corresponding mode as shown in following Table 7.
[372] [Table 7]
[373] Signaling FEC Type Nouter Kldpc Ninfo_group 1:1-Basic (all modes) Ll -Detail Model 568 -2520 Ll -Detail Mode 2 568 -3240 Ll -Detail Mode 3 Ll -Detail Mode 4 Ll -Detail Mode 5 568 - 6480 6480 18 Ll -Detail Mode 6 Ll -Detail Mode 7 [374] Further, for 0 < j <Ninfo_group, each bit group 4 as shown in FIG. 11 may be formed of 360 bits.
[375] In detail, FIG. 11 illustrates a data format after the Li-basic signaling and the Li-detail signaling each are LDPC-encoded. In FIG. 11, an LDPC FEC added to the K
ldpc LDPC information bits represents the LDPC parity bits generated by the LDPC
encoding.
[376] Referring to FIG. 11, the Kidp, LDPC information bits are divided into the Ninfo_group bits groups and each bit group may be formed of 360 bits.
[377] When the number Nouter(= Ksig+Mouter) of BCH-encoded bits for the Li-basic signaling and the Li-detail signaling is less than the Kidpc., that is, Noutõ(= Kaig-i-Moutõ)< Kldpc, for the LDPC encoding, the Kidpc LDPC information bits may be filled with the Nou,õ BCH-encoded bits and the Kidpe-Nouter zero-padded bits. In this case, the padded zero bits are not transmitted to the receiver 200.
[378] Hereinafter, a shortening procedure performed by the zero padders 213 and 314 will be described in more detail.
[379] The zero padders 213 and 314 may calculate the number of padded zero bits. That is, to fit the number of bits required for the LDPC encoding, the zero padders 213 and 314 may calculate the number of zero bits to be padded.
[380] In detail, the zero padders 213 and 314 may calculate a difference between the number of LDPC information bits and the number of BCH-encoded bits as the number of padded zero bits. That is, for a given Nome, the zero padders 213 and 314 may calculate the number of padded zero bits as Kidpc-Nouter=
[381] Further, the zero padders 213 and 314 may calculate the number of bit groups in which all the bits are padded. That is, the zero padders 213 and 314 may calculate the number of bit groups in which all bits within the bit group are padded by zero bits.
[382] In detail, the zero padders 213 and 314 may calculate the number Npad of groups to which all bits are padded based on following Equation 33 or 34.
37 [383] .... (33) [ K ldpc - N outer]
N pad ¨ 360 [384] .... (34) [ (Kldpc- M outer) - K sig i N ¨ ______________________________ pad 360 [385] Next, the zero padders 213 and 314 may determine bit groups in which zero bits are padded among a plurality of bit groups based on a shortening pattern, and may pad zero bits to all bits within some of the determined bit groups and some bits within the remaining bit groups.
[386] In this case, the shortening pattern of the padded bit group may be defined as shown in following Table 8. In this case, the zero padders 213 and 314 may determine the shortening patterns according to a corresponding mode as shown in following Table 8.
[387] [Table 81 [388] irsu) (0 L--, .1 = ' :: =P': t n f 0_9 r Du p") Signaling FEC Ninfo 0. ir iØ
Type oup 5 + .µ 7Tg(1:1 7r5(2) Ns (3) vs (4.) 71 5 (5) Ms ( 6) irs(7) Trs(13) 7.59! Trgi 10 ) IT 21.11) irs(12) ir s, 13) n's i 141 ,irs05) irg.16) Trgi 17) L1-Basic 4 , 1 5 2 ,8 6 o 7 3 (for all modes) - - - -7 8 5 4 L1-Detail Mode 1 9 1 2 6 3 0 _ L1-Detail Mode 2 o 12 15 13 2 5 7 9 8 L1-Detail Mode 3 ¨

= 0 15 5 16 17 1 6 13 11 L1-Detail Mode 4 4 7 12 8 14 2 3 9 10 = 2 4 5 17 9 7 1 6 15 L1-Detail Mode 5 18 L1 D l M d 6 0 15 5 16 17 1 6 13 11 -etai oe L1-Detail Mode 7 [389] Here, As(j) is an index of a j-th padded bit group. That is, the r(j) represents a shortening pattern order of the j-th bit group. Further, Ninfo_group is the number of bit groups configuring the LDPC information bits.
[390] In detail, the zero padders 213 and 314 may determine Z Z Z (Arpad-1) as bit groups in which all bits within the bit group are 0), 7,50),===9 7C5 padded by zero bits based on the shortening pattern, and pad zero bits to all bits of the bit groups. That is, the zero padders 213 and 314 may pad zero bits to all bits of a as (0)-th bit group, a a0(1)-th bit group,....an,(Npad-1)-th bit group among the plurality of bit groups based on the shortening pattern.
[391] As such, when Npad is not 0, the zero padders 213 and 314 may detelinine a list of the Npad bit groups, that is, z Z (1),=, Z (1.1f1) based on above Table 8, and pad n,(0), ns= =
zero bits to all bits within the determined bit group.
38 [392] However, when the Npaci is 0, the foregoing procedure may be omitted.
[393] Meanwhile, since the number of all the padded zero bits is Kidõ-Nooter and the number of zero bits padded to the Npad bit groups is 360xNp2d, the zero padders 213 and 314 may additionally pad zero bits to Kid,-Noutõ-360xNpad LDPC information bits.
[394] In this case, the zero padders 213 and 314 may detei mine a bit group to which zero bits are additionally padded based on the shortening pattern, and may additionally pad zero bits from a head portion of the determined bit group.
[395] In detail, the zero padders 213 and 314 may determine z Iv as a bit group to which zero bits are additionally padded based on the shortening pattern, and may addi-tionally pad zero bits to the Kldoc-Nou,õ-360xNoad bits positioned at the head portion of z .,(Nõ). Therefore, the Kidoc-Nouter-360xNpad zero bits may be padded from a first bit of the 3-c,(Nõõd)-th bit group.
[396] As a result, for z ,( N p.1), zero bits may be additionally padded to the Kidpc-Nbch -360xN1ad bits positioned at the head portion of the Z
7C (..m.õ)*
[397] Meanwhile, the foregoing example describes that K1doc-Nouter-360xNoad zero bits are padded from a first bit of the z n,(Npad), which is only one example.
Therefore, the position at which zero bits are padded in the z Tc,(Nped) may be changed. For example, the Kidoc-Nouter-360xNoad zero bits may be padded to a middle portion or a last portion of the z or may also be padded at any position of the z zjivp.f).
,( [398] Next, the zero padders 213 and 314 may map the BCH-encoded bits to the positions at which zero bits are not padded to configure the LDPC information bits.
[399] Therefore, the Neuter BCH-encoded bits are sequentially mapped to the bit positions at which zero bits in the Kid LDPC information bits (io, K -1) are not padded, and thus, the Kidp, LDPC information bits may be formed of the Nooõ. BCH-encoded bits and the Kidpc-Nootõ information bits.
[400] The padded zero bits are not transmitted to the receiver 200. As such, a procedure of padding the zero bits or a procedure of padding the zero bits and then not transmitting the padded zero bits to the receiver 200 may be called shortening.
[401] The LDPC encoders 214 and 315 perform LDPC encoding on the Ll-basic signaling and the Li-detail signaling, respectively.
[402] In detail, the LDPC encoders 214 and 315 may perform LDPC encoding on the LDPC information bits output from the zero padders 213 and 31 to generate LDPC

parity bits, and output an LDPC codeword including the LDPC information bits and the LDPC parity bits to the parity permutators 215 and 316, respectively.
39 [403] That is, Kidp, bits output from the zero padder 213 may include K8 Li-basic signaling bits, Mouter(=Nouter-K,ie) BCH parity check bits, and Kidoe-Nouter padded zero bits, which may configure Kidpc LDPC information bits i=(io, ) for the LDPC encoder 214.
[404] Further, the Kid bits output from the zero padder 314 may include the Ksig Ll-detail signaling bits, the 1VI
- -outer(N=-- outer-Ksig) BCH parity check bits, and the (Kidpe-Nouter) padded zero bits, which may configure the Kidp, LDPC information bits i=(io, ) for the LDPC encoder 315.
[405] In this case, the LDPC encoders 214 and 315 may systematically perform the LDPC
encoding on the Kidp, LDPC information bits to generate an LDPC codeword A=(co, cl, inner ---S.
) = === Po pi ) formed of N hit ' = = c Nõõ-1 1 P
[406] In the Li-basic modes and the LI-detail modes 1 and 2, the LDPC
encoders 214 and 315 may encode the Li-basic signaling and the Li-detail signaling at a code rate of 3/15 to generate 16200 LDPC codeword bits. In this case, the LDPC encoders 214 and 315 may perform the LDPC encoding based on above Table 1.
[407] Further, in the Ll-detail modes 3, 4, 5 6, and 7, the LDPC encoder 315 may encode the Li-detail signaling at a code rate of 6/15 to generate the 16200 LDPC
codeword bits. In this case, the LDPC encoder 315 may perform the LDPC encoding based on above Table 3.
[408] The code rate and the code length for the LI-basic signaling and the Li-detail signaling are as shown in above Table 5, and the number of LDPC information bits are as shown in above Table 8.
[409] The parity permutators 215 and 316 perform parity permutation. That is, the parity permutators 215 and 316 may perform permutation only on the LDPC parity bits among the LDPC information bits and the LDPC parity bits.
[410] In detail, the parity permutators 215 and 316 may perfonn the permutation only on the LDPC parity bits in the LDPC codewords output from the LDPC encoders 214 and 315, and output the parity permutated LDPC codewords to the repeaters 216 and 317, respectively. The parity permutator 316 may output the parity permutated LDPC
codeword to an additional parity generator 319. In this case, the additional parity generator 319 may use the parity permutated LDPC codeword output from the parity permutator 316 to generate additional parity bits.
[411] For this purpose, the parity permutators 215 and 316 may include a parity interleaver (not illustrated) and a group-wise interleaver (not illustrated).
[412] First, the parity interleaver may interleave only the LDPC parity bits among the LDPC information bits and the LDPC parity bits configuring the LDPC codeword.
40 However, the parity interleaver may perform the parity interleaving only in the cases of the Li-detail modes 3, 4, 5, 6 and 7. That is, since the Li-basic modes and the Li-detail modes 1 and 2 include the parity interleaving as a portion of the LDPC
encoding process, in the Li-basic modes and the Li-detail modes 1 and 2, the parity interleaver may not perform the parity interleaving.
[413] In the mode of performing the parity interleaving, the parity interleaver may in-terleave the LDPC parity bits based on following Equation 35.
[414] ui=c, for 0<i < Kid (information bits are not interleaved) [415] for 0<s <360, 0<t <27 .... (35) K,4,,-1-3601-Fs Ki4õ, 27J+1 [416] In detail, based on above Equation 35, the LDPC codeword (co, ci, _ parity-interleaved by the parity interleaver and an output of the parity interleaver may be represented by U = (u0, u1,..., u [417] Meanwhile, since the Li-basic modes and the Li-detail modes 1 and 2 do not use the parity interleaver, an output U = (uo, u1, ... ) of the parity interleaver may be u represented as following Equation 36.
[418] ui=c, for ()-i<Ninner ==== (36) [419] The group-wise interleaver may perform the group-wise interleaving on the output of the parity interleaver.
[420] Here, as described above, the output of the parity interleaver may be an LDPC
codeword parity-interleaved by the parity interleaver or may be an LDPC
codeword which is not parity-interleaved by the parity interleaver.
[421] Therefore, when the parity interleaving is performed, the group-wise interleaver may perform the group-wise interleaving on the parity interleaved LDPC codeword, and when the parity interleaving is not performed, the group-wise interleaver may perform the group-wise interleaving on the LDPC codeword which is not parity-interleaved.
[422] In detail, the group-wise interleaver may interleave the output of the parity in-terleaver in a bit group unit.
[423] For this purpose, the group-wise interleaver may divide an LDPC
codeword output from the parity interleaver into a plurality of bit groups. As a result, the LDPC parity bits output from the parity interleaver may be divided into a plurality of bit groups.
[424] In detail, the group-wise interleaver may divide the LDPC-encoded bits (uo, ul, g it ) output from the parity interleaver into Nroupµ ( N /360) bit groups based on =-- inne. ¨
following Equation 37.
[425] X= 11 " I 360xj1(<360x(0-1), < Ninnõ1 for 0-,j < Nkõ-,,up ... (23) [426] In above Equation 37, N represents a j-th bit group.
41 [427] FIG. 12 illustrates an example of dividing the LDPC codeword output from the parity interleaver into a plurality of bit groups.
[428] Referring to FIG. 12, the LDPC codeword is divided into N nine. -g,õõp(=N /360) bit groups, and each bit group N for 0 j <Ngroup is formed of 360 bits.
[429] As a result, the LDPC information bits formed of Kid,, bits may be divided into Kidp, /
360 bit groups and the LDPC parity bits formed of Numer-Kldpc bits may be divided into NinnerKidpc/360 bit groups.
[430] Further, the group-wise interleaver performs the group-wise interleaving on the LDPC codeword output from the parity interleaver.
[431] In this case, the group-wise interleaver does not perform interleaving on the LDPC
information bits, and may perform the interleaving only on the LDPC parity bits to change the order of the plurality of bit groups configuring the LDPC parity bits.
[432] As a result, the LDPC information bits among the LDPC bits may not be interleaved by the group-wise interleaver but the LDPC parity bits among the LDPC bits may be interleaved by the group-wise interleaver. In this case, the LDPC parity bits may be in-terleaved in a group unit.
[433] In detail, the group-wise interleaver may perform the group-wise interleaving on the LDPC codeword output from the parity interleaver based on following Equation 38.
[434] Y,=-X,, 0<j < K1dpe/360 1435] Y,=Xõõ(,) Kid,/360 <Ngroup .... (38) [436] Here, N represents a j-th bit group among the plurality of bit groups configuring the LDPC codeword, that is, the j-th bit group which is not group-wise interleaved, and Y, represents the group-wise interleaved j-th bit group. Further, rt(j) represents a per-mutation order for the group-wise interleaving.
[437] The permutation order may be defined based on following Table 9 and Table 10.
Here, Table 9 shows a group-wise interleaving pattern of a parity portion in the LI-basic modes and the Li-detail modes 1 and 2, and Table 10 shows a group-wise in-terleaving pattern of a parity portion for the Ll-detail modes 3, 4, 5, 6 and 7.
[438] In this case, the group-wise interleaver may determine the group-wise interleaving pattern according to a corresponding mode shown in following Tables Tables 9 and 10.
[439] [Table 9]
42 [440] Order of group-wise interleaving rrp. j) (9 45) Signaling Ngroup 7õ(9) 7rp(10) rrp(11) up(12) n(13) irp(14) n.(15) 7õ(16) ap(17) n(18)n,.(19)n(2O)FEC Type n(21) n,,(22) n),(23) rr,(24) rr(25) rr,(26) rr,(27) rrõ(28) ir,(29) rr(30) rrp(31) n,(32) rrp( 3) rr(34) rr(3S) rrp( I 6) 7,437) up(38) rrp(39) u(4O) 1r,,(41) 7r,,(42) rrn(43) 7,,(44) L1-Basic 20 23 25 32 38 41 18 9 10 11 (all modes) 14 15 .26 40 33 19 28 34 16 L1-Detail 45 9 10 ,17 18 21 33 35 14 28 12 Mode 1 L1 -D il 9 31 23 10 11 25 43 29 36 16 eta Mode 2 [441] [Table 10]
[442]
Order of group-wise interleaving YrpJ (16 j <45k Signaling "group FEC Type 418) al.(19) /020) 421) np(22) rtp(23) n(24) /(25) /026) irp(27) ni,(28) ni(29) 430) 431) rrp(32) rrp(33) rry,(34) Trp(35) rrp(36) r(37) rrk(38) 7(39) rr(40) r041) np(42) rrA43) 7444) L1-Detail 19 37 30 42 23 44 27 40 21 34 25 32 29 24 Mode 3 26 35 ,39 20 18 .43 31 36 38 22 L1-Detail 20 35 42 39 26 23 30 18 28 37 32 27 44 43 Mode 4 41 40 .38 36 34 33 31 L1-Detail 19 37 33 26 40 43 22 29 24 35 44 31 27 20 Mode 5 21 39 25 42 L1-Detail 20 35 42 39 26 23 30 18 28 37 32 27 44 43 Mode 6 41 40 38 36 34 L1-Detail 44 23 29 33 24 28 21 27 42 18 22 31 32 37 Mode 7 43 30 25 35 20 34 39 36 19 41 40 26 38 [443] Hereinafter, for the group-wise interleaving pattern in the Li-detail mode 2 as an example, an operation of the group-wise interleaver will be described.
[444] In the Li -detail mode 2, the LDPC encoder 315 performs LDPC encoding on 3240 LDPC information bits at a code rate of 3/15 to generate 12960 LDPC parity bits. In this case, an LDPC codeword may be formed of 16200 bits.
[445] Each bit group is formed of 360 bits, and as a result the LDPC
codeword formed of 16200 bits is divided into 45 bit groups.
[446] Here, since the number of the LDPC information bits is 3240 and the number of the LDPC parity bits is 12960, a 0-th bit group to an 8-th bit group correspond to the LDPC information bits and a 9-th bit group to a 44-th bit group correspond to the LDPC parity bits.
[447] In this case, the group-wise interleaver does not perform interleaving on the bit groups configuring the LDPC information bits, that is, a 0-th bit group to a 8-th bit group based on above Equation 38 and Table 9, but may interleave the bit groups con-figuring the LDPC parity bits, that is, a 9-th bit group to a 44-th bit group in a group unit to change an order of the 9-th bit group to the 44-th bit group.
[448] In detail, in the Li-detail mode 2 in above Table 9, above Equation 28 may be rep-resented like Y0.X0, YI=Xi, Y7=X7, Y8=Xg, Y9=X,Tp(9)=X9, Yi0=X7,1)(10)=X31, Y1 1X
np(11)=X239 = = = 9Y42=Xap(42)=X28, Y43=X3tp(43)=X399 Y44=X3tP(44)=X42=
43 [449] Therefore, the group-wise interleaver does not change an order of the 0-th bit group to the 8-th bit group including the LDPC information bits but may change an order of the 9-th bit group to the 44-th bit group including the LDPC parity bits.
[4501 In detail, the group-wise interleaver may change the order of the bit groups from the 9-th bit group to the 44-th bit group so that the 9-th bit group is positioned at the 9-th position, the 31-th bit group is positioned at the 10-th position, the 23-th bit group is positioned at the 11-th position,..., the 28-th bit group is positioned at the 42-th position, the 39-th bit group is positioned at the 43-th position, the 42-th bit group is positioned at the 44-th position.
[451] As described below, since the puncturers 217 and 318 perform puncturing from the last parity bit, the parity bit groups may be arranged in an inverse order of the puncturing pattern by the parity permutation. That is, the first bit group to be punctured is positioned at the last bit group.
[452] The foregoing example describes that only the parity bits are interleaved, which is only one example. That is, the parity permutators 215 and 316 may also interleave the LDPC information bits. In this case, the parity permutators 215 and 316 may interleave the LDPC information bits with identity and output the LDPC information bits having the same order before the interleaving so that the order of the LDPC
information bits is not changed.
[453] The repeaters 216 and 317 may repeat at least some bits of the parity permutated LDPC codeword at a position subsequent to the LDPC information bits, and output the repeated LDPC codeword, that is, the LDPC codeword bits including the repetition bits, to the puncturers 217 and 318. The repeater 317 may also output the repeated LDPC codeword to the additional parity generator 319. In this case, the additional parity generator 319 may use the repeated LDPC codeword to generate the additional parity bits.
[454] In detail, the repeaters 216 and 317 may repeat a predetermined number of LDPC
parity bits after the LDPC information bits. That is, the repeaters 216 and 317 may add the predetermined number of repeated LDPC parity bits after the LDPC
information bits. Therefore, the repeated LDPC parity bits are positioned between the LDPC
in-formation bits and the LDPC parity bits within the LDPC codeword.
[455] Therefore, since the predetermined number of bits within the LDPC
codeword after the repetition may be repeated and additionally transmitted to the receiver 200, the foregoing operation may be referred to as repetition.
[456] The term "adding" represents disposing the repetition bits between the LDPC in-formation bits and the LDPC parity bits so that the bits are repeated.
[457] The repetition may be performed only on the Li-basic mode 1 and the Li-detail mode 1, and may not be performed on the other modes. In this case, the repeaters 216
44 and 317 do not perform the repetition and may output the parity permutated LDPC
codeword to the puncturers 217 and 318.
[458] Hereinafter, a method for performing repetition will be described in more detail.
[459] The repeaters 216 and 317 may calculate a number Nrepeat of bits additionally transmitted per an LDPC codeword based on following Equation 39.
[460] .... (39) Nrepeat = 2 x LC x N outed D
[461] In above Equation 39, C has a fixed number and D may be an even integer. Referring to above Equation 39, it may be appreciated that the number of bits to be repeated may be calculated by multiplying C by a given Nom.- and adding D thereto.
[462] The parameters C and D for the repetition may be selected based on following Table 11. That is, the repeaters 216 and 317 may determine the C and D based on a corre-sponding mode as shown in following Table 11.
[463] [Table 11]
[464]
NIdpc_parity =
Nouter K stg Ktdpc C moD
(= Ninner- Ktcfpc) L1-Basic Mode 1 368 200 3240 0 3672 12960 2 L1-Detail Mode 1 568 - 2520 400 -2352 3240 61/16 -508 12960 2 [465] Further, the repeaters 216 and 317 may repeat Nrepeat LDPC parity bits.
[466] In detail, when Nrepeat < Nldpc_panty, the repeaters 216 and 317 may add first Nrepeat bits of the parity permutated LDPC parity bits to the LDPC information bits as illustrated in FIG. 13. That is, the repeaters 216 and 317 may add a first LDPC parity bit among the parity permutated LDPC parity bits as an Nõpe.õ-th LDPC parity bit after the LDPC
information bits.
[467] When Nrepeat NiciPc_parity, the repeaters 216 and 317 may add the parity permutated N
Idpe_panty LDPC parity bits to the LDPC information bits as illustrated in FIG. 14, and may additionally add an Ntepettt-Nidpe_par,ty number of the parity permutated LDPC parity bits to the Nicipc_parity LDPC parity bits which are first added. That is, the repeaters 216 and 317 may add all the parity permutated LDPC parity bits after the LDPC in-formation bits and additionally add the first LDPC parity bit to the NiepeacNidpc_paiity-th LDPC parity bit among the parity permutated LDPC parity bits after the LDPC
parity bits which are first added.
[468] Therefore, in the L1-basic mode 1 and the Ll-detail mode 1, the additional Nrepeat bits may be selected within the LDPC codeword and transmitted.
[469] The puncturers 217 and 318 may puncture some of the LDPC parity bits included in the LDPC codeword output from the repeaters 216 and 317, and output a punctured LDPC codeword (that is, the remaining LDPC codeword bits other than the punctured bits and also referred to as an LDPC codeword after puncturing) to the zero removers
45 218 and 321. Further, the puncturer 318 may provide information (for example, the number and positions of punctured bits, etc.) about the punctured LDPC parity bits to the additional parity generator 319. In this case, the additional parity generator 319 may generate additional parity bits based thereon.
[470] As a result, after going through the parity permutation, some LDPC
parity bits may be punctured.
[471] In this case, the punctured LDPC parity bits are not transmitted in a frame in which Li signaling bits are transmitted. In detail, the punctured LDPC parity bits are not transmitted in a current frame in which the Li-signaling bits are transmitted, and in some cases, the punctured LDPC parity bits may be transmitted in a frame before the current frame, which will be described with reference to the additional parity generator 319.
[472] For this purpose, the puncturers 217 and 318 may determine the number of LDPC
parity bits to be punctured per LDPC codeword and a size of one coded block.
[473] In detail, the puncturers 217 and 318 may calculate a temporary number Npunc temp of LDPC parity bits to be punctured based on following Equation 40. That is, for a given Nom., the puncturers 217 and 318 may calculate the temporary number Npune_temp of LDPC parity bits to be punctured based on following Equation 40.
[474] .... (40) N punc temp =LA x (Kidpc- N
¨ outer)] B
[475] Referring to above Equation 40, the temporary size of bits to be punctured may be calculated by adding a constant integer B to an integer obtained from a result of mul-tiplying a shortening length (that is, Kidpc-Nõõtõ) by a preset constant A
value. In the present exemplary embodiment, it is apparent that the constant A value is set at a ratio of the number of bits to be punctured to the number of bits to be shortened but may be variously set according to requirements of a system.
[476] The B value is a value which represents a length of bits to be punctured even when the shortening length is 0, and thus, represents a minimum length that the punctured bits can have. Further, the A and B values serve to adjust an actually transmitted code rate. That is, to prepare for a case in which the length of information bits, that is, the length of the LI signaling is short or a case in which the length of the Ll signaling is long, the A and B values serve to adjust the actually transmitted code rate to be reduced.
[477] The above Kid, A and B are listed in following Table 12 which shows parameters for puncturing. Therefore, the puncturers 217 and 318 may determine the parameters for puncturing according to a corresponding mode as shown in following 12.
[478] [Table 12]
46 [479] Signaling FEC Type N
ou.wr Kldpc A B Aridpc_parllP o D
Mode 1 9360 2 Mode 2 11460 2 Mode 3 12360 2 Ll-Basic Mode 4 368 0 12292 4 _ Mode 5 3240 12350 12960 6 Mode 6 12432 a Mode 7 12776 8 Mode 1 568 - 2520 7/2 0 2 Mode 2 568 - 3240 2 6036 2 Mode 3 11/16 4653 2 L1-Detail Mode 4 29/32 3200 4 Mode 5 568 - 6480 6480 3/4 4284 9720 6 Mode 6 11/16 4900 8 Mode 7 49/256 8246 8 [480] The puncturers 217 and 318 may calculate a temporary size NFEc_teõ,õ
of one coded block as shown in following Equation 41. Here, the number Nidpe_puity of LDPC
parity bits according to a corresponding mode is shown as above Table 12.
[481] NFEC_temp=Nouter-I-Nldpc_pdrity-Npunc_temp ==== (41) [482] Further, the puncturers 217 and 318 may calculate a size NFEc of one coded block as shown in following Equation 42.
[483] .... (42) N FEC_temp NFEC= XI-I MOD
rt MOD
[484] In above Equation 42, rimoD is a modulation order. For example, when the Li-basic signaling and the Li-detail signaling are modulated by QPSK, 16-QAM, 64-QAM or 256-QAM according to a corresponding mode, imoD may be 2, 4, 6 and 8 as shown in above Table 12. According to above Equation 28, the NFEC may be an integer multiple of the modulation order.
[485] Further, the puncturers 217 and 318 may calculate the number Npunc of LDPC parity bits to be punctured based on following Equation 43.
[486] Npunc=Npunc_temp-(NFEC-NFEC_temp) ==== (43) [487] Here, Npunc is 0 or a positive integer. Further, NFEc is the number of bits of an in-formation block which are obtained by subtracting Npunc bits to be punctured from Nouter -1-Nidpe_parity bits obtained by performing the BCH encoding and the LDPC
encoding on Ksig information bits. That is, NFEc is the number of bits other than the repetition bits among the actually transmitted bits, and may be called the number of shortened and punctured LDPC codeword bits.
[488] Referring to the foregoing process, the puncturers 217 and 318 multiplies A by the number of padded zero bits, that is, a shortening length and adding B to a result to calculate the temporary number Npunc_temp of LDPC parity bits to be punctured.
[489] Further, the puncturers 217 and 318 calculate the temporary number NEEc_temp of
47 LDPC codeword bits to constitute the LDPC codeword after puncturing and shortening based on the Npunc_temp=
[490] In detail, the LDPC information bits are LDPC-encoded, and the LDPC
parity bits generated by the LDPC encoding are added to the LDPC information bits to configure the LDPC codeword. Here, the LDPC infoimation bits include the BCH-encoded bits in which the Li-basic signaling and the Li-detail signaling are BCH encoded, and in some cases, may further include padded zero bits.
[491] In this case, since the padded zero bits are LDPC-encoded, and then, are not transmitted to the receiver 200, the shortened LDPC codeword, that is, the LDPC
codeword (that is, shortened LDPC codeword) except the padded zero bits may be formed of the BCH-encoded bits and LDPC parity bits.
[492] Therefore, the puncturers 217 and 318 subtract the temporary number of LDPC
parity bits to be punctured from a sum of the number of BCH-encoded bits and the number of LDPC parity bits to calculate the NFEc_te.p.
[493] The punctured and shortened LDPC codeword (that is, LDPC codeword bits remaining after puncturing and shortening) are mapped to constellation symbols by various modulation schemes such as QPSK, 16-QAM, 64-QAM or 256-QAM
according to a corresponding mode, and the constellation symbols may be transmitted to the receiver 200 through a frame.
[494] Therefore, the puncturers 217 and 318 determine the number NFEC of LDPC
codeword bits to constitute the LDPC codeword after puncturing and shortening based on NFEC_temp, NFF,c being an integer multiple of the modulation order, and determine the number NI,. of bits which need to be punctured based on LDPC codeword bits after shortening to obtain the NFEc.
[495] When zero bits are not padded, an LDPC codeword may be formed of BCH-encoded bits and LDPC parity bits, and the shortening may be omitted.
[496] Further, in the Ll-basic mode 1 and the Ll-detail mode 1, repetition is perfolined, and thus, the number of shortened and punctured LDPC codeword bits is equal to NFEc Nrepeat=
[497] The puncturers 217 and 318 may puncture the LDPC parity bits as many as the calculated number.
[498] In this case, the puncturers 217 and 318 may puncture the last Npunc bits of all the LDPC codewords. That is, the puncturers 217 and 318 may puncture the Npunc bits from the last LDPC parity bits.
[499] In detail, when the repetition is not performed, the parity permutated LDPC
codeword includes only LDPC parity bits generated by the LDPC encoding.
[500] In this case, the puncturers 217 and 318 may puncture the last Npunc bits of all the parity permutated LDPC codewords. Therefore, the Npunc bits from the last LDPC
48 parity bits among the LDPC parity bits generated by the LDPC encoding may be punctured.
[501] When the repetition is performed, the parity permutated and repeated LDPC
codeword includes the repeated LDPC parity bits and the LDPC parity bits generated by the LDPC encoding.
[502] In this case, the puncturers 217 and 318 may puncture the last Npunc bits of all the parity permutated and repeated LDPC codewords, respectively, as illustrated in FIGs.
15 and 16.
[503] In detail, the repeated LDPC parity bits are positioned between the LDPC in-formation bits and the LDPC parity bits generated by the LDPC encoding, and thus, the puncturers 217 and 318 may puncture the Npunc bits from the last LDPC
parity bits among the LDPC parity bits generated by the LDPC encoding, respectively.
[504] As such, the puncturers 217 and 318 may puncture the Npunc bits from the last LDPC
parity bits, respectively.
[505] Npune is 0 or a positive integer and the repetition may be applied only to the Li-basic mode 1 and the Li-detail mode 1.
[506] The foregoing example describes that the repetition is performed, and then, the puncturing is performed, which is only one example. In some cases, after the puncturing is performed, the repetition may be performed.
[507] The additional parity generator 319 may select bits from the LDPC
parity bits to generate additional parity (AP) bits.
[508] In this case, the additional parity bits may be selected from the LDPC parity bits generated based on the Li-detail signaling transmitted in a current frame, and transmitted to the receiver 200 through a frame before the current frame, that is, a previous frame.
[509] In detail, the Li-detail signaling is LDPC-encoded, and the LDPC
parity bits generated by the LDPC encoding are added to the Ll-detail signaling to configure an LDPC codeword.
[510] Further, puncturing and shortening are performed on the LDPC
codeword, and the punctured and shortened LDPC codeword may be mapped to a frame to be transmitted to the receiver 200. Here, when the repetition is performed according to a corre-sponding mode, the punctured and shortened LDPC codeword may include the repeated LDPC parity bits.
[511] In this case, the Li-detail signaling corresponding to each frame may be transmitted to the receiver 200 through each frame, along with the LDPC parity bits. For example, the punctured and shortened LDPC codeword including the Li-detail signaling corre-sponding to an (i-1)-th frame may be mapped to the (i-1)-th frame to be transmitted to the receiver 200, and the punctured and shortened LDPC codeword including the
49 Li-detail signaling corresponding to the i-th frame may be mapped to the i-th frame to be transmitted to the receiver 200.
[512] The additional parity generator 319 may select at least some of the LDPC parity bits generated based on the Li-detail signaling transmitted in the i-th frame to generate the additional parity bits.
[513] In detail, some of the LDPC parity bits generated by performing the LDPC encoding on the LI-detail signaling are punctured, and then, are not transmitted to the receiver 200. In this case, the additional parity generator 319 may select at least some of the punctured LDPC parity bits among the LDPC parity bits generated by performing the LDPC encoding on the Li-detail signaling transmitted in the i-th frame, thereby generating the additional parity bits.
[514] Further, the additional parity generator 319 may select at least some of the LDPC
parity bits to be transmitted to the receiver 200 through the i-th frame to generate the additional parity bits.
[515] In detail, the LDPC parity bits included in the punctured and shortened LDPC
codeword to be mapped to the i-th frame may be configured of only the LDPC
parity bits generated by the LDPC encoding according to a corresponding mode or the LDPC
parity bits generated by the LDPC encoding and the repeated LDPC parity bits.
[516] In this case, the additional parity generator 319 may select at least some of the LDPC
parity bits included in the punctured and shortened LDPC codeword to be mapped to the i-th frame to generate the additional parity bits.
[517] The additional parity bits may be transmitted to the receiver 200 through the frame before the i-th frame, that is, the (i-1)-th frame.
[518] That is, the transmitter 100 may not only transmit the punctured and shortened LDPC
codeword including the Li-detail signaling corresponding to the (i-1)-th frame but also transmit the additional parity bits generated based on the Li-detail signaling transmitted in the i-th frame to the receiver 200 through the (i-1)-th frame.
[519] In this case, the frame in which the additional parity bits are transmitted may be temporally the most previous frame among the frames before the current frame.
[520] For example, the additional parity bits have the same bootstrap major/minor version as the current frame among the frames before the current frame, and may be transmitted in temporally the most previous frame.
[521] In some cases, the additional parity generator 319 may not generate the additional parity bits.
[522] In this case, the transmitter 100 may transmit information about whether additional parity bits for an L1-detail signaling of a next frame are transmitted through the current frame to the receiver 200 using an Li-basic signaling transmitted through the current frame.
50 [523] For example, the use of the additional parity bits for the Li-detail signaling of the next frame having the same bootstrap major/minor version as the current frame may be signaled through a field L1B Ll Detail additional parity mode of the Li-basic parameter of the current frame. In detail, when the L1B_Ll_Detail_additional_parity_mode in the Li-basic parameter of the current frame is set to be '00', additional parity bits for the Li-detail signaling of the next frame are not transmitted in the current frame.
[524] As such, to additionally increase robustness of the Li-detail signaling, the additional parity bits may be transmitted in the frame before the current frame in which the Li-detail signaling of the current frame is transmitted.
[525] FIG. 17 illustrates an example in which the additional parity bits for the Li-detail signaling of the i-th frame are transmitted in a preamble of the (i-1)-th frame.
[526] FIG. 17 illustrates that the Li-detail signaling transmitted through the i-th frame is segmented into M blocks by segmentation and each of the segmented blocks is FEC
encoded.
[527] Therefore, M number of LDPC codewords, that is, an LDPC codeword including LDPC information bits Li-D(i)_i and parity bits parity for L1-D(i)_1 therefor,..., and an LDPC codeword including LDPC information bits L1-D(i)_M and parity bits parity for L1-D(i)_M therefor are mapped to the i-th frame to be transmitted to the receiver 200.
0281 In this case, the additional parity bits generated based on the Li-detail signaling transmitted in the i-th frame may be transmitted to the receiver 200 through the (i-1)-th frame.
[529] In detail, the additional parity bits, that is, AP for Li-D(i) 1,...AP for L1-D(i)_M
generated based on the Li-detail signaling transmitted in the i-th frame may be mapped to the preamble of the (i-1)-th frame to be transmitted to the receiver 200. As a result of using the additional parity bits, a diversity gain for the Ll signaling may be obtained.
[530] Hereinafter, a method for generating additional parity bits will be described in detail.
[531] The additional parity generator 319 calculates a temporary number NAp_temp of ad-ditional parity bits based on following Equation 44.
[532]
. 0.5 X K (N outer + N Idpc_parity N punc N repeat)' , K=0,1 ,2 NAP_temp = min (N idpc_parity+ N punc N repeat) .... (44) [533]
51 a,if a b =
min(a,b) =
b,if b < a [534] Further, K represents a ratio of the additional parity bits to a half of a total number of bits of a transmitted coded Li-detail signaling block (that is, bits configuring the Li-detail signaling block repeated, punctured, and have the zero bits removed (that is, shortened)).
[535] In this case, K corresponds to an L1B_Ll_Detail_additional_parity_mode field of the Li-basic signaling. Here, a value of the L1B_Ll_Detail_additional_parity_mode associated with the Li-detail signaling of the i-th frame (that is, frame (#i)) may be transmitted in the (i-1)-th frame (that is, frame (#i-1)).
[536] As described above, when Li detail modes are 2, 3, 4, 5, 6 and 7, since repetition is not performed, in above Equation 44, Nrepeat iS 0.
[537] Further, the additional parity generator 319 calculates the number NAp of additional parity bits based on following Equation 45. Therefore, the number NAp of additional parity bits may be an integer multiple of a modulation order.
[538] .... (45) NAP temp NAP= __ _ X n MOD
- MOD -[539] Here, is a maximum integer which is not greater than x. Here, rimoD is the Lx]
modulation order. For example, when the Li-detail signaling is modulated by QPSK, 16-QAM, 64-QAM or 256-QAM according to a corresponding mode, the !]MOD may be 2, 4, 6 or 8.
[540] Next, the additional parity generator 319 may select bits as many as the number of bits calculated in the LDPC parity bits to generate the additional parity bits.
[541] In detail, when the number of punctured LDPC parity bits is equal to or greater than the number of additional parity bits to be generated, the additional parity generator 319 may select bits as many as the calculated number from the first LDPC parity bit among the punctured LDPC parity bits to generate the additional parity bits.
[542] When the number of punctured LDPC parity bits is less than the number of ad-ditional parity bits to be generated, the additional parity generator 319 may first select all the punctured LDPC parity bits and additionally select bits as many as the number obtained by subtracting the number of punctured LDPC parity bits from the number of additional parity bits to be generated, from the first LDPC parity bit among the LDPC
parity bits included in the LDPC codeword to generate the additional parity bits.
52 [543] In detail, when the repetition is not performed, LDPC parity bits included in a repeated LDPC codeword are the LDPC parity bits generated by the LDPC
encoding.
[544] In this case, the additional parity generator 319 may first select all the punctured LDPC parity bits and additionally select bits as many as the number obtained by sub-tracting the number of punctured LDPC parity bits from the number of additional parity bits to be generated, from the first LDPC parity bit among the LDPC
parity bits generated by the LDPC encoding, to generate the additional parity bits.
[545] Here, the LDPC parity bits generated by the LDPC encoding are divided into the non-punctured LDPC parity bits and the punctured LDPC parity bits. As a result, when bits are selected from the first bit among the LDPC parity bits generated by the LDPC
encoding, they may be selected in an order of the non-punctured LDPC parity bits and the punctured LDPC parity bits.
[546] When the repetition is perfoimed, the LDPC parity bits included in the repeated LDPC codeword are the repeated LDPC parity bits and the LDPC parity bits generated by the LDPC encoding. Here, the repeated LDPC parity bits are positioned between the LDPC information bits and the LDPC parity bits generated by the LDPC
encoding.
[547] In this case, the additional parity generator 319 may first select all the punctured LDPC parity bits and additionally select the bits as many as the number obtained by subtracting the number of punctured LDPC parity bits from the number of additional bits , from the first LDPC parity bit among the repeated LDPC parity bits to generate the additional parity bits.
[548] Here, when the bits are selected from the first bit among the repeated LDPC parity bits, they may be selected in an order of the repetition bits and the LDPC
parity bits generated by the LDPC encoding. Further, the bits may be selected in an order of the non-punctured LDPC parity bits and the punctured LDPC parity bits, within the LDPC
parity bits generated by the LDPC encoding.
[549] Hereinafter, methods for generating additional parity bits according to exemplary embodiments will be described in more detail with reference to FIGs. 18 to 20.
[550] FIGs. 18 to 20 are diagrams for describing the methods for generating additional parity bits when repetition is performed, according to the exemplary embodiments. In this case, a repeated LDPC codeword V = (vo, v1, v +N ) may be rep-1,11161 ward resented as illustrated in FIG. 18.
[551] First, when NAp < NpLoic, as illustrated in FIG. 19, the additional parity generator 319 may select NAP bits from the first LDPC parity bit among punctured LDPC parity bits to generate the additional parity bits.
[552] Therefore, for the additional parity bits, the punctured LDPC parity bits ( ) may be selected.
at+N r-N V N N V +1' V N õp.õ+ N N+ N AF-1
53 That is, the additional parity generator 319 may select the NAp bits from the first bit among the punctured LDPC parity bits to generate the additional parity bits.
[553] When NAp > Npunc, as illustrated in FIG. 20, the additional parity generator 319 selects all the punctured LDPC parity bits.
[554] Therefore, for the additional parity bits, all the punctured LDPC
parity bits ( ) V N -N V N N,- N 1' V N may be selected.
[555] Further, the additional parity generator 319 may additionally select first NAp-Npun, bits from the LDPC parity bits including the repeated LDPC parity bits and the LDPC

parity bits generated by the LDPC encoding.
[556] That is, since the repeated LDPC parity bits and the LDPC parity bits generated by the LDPC encoding are sequentially arranged, the additional parity generator 319 may additionally select the NAp-Np parity bits from the first LDPC parity bit among the unc repeated LDPC parity bits.
[557] Therefore, for the additional parity bits, the LDPC parity bits ( v , 14õ,* 1. = = = .
) may be additionally selected.
v [558] In this case, the additional parity generator 319 may add the additionally selected bits to the previously selected bits to generate the additional parity bits. That is, as il-lustrated in FIG. 20, the additional parity generator 319 may add the additionally selected LDPC parity bits to the punctured LDPC parity bits to generate the additional parity bits.
[559] As a result, for the additional parity bits, ( v iv +m- V N + N õ,,- Njõ..+ 1' fr., , Arõ-1' ' ) may be selected.
" v [560] As such, when the number of punctured bits is equal to or greater than the number of additional parity bits, the additional parity bits may be generated by selecting bits among the punctured bits based on the puncturing order. However, in other cases, the additional parity bits may be generated by selecting all the punctured bits and the NAp -Npunc parity bits.
[561] Since Nõpeat=0 when repetition is not performed, the method for generating additional parity bits when the repetition is not performed is the same as the case in which Nrepeõ, =0 in FIGs. 18 to 20.
[562] The additional parity bits may be bit-interleaved, and may be mapped to con-stellation. In this case, the constellation for the additional parity bits may be generated by the same method as constellation for the LIE-detail signaling bits transmitted in the current frame, in which the Li-detail signaling bits are repeated, punctured, and have the zero bits removed. Further, as illustrated in FIG. 18, after being mapped to the con-
54 stellation, the additional parity bits may be added after the Li-detail signaling block in a frame before the current frame in which the Li-detail signaling of the current frame is transmitted.
[563] The additional parity generator 319 may output the additional parity bits to a bit de-multiplexer 323.
[564] As described above in reference to Tables 9 and 10, the group-wise interleaving pattern defining the permutation order may have two patterns: a first pattern and a second pattern.
[565] In detail, since the B value of above Equation 40 represents the minimum length of the LDPC parity bits to be punctured, the predetermined number of bits may be always punctured depending on the B value regardless of the length of the input signaling. For example, in the Li-detail mode 2, since B=6036 and the bit group is formed of bits, even when the shortening length is 0, at least 6036 I bit groups are always =
_ 360 16 punctured.
[566] In this case, since the puncturing is performed from the last LDPC
parity bit, the pre-determined number of bit groups from a last bit group among the plurality of bit groups configuring the group-wise interleaved LDPC parity bits may be always punctured regardless of the shortening length.
[567] For example, in the Li-detail mode 2, the last 16 bit groups among 36 bit groups configuring the group-wise interleaved LDPC parity bits may be always punctured.
[568] As a result, some of the group-wise interleaving patterns defining the permutation order represent bit groups always to punctured, and therefore, the group-wise in-terleaving pattern may be divided into two patterns. In detail, a pattern defining the remaining bit groups other than the bit groups to be always punctured in the group-wise interleaving pattern is referred to as the first pattern, and the pattern defining the bit groups to be always punctured is referred to as the second pattern.
[569] For example, in the Li-detail mode 2, since the group-wise interleaving pattern is defined as above Table 9, a pattern representing indexes of bit groups which are not group-wise interleaved and positioned in a 9-th bit group to a 28-th bit group after group-wise interleaving, that is, Y9=Xõp(9)=X9, Yio=Xicp(l0)=X31, 1111=Xig,(t1)=X23, ===, Y26 =Xstp(26)=X17, Y27=X3Ep(27)=X35, Y28=Nrcp(28)=X2 I may be the first pattern, and a pattern rep-resenting indexes of bit groups which are not group-wise interleaved and positioned in a 29-th bit group to a 44-th bit group after group-wise interleaving, that is, Y29=X.p(29) =X20, Y30=Xrcp(30)=X24, Y3 I =Xnp(31)=X447 = = = Y42=Xrcp(42)=X28, Y43=X3rp(43)=X397 Y44=Xnp(44) =X42 may be the second pattern.
[570] As described above, the second pattern defines bit groups to be always punctured in a
55 current frame regardless of the shortening length, and the first pattern defines bit groups additionally to be punctured as the shortening length is long, such that the first pattern may be used to determine the LDPC parity bits to be transmitted in the current frame after the puncturing.
[571] In detail, according to the number of LDPC parity bits to be punctured, in addition to the LDPC parity bits to be always punctured, more LDPC parity bits may additionally be punctured.
[572] For example, in the Li-detail mode 2, when the number of LDPC parity bits to be punctured is 7200, 20 bit groups need to be punctured, and thus, four (4) bit groups need to be additionally punctured, in addition to the 16 bit groups to be always punctured.
[573] In this case, the additionally punctured four (4) bit groups correspond to the bit groups positioned at 25-th to 28-th positions after group-wise interleaving, and since these bit groups are determined according to the first pattern, that is, belong to the first pattern, the first pattern may be used to determine the punctured bit groups.
[574] That is, when LDPC parity bits are punctured more than a minimum value of LDPC
parity bits to be punctured, which bit groups are to be additionally punctured is de-termined according to which bit groups are positioned after the bit groups to be always punctured. As a result, according to a puncturing direction, the first pattern which defines the bit groups positioned after the bit groups to be always punctured may be considered as determining the punctured bit groups.
[575] That is, as in the foregoing example, when the number of LDPC parity bits to be punctured is 7200, in addition to the 16 bit groups to be always punctured, four (4) bit groups, that is, the bit groups positioned at 28-th, 27-th, 26-th, and 25-th positions, after group-wise interleaving is performed, are additionally punctured. Here, the bit groups positioned at 25-th to 28-th positions after the group-wise interleaving are de-termined according to the first pattern.
[576] As a result, the first pattern may be considered as being used to determine the bit groups to be punctured. Further, the remaining LDPC parity bits other than the punctured LDPC parity bits are transmitted through the current frame, and therefore, the first pattern may be considered as being used to determine the bit groups transmitted in the current frame.
[577] The second pattern may be used to determine the additional parity bits to be transmitted in the previous frame.
[578] In detail, since the bit groups determined to be always punctured are always punctured, and then, are not transmitted in the current frame, these bit groups need to be positioned only where bits are always punctured after group-wise interleaving.
Therefore, it is not important at which position of these bit groups are positioned after
56 the group-wise interleaving.
[579] For example, in the Li-detail mode 2, bit groups positioned at 20-th, 24-th, 44-th, ..., 28-th, 39-th and 42-th positions before the group-wise interleaving need to be po-sitioned only at a 29-th bit group to a 44-th bit group after the group-wise interleaving.
Therefore, it is not important at which positions of these bit groups are positioned.
[580] As such, the second pattern defining bit groups to be always punctured is used to identify bit groups to be punctured. Therefore, defining an order between the bit groups in the second pattern is meaningless in the puncturing, and thus, the second pattern defining bit groups to be always punctured may be considered as not being used for the puncturing.
[581] However, for detelmining additional parity bits, positions of the bit groups to be always punctured within these bit groups need to be considered.
[582] In detail, since the additional parity bits are generated by selecting bits as many as a predetermined number from the first bit among the punctured LDPC parity bits, bits included in at least some of the bit groups to be always punctured may be selected as at least some of the additional parity bits depending on the number of punctured LDPC
parity bits and the number of additional parity bits to be generated.
[583] That is, when additional parity bits are selected over the number of bit groups defined according to the first pattern, since the additional parity bits are sequentially selected from a start portion of the second pattern, the order of the bit groups belonging to the second pattern is meaningful in teims of selection of the additional parity bits.
As a result, the second pattern defining bit groups to be always punctured may be considered as being used to determine the additional parity bits.
[584] For example, in the Li-detail mode 2, the total number of LDPC parity bits is 12960 and the number of bit groups to be always punctured is 16.
[585] In this case, the second pattern may be used to generate the additional parity bits depending on whether a value obtained by subtracting the number of LDPC parity bits to be punctured from the number of all LDPC parity bits and adding the subtraction result to the number of additional parity bits to be generated exceeds 7200.
Here, 7200 is the number of LDPC parity bits except the bit groups to be always punctured, among the bit groups configuring the LDPC parity bits. That is, 7200=(36-16)x360.
[586] In detail, when the value obtained by the above subtraction and addition is equal to or less than 7200, that is, 12960-Np88c NAp < 7200, the additional parity bits may be generated according to the first pattern.
[587] However, when the value obtained by the above subtraction and addition exceeds 7200, that is, 12960-Npunc NAp > 7200, the additional parity bits may be generated according to the first pattern and the second pattern.
[588] In detail, when 12960-Nu p +NAp> 7200, for the additional parity bits, bits included in nc
57 the bit group positioned at a 28-th position from the first LDPC parity bit among the punctured LDPC parity bits may be selected, and bits included in the bit group po-sitioned at a predetermined position from a 29-th position may be selected.
[589] Here, the bit group to which the first LDPC parity bit among the punctured LDPC
parity bits belongs and the bit group (that is, when being sequentially selected from the first LDPC parity bit among the punctured LDPC parity bits, a bit group to which the finally selected LDPC parity bits belong) at the predetermined position may be de-termined depending on the number of punctured LDPC parity bits and the number of additional parity bits to be generated.
[590] In this case, the bit group positioned at the 28-th position from the firth LDPC parity bit among the punctured LDPC parity bits is determined according to the first pattern, and the bit group positioned at the predetermined position from the 29-th position is determined according to the second pattern.
[591] As a result, the additional parity bits are determined according to the first pattern and the second pattern.
[592] As such, the first pattern may be used to determine additional parity bits to be generated as well as LDPC parity bits to be punctured, and the second pattern may be used to determine the additional parity bits to be generated and LDPC parity bits to be always punctured regardless of the number of parity bits to be punctured by the puncturers 217 and 318.
[593] The foregoing example describes that the group-wise interleaving pattern includes the first pattern and the second pattern, which is only for convenience of explanation in terms of the puncturing and the additional parity. That is, the group-wise interleaving pattern may be considered as one pattern without being divided into the first pattern and the second pattern. In this case, the group-wise interleaving may be considered as being performed with one pattern both for the puncturing and the additional parity.
[594] The values used in the foregoing example such as the number of punctured LDPC
parity bits are only example values.
[595] The zero removers 218 and 321 may remove zero bits padded by the zero padders 213 and 314 from the LDPC codewords output from the puncturers 217 and 318, and output the remaining bits to the bit demultiplexers 219 and 322.
[596] Here, the removal does not only remove the padded zero bits but also may include outputting the remaining bits other than the padded zero bits in the LDPC
codewords.
[597] In detail, the zero removers 218 and 321 may remove Kidpc-Nouõ, zero bits padded by the zero padders 213 and 314. Therefore, the KidpcNc,õõ, padded zero bits are removed, and thus, may not be transmitted to the receiver 200.
[598] For example, as illustrated in FIG. 21, it is assumed that all bits of a first bit group, a fourth bit group, a fifth bit group, a seventh bit group, and an eighth bit group among a
58 plurality of bit groups configuring an LDPC codeword are padded by zero bits, and some bits of the second bit group are padded by zero bits.
[599] In this case, the zero removers 218 and 321 may remove the zero bits padded to the first bit group, the second bit group, the fourth bit group, the fifth bit group, the seventh bit group, and the eighth bit group.
[600] As such, when zero bits are removed, as illustrated in FIG. 21, an LDPC codeword formed of Icig information bits (that is, Ksig Li-basic signaling bits and Ks,g Li-detail signaling bits), 168 BCH parity check bits (that is, BCH FEC), and Ninner-Kldpc-Npune or NinnecKtdpc-Npuncl-Nrepeat Parity bits may remain.
[601] That is, when repetition is performed, the lengths of all the LDPC
codewords become NFEc-I-Nrepeat= Here, NFEC = Nouter Nldpc_parity-Npunc. However, in a mode in which the repetition is not performed, the lengths of all the LDPC codewords become NFEC.
[602] The bit demultiplexers 219 and 322 may interleave the bits output from the zero removers 218 and 321, demultiplex the interleaved bits, and then output them to the constellation mappers 221 and 324.
[603] For this purpose, the bit demultiplexers 219 and 322 may include a block interleaver (not illustrated) and a demultiplexer (not illustrated).
[604] First, a block interleaving scheme performed in the block interleaver is illustrated in FIG. 22.
[605] In detail, the bits of the NFEC Or NFEC Nrepeat length after the zero bits are removed may be column-wisely serially written in the block interleaver. Here, the number of columns of the block interleaver is equivalent to the modulation order and the number of rows is NFECHIMOD or (NFEc+Nrepeat)/1110D=
[606] Further, in a read operation, bits for one constellation symbol may be sequentially read in a row direction to be input to the demultiplexer. The operation may be continued to the last row of the column.
[607] That is, the NFEC Or (NFEC Niepeat) bits may be written in a plurality of columns in a column direction from the first row of the first column, and the bits written in the plurality of columns are sequentially read from the first row to the last row of the plurality of columns in a row direction. In this case, the bits read in the same row may configure one modulation symbol.
[608] The demultiplexer may demultiplex the bits output from the block interleaver.
[609] In detail, the demultiplexer may demultiplex each of the block-interleaved bit groups, that is, the bits output while being read in the same row of the block interleaver within the bit group bit-by-bit, before the bits are mapped to constellation.
[610] In this case, two mapping rules may be present according to the modulation order.
[611] In detail, when QPSK is used for modulation, since reliability of bits within a con-stellation symbol is the same, the demultiplexer does not perform the demultiplexing
59 operation on a bit group. Therefore, the bit group read and output from the block in-terleaver may be mapped to a QPSK symbol without the demultiplexing operation.
[612] However, when high order modulation is used, the demultiplexer may perform de-multiplexing on a bit group read and output from the block interleaver based on following Equation 46. That is, a bit group may be mapped to a QAM symbol depending on following Equation 46.
[613]
S demux_in(i) ={bi (C));bi (1),b i (2),===,bi(r1.m0D-1)}, S demux_out(i) = {ci (0),C i (1),C MOD-1)}, C (0) = (ffortmoD),c; (1)=1); ((i+1)%n.moD),¨,ci hmoD-1)=bi ((i+ n. moD-1)%n.
MOO
(46) [614] In above Equation 46, % represents a modulo operation, and rimoD is a modulation order.
[615] Further, i is a bit group index corresponding to a row index of the block interleaver.
That is, an output bit group Sde._out(i) mapped to each of the QAM symbols may be cyclic-shifted in an Sdemukin(j) according to the bit group index i.
[616] FIG. 23 illustrates an example of performing bit demultiplexing on 16-non uniform constellation (16-NUC), that is, NUC 16-QAM. The operation may be continued until all bit groups are read in the block interleaver.
[617] The bit demultiplexer 323 may perform the same operation, as the operations performed by the bit demultiplexers 219 and 322, on the additional parity bits output from the additional parity generator 319, and output the block-interleaved and demul-tiplexed bits to the constellation mapper 325.
[618] The constellation mappers 221, 324 and 325 may map the bits output from the bit de-multiplexers 219, 322 and 323 to constellation symbols, respectively.
[619] That is, each of the constellation mappers 221, 324 and 325 may map the Sdemux_out(i) to a cell word using constellation according to a corresponding mode. Here, the Sde,,,,,00 may be configured of bits having the same number as the modulation order.
[620] In detail, the constellation mappers 221, 324 and 325 may map bits output from the bit demultiplexers 219, 322 and 323 to constellation symbols using QPSK, 16-QAM, 64-QAM, the 256-QAM, etc., according to a corresponding mode.
[621] In this case, the constellation mappers 221, 324 and 325 may use the NUC. That is, the constellation mappers 221, 324 and 325 may use NUC 16-QAM, NUC 64-QAM or NUC 256-QAM. The modulation scheme applied to the Li-basic signaling and the Ll-detail signaling according to a corresponding mode is shown in above Table 4.
[622] Meanwhile, the transmitter 100 may map the constellation symbols to the frame and transmit the mapped symbols to the receiver 200.
60 [623] In detail, the transmitter 100 may map the constellation symbols corresponding to each of the Li-basic signaling and the Li-detail signaling output from the constellation mappers 221 and 324 and map the constellation symbols corresponding to the ad-ditional parity bits output from the constellation mapper 325 to the preamble symbol of the frame.
[624] In this case, the transmitter 100 may map the additional parity bits generated based on the Li-detail signaling transmitted in the current frame to a frame before the corre-sponding frame.
[625] That is, the transmitter 100 may map the LDPC codeword bits including the Li-basic signaling corresponding to the i-l-th frame to the i-l-th frame, maps the LDPC

codeword bits including the Li-detail signaling corresponding to the i-l-th frame to the i-l-th frame, and additionally map the additional parity bits generated by being selected from the LDPC parity bits generated based on the Li-detail signaling corre-sponding to the i-th frame to the i-l-th frame and may transmit the mapped bits to the receiver 200.
[626] In addition, the transmitter 100 may map data to the data symbols of the frame in addition to the Li signaling and transmit the frame including the Li signaling and the data to the receiver 200.
[627] In this case, since the Li signalings include the signaling information on the data, the signaling on the data mapped to each data may be mapped to the preamble of the corre-sponding frame. For example, the transmitter 100 may map the Li signaling including the signaling information for the data mapped to the i-th frame to the i-th frame.
[628] As a result, the receiver 200 may use the signaling acquired from the frame to acquire and process the data from the corresponding frame.
[629] FIGs. 24 and 25 are block diagrams for describing a configuration of a receiver according to an exemplary embodiment.
[630] In detail, as illustrated in FIG. 24, the receiver 200 may include a constellation demapper 2410, a multiplexer 2420, a Log Likelihood Ratio (LLR) inserter 2430, an LLR combiner 2440, a parity depermutator 2450, an LDPC decoder 2460, a zero remover 2470, a BCH decoder 2480, and a descrambler 2490 to process the Li-basic signaling.
[631] Further, as illustrated in FIG. 25, the receiver 200 may include constellation demappers 2511 and 2512, multiplexers 2521 and 2522, an LLR inserter 2530, an LLR
combiner 2540, a parity depermutator 2550, an LDPC decoder 2560, a zero remover 2570, a BCH decoder 2580, a descrarnbler 2590, and a desegmenter 2595 to process the Ll-detail signaling.
[632] Here, the components illustrated in FIGs. 24 and 25 are components performing functions corresponding to the function of components illustrated in FIGs. 8 and 9, re-
61 spectively, which is only an example, and in some cases, some of the components may be omitted and changed and other components may be added.
[633] The receiver 200 may acquire frame synchronization using a bootstrap of a frame and receive Li-basic signaling from a preamble of the frame using information for processing the Li-basic signaling included in the bootstrap.
[634] Further, the receiver 200 may receive Li-detail signaling from the preamble using in-formation for processing the Li-detail signaling included in the Li-basic signaling, and receive broadcasting data required by a user from data symbols of the frame using the Li-detail signaling.
[635] Therefore, the receiver 200 may determine a mode of used at the transmitter 100 to process the Li-basic signaling and the Li-detail signaling, and process a signal received from the transmitter 100 according to the determined mode to receive the Li-basic signaling and the Li-detail signaling. For this purpose, the receiver 200 may pre-store information about parameters used at the transmitter 100 to process the signaling according to corresponding modes.
[636] As such, the Li-basic signaling and the Li-detail signaling may be sequentially acquired from the preamble. In describing FIGs. 24 and 25, components performing common functions will be described together for convenience of explanation.
[637] The constellation demappers 2510, 2611 and 2612 demodulate a signal received from the transmitter 100.
[638] In detail, the constellation demappers 2510, 2611 and 2612 are components corre-sponding to the constellation mappers 221, 324 and 325 of the transmitter 100, re-spectively, and may demodulate the signal received from the transmitter 100 and generate values corresponding to bits transmitted from the transmitter 100.
[639] That is, as described above, the transmitter 100 maps an LDPC
codeword including the Li-basic signaling and the LDPC codeword including the Li-detail signaling to the preamble of a frame, and transmits the mapped LDPC codeword to the receiver 200.
Further, in some cases, the transmitter 100 may map additional parity bits to the preamble of a frame and transmit the mapped bits to the receiver 200.
[640] As a result, the constellation demappers 2510 and 2611 may generate values corre-sponding to the LDPC codeword bits including the Li-basic signaling and the LDPC
codeword bits including the Li-detail signaling. Further, the constellation demapper 2612 may generate values corresponding to the additional parity bits.
[641] For this purpose, the receiver 200 may pre-store information about a modulation scheme used by the transmitter 100 to modulate the Li-basic signaling, the Li-detail signaling, and the additional parity bits according to corresponding modes.
Therefore, the constellation demappers 2510, 2611 and 2612 may demodulate the signal received from the transmitter 100 according to the corresponding modes to generate values cor-
62 responding to the LDPC codeword bits and the additional parity bits.
[642] The value corresponding to a bit transmitted from the transmitter 100 is a value calculated based on probability that a received bit is 0 and 1, and instead, the probability itself may also be used as a value corresponding to each bit. The value may also be a Likelihood Ratio (LR) or an LLR value as another example.
[643] In detail, an LR value may represent a ratio of probability that a bit transmitted from the transmitter 100 is 0 and probability that the bit is 1, and an LLR value may represent a value obtained by taking a log on probability that the bit transmitted from the transmitter 100 is 0 and probability that the bit is 1.
[644] The foregoing example uses the LR value or the LLR value, which is only one example. According to another exemplary embodiment, the received signal itself rather than the LR or LLR value may also be used.
[645] The multiplexers 2520, 2621 and 2622 perform multiplexing on LLR
values output from the constellation demappers 2510, 2611 and 2612.
[646] In detail, the multiplexers 2520, 2621 and 2622 are components corresponding to the bit demultiplexers 219, 322 and 323 of the transmitter 100, and may perform op-erations corresponding to the operations of the bit demultiplexers 219, 322 and 323, re-spectively.
[647] For this purpose, the receiver 200 may pre-store information about parameters used for the transmitter 100 to perform demultiplexing and block interleaving.
Therefore, the multiplexers 2520, 2621 and 2622 may reversely perform the demultiplexing and block interleaving operations of the bit demultiplexers 219, 322 and 323 on the LLR
value corresponding to a cell word to multiplex the LLR value corresponding to the cell word in a bit unit.
[648] The LLR inserters 2530 and 2630 may insert LLR values for the puncturing and shortening bits into the LLR values output from the multiplexers 2520 and 2621, re-spectively. In this case, the LLR inserters 2530 and 2630 may insert predetermined LLR values between the LLR values output from the multiplexers 2520 and 2621 or a head portion or an end portion thereof.
[649] In detail, the LLR inserters 2530 and 2630 are components corresponding to the zero removers 218 and 321 and the puncturers 217 and 318 of the transmitter 100, re-spectively, and may perform operations corresponding to the operations of the zero removers 218 and 321 and the puncturers 217 and 318, respectively.
[650] First, the LLR inserters 2530 and 2630 may insert LLR values corresponding to zero bits into a position where the zero bits in an LDPC codeword are padded. In this case, the LLR values corresponding to the padded zero bits, that is, the shortened zero bits may be CO or -00 . However, 00 or -00 are a theoretical value but may actually be a maximum value or a minimum value of the LLR value used in the receiver 200.
63 [651] For this purpose, the receiver 200 may pre-store information about parameters and/or patterns used for the transmitter 100 to pad the zero bits according to corresponding modes. Therefore, the LLR inserters 2530 and 2630 may determine positions where the zero bits in the LDPC codewords are padded according to the corresponding modes, and insert the LLR values corresponding to the shortened zero bits into corresponding positions.
[652] Further, the LLR inserters 2530 and 2630 may insert the LLR values corresponding to the punctured bits into the positions of the punctured bits in the LDPC
codeword. In this case, the LLR values corresponding to the punctured bits may be 0.
[653] For this purpose, the receiver 200 may pre-store information about parameters and/or patterns used for the transmitter 100 to perform puncturing according to corresponding modes. Therefore, the LLR inserters 2530 and 2630 may determine the lengths of the punctured LDPC parity bits according to the corresponding modes, and insert corre-sponding LLR values into the positions where the LDPC parity bits are punctured.
[654] When the additional parity bits selected from the punctured bits among the additional parity bits, the LLR inserter 2630 may insert LLR values corresponding to the received additional parity bits, not an LLR value '0' for the punctured bit, into the positions of the punctured bits.
[655] The LLR combiners 2540 and 2640 may combine, that is, a sum the LLR
values output from the LLR inserters 2530 and 2630 and the LLR value output from the mul-tiplexer 2622. However, the LLR combiners 2540 and 2640 serve to update LLR
values for specific bits into more correct values. However, the LLR values for the specific bits may also be decoded from the received LLR values without the LLR

combiners 2540 and 2640, and therefore, in some cases, the LLR combiners 2540 and 2640 may be omitted.
[656] In detail, the LLR combiner 2540 is a component corresponding to the repeater 216 of the transmitter 100, and may perform an operation corresponding to the operation of the repeater 216. Alternatively, the LLR combiner 2640 is a component corresponding to the repeater 317 and the additional parity generator 319 of the transmitter 100, and may perform operations corresponding to the operations of the repeater 317 and the ad-ditional parity generator 319.
[657] First, the LLR combiners 2540 and 2640 may combine LLR values corresponding to the repetition bits with other LLR values. Here, the other LLR values may be bits which are a basis of generating the repetition bits by the transmitter 100, that is, LLR
values for the LDPC parity bits selected as the repeated object.
[658] That is, as described above, the transmitter 100 selects bits from the LDPC parity bits and repeats the selected bits between the LDPC information bits and the LDPC
parity bits generated by LDPC encoding, and transmits the repetition bits to the receiver 200.
64 [659] As a result, the LLR values for the LDPC parity bits may be formed of the LLR
values for the repeated LDPC parity bits and the LLR values for the non-repeated LDPC parity bits, that is, the LDPC parity bits generated by the LDPC
encoding.
Therefore, the LLR combiners 2540 and 2640 may combine the LLR values for the same LDPC parity bits.
[660] For this purpose, the receiver 200 may pre-store information about parameters used for the transmitter 100 to perform the repetition according to corresponding modes. As a result, the LLR combiners 2540 and 2640 may determine the lengths of the repeated LDPC parity bits, determine the positions of the bits which are a basis of the repetition, and combine the LLR values for the repeated LDPC parity bits with the LLR
values for the LDPC parity bits which are a basis of the repetition and generated by the LDPC
encoding.
[661] For example, as illustrated in FIGs. 26 and 27, the LLR combiners 2540 and 2640 may combine LLR values for repeated LDPC parity bits with LLR values for LDPC
parity bits which are a basis of the repetition and generated by the LDPC
encoding.
[662] When LPDC parity bits are repeated n times, the LLR combiners 2540 and 2640 may combine LLR values for bits at the same position at n times or less.
[663] For example, FIG. 26 illustrates a case in which some of LDPC parity bits other than punctured bits are repeated once. In this case, the LLR combiners 2540 and 2640 may combine LLR values for the repeated LDPC parity bits with LLR values for the LDPC
parity bits generated by the LDPC encoding, and then, output the combined LLR
values or output the LLR values for the received repeated LDPC parity bits or the LLR
values for the received LDPC parity bits generated by the LDPC encoding without combining them.
[664] As another example, FIG. 27 illustrates a case in which some of the transmitted LDPC parity bits, which are not punctured, are repeated twice, the remaining portion is repeated once, and the punctured LDPC parity bits are repeated once.
[665] In this case, the LLR combiners 2540 and 2640 may process the remaining portion and the punctured bits which are repeated once by the same scheme as described above. However, the LLR combiners 2540 and 2640 may process the portion repeated twice as follows. In this case, for convenience of description, one of the two portions generated by repeating some of the LDPC parity bits twice is referred to as a first portion and the other is referred to as the second portion.
[666] In detail, the LLR combiners 2540 and 2640 may combine LLR values for each of the first and second portions with LLR values for the LDPC parity bits.
Alternatively, the LLR combiners 2540 and 2640 may combine the LLR values for the first portion with the LLR values for the LDPC parity bits, combine the LLR values for the second portion with the LLR values for the LDPC parity bits, or combine the LLR
values for
65 the first portion with the LLR values for the second portion. Alternatively, the LLR
combiners 2540 and 2640 may output the LLR values for the first portion, the LLR
values for the second portion, the LLR values for the remaining portion, and punctured bits, without separate combination.
[667] Further, the LLR combiner 2640 may combine LLR values corresponding to ad-ditional parity bits with other LLR values. Here, the other LLR values may be the LDPC parity bits which are a basis of the generation of the additional parity bits by the transmitter 100, that is, the LLR values for the LDPC parity bits selected for generation of the additional parity bits.
[668] That is, as described above, the transmitter 100 may map additional parity bits for LI-detail signaling transmitted in a current frame to a previous frame and transmit the mapped bits to the receiver 200.
[669] In this case, the additional parity bits may include LDPC parity bits which are punctured and are not transmitted in the current frame, and in some cases, may further include LDPC parity bits transmitted in the current frame.
[670] As a result, the LLR combiner 2640 may combine LLR values for the additional parity bits received through the current frame with LLR values inserted into the positions of the punctured LDPC parity bits in the LDPC codeword received through the next frame and LLR values for the LDPC parity bits received through the next frame.
[671] For this purpose, the receiver 200 may pre-store information about parameters and/or patterns used for the transmitter 100 to generate the additional parity bits according to corresponding modes. As a result, the LLR combiner 2640 may determine the lengths of the additional parity bits, determine the positions of the LDPC parity bits which are a basis of generation of the additional parity bits, and combine the LLR
values for the additional parity bits with the LLR values for the LDPC parity bits which are a basis of generation of the additional parity bits.
[672] The parity depermutators 2550 and 2650 may depermutate the LLR values output from the LLR combiners 2540 and 2640, respectively.
[673] In detail, the parity depermutators 2550 and 2650 are components corresponding to the parity permutators 215 and 316 of the transmitter 100, and may perform operations corresponding to the operations of the parity permutators 215 and 316, respectively.
[674] For this purpose, the receiver 200 may pre-store information about parameters and/or patterns used for the transmitter 100 to perform group-wise interleaving and parity in-terleaving according to corresponding modes. Therefore, the parity depermutators 2550 and 2650 may reversely perform the group-wise interleaving and parity in-terleaving operations of the parity permutators 215 and 316 on the LLR values corre-sponding to the LDPC codeword bits, that is, perform group-wise deinterleaving and
66 parity deinterleaving operations to perform the parity depermutation on the LLR values corresponding to the LDPC codeword bits, respectively.
[675] The LDPC decoders 2560 and 2660 may perform LDPC decoding based on the LLR
values output from the parity depermutators 2550 and 2650, respectively.
[676] In detail, the LDPC decoders 2560 and 2660 are components corresponding to the LDPC encoders 214 and 315 of the transmitter 100 and may perform operations corre-sponding to the operations of the LDPC encoders 214 and 315, respectively.
[677] For this purpose, the receiver 200 may pre-store information about parameters used for the transmitter 100 to perform the LDPC encoding according to corresponding modes. Therefore, the LDPC decoders 2560 and may perform the LDPC decoding based on the LLR values output from the parity depermutators 2550 and 2650 according to the corresponding modes.
[678] For example, the LDPC decoders 2560 and 2660 may perfatui the LDPC
decoding based on the LLR values output from the parity depermutators 2550 and 2650 by iterative decoding based on a sum-product algorithm and output error-corrected bits depending on the LDPC decoding.
[679] The zero removers 2570 and 2670 may remove zero bits from the bits output from the LDPC decoders 2560 and 2660, respectively.
[680] In detail, the zero removers 2570 and 2670 are components corresponding to the zero padders 213 and 314 of the transmitter 100, and may perform operations corresponding to the operations of the zero padders 213 and 314, respectively.
[681] For this purpose, the receiver 200 may pre-store information about parameters and/or patterns used for the transmitter 100 to pad the zero bits according to corresponding modes. As a result, the zero removers 2570 and 2670 may remove the zero bits padded by the zero padders 213 and 314 from the bits output from the LDPC decoders and 2660, respectively.
[682] The BCH decoders 2580 and 2680 may perform BCH decoding on the bits output from the zero removers 2570 and 2670, respectively.
[683] In detail, the BCH decoders 2580 and 2680 are components corresponding to the BCH encoders 212 and 313 of the transmitter 100, and may perform operations corre-sponding to the operations of the BCH encoders 212 and 313, respectively.
[684] For this purpose, the receiver 200 may pre-store the information about parameters used for the transmitter 100 to perform BCH encoding. As a result, the BCH
decoders 2580 and 2680 may correct errors by performing the BCH decoding on the bits output from the zero removers 2570 and 2670 and output the error-corrected bits.
[685] The descramblers 2590 and 2690 may descramble the bits output from the BCH
decoders 2580 and 2680, respectively.
[686] In detail, the descramblers 2590 and 2690 are components corresponding to the
67 scramblers 211 and 312 of the transmitter 100, and may perform operations corre-sponding to the operations of the scramblers 211 and 312.
[687] For this purpose, the receiver 200 may pre-store information about parameters used for the transmitter 100 to perform scrambling. As a result, the descramblers 2590 and 2690 may descramble the bits output from the BCH decoders 2580 and 2680 and output them, respectively.
[688] As a result, Li-basic signaling transmitted from the transmitter 100 may be recovered. Further, when the transmitter 100 does not perform segmentation on Li-detail signaling, the Li-detail signaling transmitted from the transmitter 100 may also be recovered.
[689] However, when the transmitter 100 performs the segmentation on the Li-detail signaling, the desegmenter 2695 may desegment the bits output from the descrambler 2690.
[690] In detail, the desegmenter 2695 is a component corresponding to the segmenter 311 of the transmitter 100, and may perform an operation corresponding to the operation of the segmenter 311.
[691] For this purpose, the receiver 200 may pre-store information about parameters used for the transmitter 100 to perform the segmentation. As a result, the desegmenter 2695 may combine the bits output from the descrambler 2690, that is, the segments for the Li-detail signaling to recover the Li-detail signaling before the segmentation.
[692] The information about the length of the Li signaling is provided as illustrated in FIG.
28. Therefore, the receiver 200 may calculate the length of the Li-detail signaling and the length of the additional parity bits.
[693] Referring to FIG. 28, since the Li -basic signaling provides information about Li-detail total cells, the receiver 200 needs to calculate the length of the Li-detail signaling and the lengths of the additional parity bits.
[694] In detail, when Ll B Ll Detail_additional parity mode of the Ll-basic signaling is not 0, since the information on the given Ll B Ll Detail total cells represents a total cell length (= NLl_detail_ total_cells), the receiver 200 may calculate the length NL l_detail_ cell s of the Li-detail signaling and the length NAp_totaLce11, of the additional parity bits based on following Equations 47 to 50.
[695] NL 1_FEC_cells=(Nouter Nrepeat Nldpc_paray-Npunc)/1IMOD=NFEC/11MOD =
= .. (47) [696] NL I _detail cells=NL1D_FECFRAMEX NL I _FEC cella = = . (48) [697] NAP_total_cells=NL l_detail_total_ce I NL I _detail_cells = = .. (49) [698] In this case, based on above Equations 47 to 49, an Nada_ total_cells value may be obtained based on an Ni_i_detaiLtotai_cens value which may be obtained from the information about the L1B_Ll_Detail_total_cells of the Li-basic signaling, NFLE, the NL1D_FECFRAME, and the modulation order imoD. As an example, NAP_ total_cells may be calculated based on
68 following Equation 50.
[699] NAp_totai_cells=NLI_detail_total_cel Is NL 1D_FECFRAME X NFEchl m op .... (50) [700] Meanwhile, a syntax, and field semantics of the Li-basic signaling field are as following Table 13.
[701] [Table 13]
[702]
Syntax # of bits Format L1_Basic_signalling {
L1 B_L1_Detail_size_bits 16 uimsbf L1 B_L1_Detail_fec_type 3 uimsbf L1 B_L1_Detail_additional_parity_mode 2 uimsbf L1 B_L1_Detail_total_cells 19 uimsbf L1 B_Reserved ? uimsbf L1 B_crc 32 uimsbf [703] As a result, the receiver 200 may perform an operation of a receiver for the additional parity bits in a next frame based on the additional parity bits transmitted to the N
AP Jotal_cells cell among the received Ll detail cells.
[704] FIG. 29 is a flow chart for describing a segmentation method of a transmitter according to an exemplary embodiment.
[705] First, information bits are segmented into a plurality of blocks based on one of a plurality of preset reference values (S2710).
[706] Next, first parity bits are generated by encoding the plurality of blocks (S2720), and a codeword including second parity bits are generated by encoding the plurality of blocks and the first parity bits (S2730).
[707] In operation S2710, one of the preset reference values may be determined based on at least one of a code rate and whether to perform repetition of at least a part of the codeword in the codeword.
[708] For example, the preset reference values may include 2352, 3072 and 6312.
[709] In operation S2710, when the code rate is 3/15 and the second parity bits are repeated, the information bits may be segmented based on 2352.
[710] In operation S2710, when the code rate is 3/15 and the second parity bits are not repeated, the information bits may be segmented based on 3072.
[711] In operation S2710, when the code rate is 6/15 and the second parity bits are not repeated, the information bits may be segmented based on 6312.
[712] The detailed methods for generating additional parity bits are described above, and thus, duplicate descriptions are omitted.
[713] A non-transitory computer readable medium in which a program performing the
69 various methods described above are stored may be provided according to an exemplary embodiment. The non-transitory computer readable medium is not a medium that stores data therein for a while, such as a register, a cache, a memory, or the like, but means a medium that at least semi-pet _______________________ manently stores data therein and is readable by a device such as a microprocessor. In detail, various applications or programs described above may be stored and provided in the non-transitory computer readable medium such as a compact disk (CD), a digital versatile disk (DVD), a hard disk, a Blu-ray disk, a universal serial bus (USB), a memory card, a read only memory (ROM), or the like.
[714] At least one of the components, elements, modules or units represented by a block as illustrated in FIGs. 1, 8, 9, 24 and 25 may be embodied as various numbers of hardware, software and/or firmware structures that execute respective functions described above, according to an exemplary embodiment. For example, at least one of these components, elements, modules or units may use a direct circuit structure, such as a memory, a processor, a logic circuit, a look-up table, etc. that may execute the re-spective functions through controls of one or more microprocessors or other control apparatuses. Also, at least one of these components, elements, modules or units may be specifically embodied by a module, a program, or a part of code, which contains one or more executable instructions for performing specified logic functions, and executed by one or more microprocessors or other control apparatuses. Also, at least one of these components, elements, modules or units may further include or implemented by a processor such as a central processing unit (CPU) that performs the respective functions, a microprocessor, or the like. Two or more of these components, elements, modules or units may be combined into one single component, element, module or unit which performs all operations or functions of the combined two or more components, elements, modules or units. Also, at least part of functions of at least one of these components, elements, modules or units may be performed by another of these components, elements, modules or units. Further, although a bus is not illustrated in the above block diagrams, communication between the components, elements, modules or units may be performed through the bus. Functional aspects of the above exemplary embodiments may be implemented in algorithms that execute on one or more processors. Furthermore, the components, elements, modules or units represented by a block or processing steps may employ any number of related art techniques for electronics configuration, signal processing and/or control, data processing and the like.
[715] Although the exemplary embodiments of inventive concept have been illustrated and described hereinabove, the inventive concept is not limited to the above-mentioned exemplary embodiments, but may be variously modified by those skilled in the art to
70 which the inventive concept pertains without departing from the scope and spirit of the inventive concept as disclosed in the accompanying claims. For example, the exemplary embodiments are described in relation with BCH encoding and decoding and LDPC encoding and decoding. However, these embodiments do not limit the inventive concept to only a particular encoding and decoding, and instead, the inventive concept may be applied to different types of encoding and decoding with necessary modifications. These modifications should also be understood to fall within the scope of the inventive concept.
Date Recue/Date Received 2022-06-23

Claims (8)

71
1. A transmitting method of a transmitting apparatus which is operable in a mode among a plurality of modes to transmit a broadcast signal for television (TV) broadcasting, the transmitting method comprising:
segmenting input bits into one or more blocks based on a number of the input bits and a segmentation reference value, wherein the segmentation reference value is determined based on the mode among the plurality of modes;
encoding bits of the one or more blocks to generate parity bits based on a low density parity check (LDPC) code;
if the mode is a first mode among the plurality of modes, performing a repetition on at least a part of the generated parity bits, and if the mode is a second mode among the plurality of modes, skipping the repetition;
calculating a number of puncturing bits;
puncturing one or more parity bits of the generated parity bits based on the calculated number;
generating the broadcast signal for the TV broadcasting, wherein if the mode is the first mode, the broadcast signal is generated based on the input bits, the repeated parity bits and remaining parity bits after the puncturing, and if the mode is the second mode, the broadcast signal is generated based on the input bits and remaining parity bits after the puncturing; and transmitting the broadcast signal, wherein a length of a block is determined based on the segmentation reference value, wherein the block is one of the one or more blocks, wherein a first code rate of the LDPC code in the first mode and a second code rate of the LDPC code in the second mode are equal to each other, wherein a first code length of the LDPC code in the first mode and a second code length of the LDPC code in the second mode are same, and wherein a first segmentation reference value of the first mode is less than a second segmentation reference value of the second mode.
2. The transmitting method as claimed in claim 1, wherein if the mode is the first mode, the performing performs the repetition by appending the part of the generated parity bits to the one or more blocks.
3. The transmitting method as claimed in claim 1, wherein the first segmentation reference value is 2352 and each of the first code rate and the second code rate of the LDPC code is 3/15.
4. The transmitting method as claimed in claim 1, wherein the second segmentation reference value is one of 3072 and 6312 and each of the first code rate and the second code rate of the LDPC
code is one of 3/15 and 6/15.
5. A transmitting apparatus which is operable in a mode among a plurality of modes to transmit data for television (TV) broadcasting, the transmitting apparatus comprising:
at least one hardware processor configured to:
receive input bits, wherein the input bits are based on the data, segment the input bits into one or more blocks based on a size of the input bits and a segmentation reference value, wherein the segmentation reference value is determined by the mode among the plurality of modes, encode bits of the one or more blocks to generate parity bits based on a low density parity check (LDPC) code having a code rate of the mode and a code length of the mode, and if the mode is a first mode among the plurality of modes, perform a repetition on at least a portion of the generated parity bits, if the mode is a second mode among the plurality of modes, skip the repetition, and calculate a number of puncturing bits and puncture the generated parity bits based on the calculated number;
a signal generator configured to generate a broadcast signal for the TV
broadcasting, wherein if the mode is the first mode, the broadcast sioal is generated based on the input bits, the repeated parity bits and remaining parity bits after puncturing, and if the mode is the second mode, the broadcast signal is generated based on the input bits and remaining parity bits after puncturing; and a transmitter configured to transmit the broadcast signal, wherein a length of a block is determined based on the segmentation reference value, wherein the block is one of the one or more blocks, wherein a first code rate of the first mode and a second code rate of the second mode are equal, wherein a first code length of the first mode and a second code length of the second mode are same, and wherein a first segmentation reference value of the first mode is less than a second segmentation reference value of the second mode.
6. The transmitting apparatus as claimed in claim 5, wherein if the mode is the first mode, the at least one hardware processor is further configured to perform the repetition by appending the portion of the generated parity bits to the one or more blocks.
7. The transmitting apparatus as claimed in claim 5, wherein the first segmentation reference value is 2352 and a code rate of the LDPC code is 3/15.
8. The transmitting apparatus as claimed in claim 5, wherein the second segmentation reference value is one of 3072 or 6312 and a code rate of the LDPC code is one of 3/15 or 6/15.
CA2978212A 2015-03-02 2016-03-02 Transmitting apparatus and transmitting method thereof Active CA2978212C (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CA3203973A CA3203973A1 (en) 2015-03-02 2016-03-02 Transmitting apparatus and transmitting method thereof

Applications Claiming Priority (9)

Application Number Priority Date Filing Date Title
US201562126927P 2015-03-02 2015-03-02
US62/126,927 2015-03-02
US201562139193P 2015-03-27 2015-03-27
US62/139,193 2015-03-27
US201562185927P 2015-06-29 2015-06-29
US62/185,927 2015-06-29
KR10-2015-0137189 2015-09-27
KR1020150137189A KR101800417B1 (en) 2015-03-02 2015-09-27 Transmitter and segmentation method thereof
PCT/KR2016/002092 WO2016140514A1 (en) 2015-03-02 2016-03-02 Transmitter and segmentation method thereof

Related Child Applications (1)

Application Number Title Priority Date Filing Date
CA3203973A Division CA3203973A1 (en) 2015-03-02 2016-03-02 Transmitting apparatus and transmitting method thereof

Publications (2)

Publication Number Publication Date
CA2978212A1 CA2978212A1 (en) 2016-09-09
CA2978212C true CA2978212C (en) 2023-08-29

Family

ID=56950314

Family Applications (1)

Application Number Title Priority Date Filing Date
CA2978212A Active CA2978212C (en) 2015-03-02 2016-03-02 Transmitting apparatus and transmitting method thereof

Country Status (4)

Country Link
KR (4) KR101800417B1 (en)
CN (1) CN107567691B (en)
CA (1) CA2978212C (en)
MX (1) MX2017011152A (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10819372B2 (en) 2016-11-04 2020-10-27 Lg Electronics Inc. Method for dividing transport block of LDPC code and apparatus therefor
CN110661739A (en) * 2018-06-28 2020-01-07 晨星半导体股份有限公司 Demodulation device and demodulation method for digital satellite broadcast signals
CN111770364B (en) * 2020-07-17 2023-02-14 上海国茂数字技术有限公司 Video code rate smoothing method and device

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100502245C (en) * 2005-10-21 2009-06-17 中兴通讯股份有限公司 A coding device and method for low density parity check code of supporting any code rate/code length
KR101587281B1 (en) * 2009-03-12 2016-01-20 삼성전자주식회사 Method for encoding contorl information in a communication system and transmission/reception method and apparatus thereof
KR101611169B1 (en) * 2011-01-18 2016-04-11 삼성전자주식회사 Apparatus and method for transmitting and receiving data in communication/broadcasting system
KR101806212B1 (en) * 2011-02-22 2017-12-08 삼성전자주식회사 Method and apparatus for transmitting signaling information in digital broadcasting system
KR101922555B1 (en) * 2011-08-30 2018-11-28 삼성전자주식회사 Method and apparatus transmitting and receiving information in broadcasting/communication system
KR102145745B1 (en) * 2013-06-12 2020-08-19 엘지전자 주식회사 Apparatus for transmitting broadcast signals, apparatus for receiving broadcast signals, method for transmitting broadcast signals and method for receiving broadcast signals
KR20150005853A (en) * 2013-07-05 2015-01-15 삼성전자주식회사 transmitter apparatus and signal processing method thereof

Also Published As

Publication number Publication date
MX2017011152A (en) 2017-11-09
KR20160106477A (en) 2016-09-12
CN107567691B (en) 2020-08-07
KR20180103793A (en) 2018-09-19
KR20170130323A (en) 2017-11-28
CA2978212A1 (en) 2016-09-09
CN107567691A (en) 2018-01-09
KR101898696B1 (en) 2018-09-13
KR101970824B1 (en) 2019-04-19
KR102114463B1 (en) 2020-06-17
KR20190042520A (en) 2019-04-24
KR101800417B1 (en) 2017-11-23

Similar Documents

Publication Publication Date Title
CA3058419C (en) Transmitter and method for generating additional parity thereof
CA3128609C (en) Transmitter and method for generating additional parity thereof
US10396818B2 (en) Transmitter and segmentation method thereof
US20220131557A1 (en) Transmitter and parity permutation method thereof
CA2976628C (en) Transmitter and parity permutation method thereof
US20230299877A1 (en) Transmitter and method for generating additional parity thereof
CA3074770C (en) Transmitter and shortening method thereof
CA3050577C (en) Transmitter and shortening method thereof
CA3206325A1 (en) Transmitter and shortening method thereof
CA3207618A1 (en) Transmitter and method for generating additional parity thereof
CA2977043C (en) Transmitter and method for generating additional parity thereof
CA2978209C (en) Transmitter and method for generating additional parity thereof
CA2975991C (en) Transmitter and repetition method thereof
CA2978212C (en) Transmitting apparatus and transmitting method thereof
CA3203980A1 (en) Television broadcast signal transmitting apparatus and transmitting method thereof
CA2977948C (en) Transmitter and parity permutation method thereof
CA2978173C (en) Transmitter and shortening method thereof
CA2978211C (en) Television broadcast signal transmitting apparatus and transmitting method thereof
CA3085277C (en) Transmitter and addtional parity generating method thereof
CA2978535C (en) Transmitter and parity permutation method thereof

Legal Events

Date Code Title Description
EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224

EEER Examination request

Effective date: 20210224