CA2253485C - Optical clock division - Google Patents

Optical clock division Download PDF

Info

Publication number
CA2253485C
CA2253485C CA002253485A CA2253485A CA2253485C CA 2253485 C CA2253485 C CA 2253485C CA 002253485 A CA002253485 A CA 002253485A CA 2253485 A CA2253485 A CA 2253485A CA 2253485 C CA2253485 C CA 2253485C
Authority
CA
Canada
Prior art keywords
gate
optical
linear
output port
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA002253485A
Other languages
French (fr)
Other versions
CA2253485A1 (en
Inventor
Robert John Manning
Alistair James Poustie
Julian Kazimierz Lucek
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
British Telecommunications PLC
Original Assignee
British Telecommunications PLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by British Telecommunications PLC filed Critical British Telecommunications PLC
Publication of CA2253485A1 publication Critical patent/CA2253485A1/en
Application granted granted Critical
Publication of CA2253485C publication Critical patent/CA2253485C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/35Non-linear optics
    • G02F1/3515All-optical modulation, gating, switching, e.g. control of a light beam by another light beam
    • G02F1/3517All-optical modulation, gating, switching, e.g. control of a light beam by another light beam using an interferometer
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J14/00Optical multiplex systems
    • H04J14/08Time-division multiplex systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0075Arrangements for synchronising receiver with transmitter with photonic or optical means
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/35Non-linear optics
    • G02F1/3515All-optical modulation, gating, switching, e.g. control of a light beam by another light beam
    • G02F1/3517All-optical modulation, gating, switching, e.g. control of a light beam by another light beam using an interferometer
    • G02F1/3519All-optical modulation, gating, switching, e.g. control of a light beam by another light beam using an interferometer of Sagnac type, i.e. nonlinear optical loop mirror [NOLM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/50Amplifier structures not provided for in groups H01S5/02 - H01S5/30

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Optics & Photonics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • General Physics & Mathematics (AREA)
  • Optical Communication System (AREA)
  • Semiconductor Lasers (AREA)
  • Optical Modulation, Optical Deflection, Nonlinear Optics, Optical Demodulation, Optical Logic Elements (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

A clock signal at a divided clock rate is obtained from an optical signal stream at a higher clock rate. The optical signal stream at the higher clock rate is applied to an all-optical non-linear gate. There is feedback from a first output of the gate to its control input. The optical signal at a divid ed clock rate is present at a second output of the gate. The gate may comprise a non-linear loop mirror. A number of such gates may be cascaded in series to provide an output at a clock rate divided by 2n, where n is an integer.</SDO AB>

Description

CA 022~348~ 1998-11-03 OPTICAL CLOCK DIVISION

The present invention relates to the clock division of an optical signal.
The need to derive a signal at a divided-down clock rate arises in a variety 5 of contexts. For example, where a TDM ~time division multiplexed) optical signal stream is used for communicating data, then a clock signal at less than the full bit rate of the data stream may be needed in the operation of a demultiplexer to select one or more time channels. Hitherto, when clock division has been required, thishas commonly been carried out by tapping off part of the optical signal stream, 10 detecting the signal to produce a corresponding timing wave in the electricaldomain, and then dividing down the clock rate using conventional electronic clock-division circuits. With such an approach, before further optical processing can be carried out, a local optical source controlled by the electrical clock signal has to be used to take the divided signal back into the optical domain. Not only does this15 add undesirably to the cost and complexity of the relevant circuits, but the need for processing in the electrical domain severely limits the bit rates at which the circuit is capable of operating.
The paper by Lucek & Smith, IEEE PHOTONICS TECHNOLOGY LETTERS, JAN 1995, vol 7, no. 1, pp 1041-1 135, discloses a remotely programmable 20 routing device which may be used to provide a clock division function. While this has the advantage of being an all-optical device, it requires a relatively complex structure involving two stages. Data is first input to an ultra-fast gate stage where certain channels are selected. The non-linear element in the ultra-fast gate is a length of dispersion-shifted fibre. The output of the gate, which is a data signal 25 containing the selected channels only, is then passed through a second stage comprising a mode-locked erbium laser. The effect of driving the laser with datachannels is to produce a clock pattern with a " 1 " in each of the active channel timeslots, and a "O" elsewhere. The data signal passes on to an output port. Theclock pattern, which may have a different bit pattern and is at a different 30 wavelength to the data signal, is fed back as a control signal to the ultra-fast gate.
According to a first aspect of the present invention, there is provided a ~ method of deriving a clock signal at a divided clock rate from an optical signal stream at a higher clock rate, comprising:

CA 022~348~ 1998-11-03 WO 97/42543 rCT/GB97/01178 a) applying an optical signal stream to an all-optical non-linear gate, which gate includes a non-linear element;
bi feeding back an optical signal from an output of the said all-optical non-linear gate to the said non-linear element; and c) outputting an optical signal at a divided clock rate from the all-optical non-linear gate.
The present invention adopts an approach to clock-division which allows the function to be carried out entirely in the optical domain, using a relatively simple method which is well-adapted for implementation using integrated 10 fabrication and which overcomes the disadvantages of the prior art circuits discussed above. An all-optical non-linear gate is used. Optical feedback is provided from the output of the gate to a control input of a non-linear element.With the gate configured in this manner, it is found that when an optical signalstream is applied at its input, then a signal at a divided clock rate is present at the 15 output of the gate.
Preferably the optical signal stream is applied to an interferometric non-linear optical gate. This gate may comprise a non-linear loop mirror (NOLM) and more preferably an NOLM incorporating a semiconductor optical amplifier as its non-linear element. Alternatively other interferometric structures, such as a Mach 20 Zehnder interferometer, may be used.
While the use of other types of optical gate is possible, the present inventors have found it to be particularly advantageous to use a non-linear interferometer, and particularly an NOLM in a TOAD (TeraHertz Optically Asymmetric Demultiplexer) configuration with a semiconductor optical amplifier 25 (SOA) as the phase switching element. Such a device has the advantages of low switching energy and is capable of operating rates approaching 1 OOGHz.
Moreover, specifically in relation to clock division, the use of a TOAD configuration has the further important advantage th-t the total delay time over the feedback path can be made as short as the bit p ~d, even when the bit period may be as 30 little as a few 1 0's of picoseconds. A further advantage of this preferred configuration is that the dynamics of the SOA support the clock division function.
Preferably the delay period associated with the optical feedback path is equal to the period between bits in the optical signal stream.

CA 022~348~ 1998-11-03 When the circuit is constructed to satisfy this constraint on the length of the delay over the optical feedback path, then in response to an input stream ofthe form U11111111, the output from the gate is in the form "10101010"
Alternatively, where the total length of the delay is greater than the period 5 between consecutive bits in the optical signal stream, then the method may include an initial phase of programming the gate to carry out clock division by inputting to the gate a block of puises having a predetermined bit-pattern and of sufficient length to fill both the gate and the feedback path.
As a further alternative, the circuit may include an SOA having a response 10 time such that the circuit exhibits spontaneous clock division. In this case the method includes inducing spontaneous clock division in the non-linear gate by driving the semiconductor optical amplifier with the optical signal stream at a bit rate generally corresponding to the e recovery rate of the semiconductor opticalamplifier.
The clock division circuit may comprise a plurality of stages each with its own respective non-linear gate, n such stages being cascaded in series to provide an output divided by 2n.
According to a second aspect of the present invention, there is provided a clock division circuit comprising:
a) an all-optical non-linear gate including, an optical input arranged to receive an optical signal stream at a higher clock rate, an optical output, a non-linear element connected between the optical input and the optical output; and b) an optical feedback path from the output of the gate to the non-linear element, in use an optical signal at a divided clock rate being output from the gate.
The present invention also encompasses a multiplexer or demultiplexer incorporating a clock division circuit in accordance with one or more of the preceding aspects of the invention.
The present invention will now be described in further detail, by way of example only, with reference to the accompanying drawings in which:-.

CA 022~348~ 1998-11-03 Figure 1 is a schematic of a circuit embodying the present invention;
Figure 2 is a schematic of a fibre loop mirror suitable for use in the circuit of Figure 1;
Figure 3a and 3b are plots of the temporal input and output respectively of 5 the circuit of Figure 2; and Figures 4a and 4b are plots of the microwave spectra of the circuit of Figure 2;
Figure 5 shows a signal used to initialise the circuit of Figure 1;
Figures 6a to 6f illustrate the onset of spontaneous clock division in a 10 circuit using a semiconductor non-linear element;
Figures 7a and 7b illustrate an embodiment with a single-bit feedback delay;
Figure 8 shows an embodiment using a laser cavity including a saturable absorber as the non-linear element; and Figure 9 shows a demultiplexer circuit including clock division stages embodying the present invention.
A clock division circuit CT1 comprises a non-linear optical gate 1. The gate has an optical input I at which it receives an optical signal stream. The gate 1 has two optical outputs 01, 02. One of these outputs 01 is connected via an 20 optical feedback path 2 to a control input G for the gate. The feedback path may include an optical amplifier 3 and filter 4.
The optical gate 1, which may, for example, comprise an SOA in a fibre loop mirror as further described below, directs a signal received to the input I to one or other of the two output 01, 02 depending upon the presence or absence of 25 a control signal at the input G. If the total delay time for transit through the gate and around the feedback path back to the input G is equal to the period p between successive bits, then the gate operates as follows to provide a divided clock signal.
Assuming that the gate 1 is initially configured to switch pulses straight through to output 01, then the first pulse (labelled a in the Figure) output from 01 passes via 30 the feedback path 2 to the control input G. Accordingly when the next pulse barrives at the input, a control pulse is present at the control input G and so the pulse is switched to the second output 02. Accordingly one bit period later whenpulse c arrives at the input there is no pulse present at the control input G and CA 022~348~ 1998-11-03 accordingly c passes to output 01. When pulse d arrives at the input the pulse from the feedback path corresponding to pulse c is present at the control input G
and so pulse d is switched through to output 02. In this manner, the output at 02 comprises a pulse stream at half the bit rate of the input pulse stream When the delay time through the feedback loop is greater than one bit period, then the gate may still be programmed to effect clock division.
Figure 5 shows an example of the signal used to initialise the circuit in the case where the total delay associated with the feedback path is equivalent to five bit periods. The upper sequence shows the input to the circuit, and the lower 10 sequence is the output from the circuit. The lower sequence corresponds also to the control sequence fed back to the control input G. As in the first example above, the gate is initially configured to switch pulses straight through to output 01. A frame five bits long, that is to say corresponding in length to the feedback path, is used to initialise the circuit. The first five input bits correspond to the 15 sequence "10101". These are passed straightthorough to output 01, and are aiso fed into the feedback path. In the sixth bit position corresponding to the first bit of the next frame and marked with a dashed line in the figure, the input bit value, like the preceding bit value, is ' 1". At this instant, the first bit of the first frame, having bit vaiue "1" reaches the control input G. The "1" in the sixth bit position 20 is therefore switched to the other output 02. Bit value "0" therefore appears in the output from port 01. The value of the bit input in the seventh bit position is "1". As this is input to the gate the second bit from the first frame reaches the control input. This has value "0" and accordingly the gate is set to transmit the seventh bit straight through to output 01. This pattern is repeated for successive 25 bits, so that the overall output from 01 is in the form "10101". Therefore, even though the input to the gate is now a continuous stream of "1" 's the output continues to replicate the bit pattern applied in the initialisation phase, to provide a clock-divided output at half the bit rate.
As a further alternative to the approaches discussed above, the circuit 30 may be designed to operate with a feedback path more than one bit long, but without requiring initialisation in the manner of the immediately proceeding example. This is achieved by using a semiconductor non-linear element, and by , . .. . .

CA 022~348~ 1998-11-03 exploiting the dynamics of the semiconductor by operating in a regime where spontaneous clock division occurs.
In this example, the phenomena of clock division and other complex dynamic behaviour are due to the finite lifetime of semiconductor optical amplifiers 5 (typically around 300psi combined with the effect of feedback as a memory.
When the signal input to the circuit has a repetition rate less than the naturalrecovery rate of the SOA, then, without initial programming as described above, "block" behaviour is observed, and there is no pulse-to-pulse interaction since the gain of the amplifier recovers fully between pulses. However, at higher repetition 10 rates, when the pulse separation become comparable to the amplifier lifetime,there is interaction between pulses since the phase shift experienced by any pulse depends on the pattern of the previous few pulses. In such a system with feedback, it is the memory of the initial start up sequence which affects subsequent pulses. The exact dynamical sequence leading to clock division is 15 quite complicated and evolves over several frame periods before a stable state occurs. In this stable state full recovery of the amplifier is possible between clock-divided pulses. This mode of operation is entirely self-starting and so, as already noted, does not need to be programmed as with the proceeding example. Since the circuit generates alternate "blocks" or frames and their logical compliment in 20 the output, it gives a continuous clock-divided pulse sequence only when the frame contains an odd number of pulses.
The inventors have carried out numerical modelling of this system which confirms the effects described above, and which also predicts a period-doubling route to chaos for the system as the pulse power varies.
Figures 6a to 6f show the results of numerical modelling of the system.
Figure 6a shows the behaviour of the system when the input pulse stream has a repetition rate of 1.5GHz. The amplifier e recovery period is 0.3ns. At this bit rate, the separation between pulses is significantly greater than the recovery time, and so, in the absence of bit-to-bit interaction, the output is the form of blocks having a period corresponding to the delay length of the feedback path.
However, as the bit rate is increased, and so the bit separation is decreased, interaction between successive pulses begins to take place.

CA 022~348~ 1998-ll-03 Figure 6b shows the onset of this. In pulse 4, the amplifier has not yet fully recovered from the marked decrease in carrier population associated with pulse 3. Accordingly the level of pulse 4 is diminished by comparison with pulse 3 and the succeeding pulses.
Figure 6c shows that at 2.8GHz, the interaction between successive bits has resulted in spontaneous ctock division. Instead of the entire block being switched and output, only alternate pulses are switched.
As shown in Figure 6d, this behaviour is maintained as the bit rate is further increased to 3GHz.
As shown in Figure 6e, around 4GHz the clock division behaviour begins to break down as other dynamical processes come into play. By 4.2GHz (Figure 6f~ these other processes become dominant and the clock division behaviour is substantially lost.
It is found that the critical parameter in producing the clock-division behaviour is the ratio of the pulse rate to the amplifier e recovery rate. For optimum clock-division behaviour these rates should be substantially equal, although, as illustrated in the example above, the precise ratio is not critical, and clock division will occur over a range of values for this ratio provided that the recovery rate and pulse rate are generally comparable. For example, as seen above, clock division may continue until the pulse rate differs from the e~~
recovery rate by more than 30%.
Figures 7a and 7b illustrate an embodiment of the first circuit described above, that is a circuit having a short feedback path equai in length to a single bit period. In this example, the non-linear gate is an interferometric device using an integrated Mach-Zehnder structure. The circuit is formed in an III-V semiconductor substrate, which in this example is indium phosphide. Waveguides defining the paths for the optical signals are formed using ridge-waveguide structures. The Mach-Zehnder portion MZ comprises two arms offset by a length LsW which determines the length of the switching window Semiconductor optical ampiifiers SOA1 are integrated with each of the two arms. The SOA in each arm is individually controllable. Signals from the two arms are fed to an output coupler OC which is a multimode interference coupler of the type described by the paper by Soldano et al, "Planar Monomode Optical Couplers Based on Multimode CA 022~348~ 1998-11-03 Interference Effects", Journal of Lightwave Technology, 10, No. 12, December 1g92, pp1843-1850. This couples the output of the MZ stage to two output ports OP3, OP4 which correspond in function to the output ports 01, 02 of the device shown schematically in Figure 1. The feedback signal to the MZ gate is provided 5 by a mirror formed by providing a reflective coating on the facet of the waveguide at the output port 04. A further amplifier SOA2 in the arm going to output port 04 amplifies the reflected signal which is then fed back to the amplifier SOA1 in the Mach-Zehnder portion MZ. The reflected signal acts as a control input to determine the state of SOA1. In order to reduce loss, the structure may use a 10 combination of deep and shallow-etched passive waveguides, with tapers formed in different regions of the waveguides for mode conversion.
In this structure, the total length LTOT of the feedback path around the switch is given by LTOT =LOUT+LSW+LMMI +LF+Lb +~ ~La+Lb) In this example, LTOT jS approximately 900 ~,lm which at a refractive index of 3.5 corresponds to a 15 delay of 10 ps. This in turn corresponds to a single-bit delay at a bit rate of 100GHz.
Figure 7b is a cross section through the line XX in Figure 7a. It shows part of the waveguide in the upper arm of the MZ portion, including part of the SOA. The SOA is a multiple quantum well (MQW) device, evanescently coupled to 20 the waveguide layer. The waveguide layer is formed as a InGaAsP quaternary layer .
An alternative SOA suitable for use as the non-linear element in the circuit of Figure 2 is a large spot size amplifier. The use of a large spot size allows easier and more efficient coupling of input and output beams from optical fibres. The 25 large spot size amplifier also has angled facets which prevent lasing from occuring.
The large spot size amplifier is described in A E Kelly, l F Lealman, L J Rivers, S D
Perrin and Mark Silver, "Polarisation insensitive, 25dB gain semiconductor laseramplifier without antireflection coatings", Electronic Letters, vol 32, no. 19, September 1996, pp1835-1836; A E Kelly, l F Lealman, L J Rivers, S D Perrin and 30 Mark Silver, "Low noise figure (7 2dB) and high gain (29dB~ semiconductor optical amplifier with a single layer AR coating", Electronics Letters, vol. 33, no.6, March 1997, pp 536-538. Although particularly suitable for use in the hybrid circuit of CA 022~348~ 1998-11-03 WO 97t42543 PCT/GB97/01178 Figure 2, this amplifer type might also be included in integrated structures such as that of Figure 7.
A further alternative amplifier, suitable for use as the non-linear element in both hybrid and integrated embodiments of the invention is a larger bandgap SLA
5 lsemiconductor laser amplifier)- The alpha factor, that is the ratio of the phase change to the amplitude change of a signal in the amplifier, is a strong function of the wavelength of the signal- The value of alpha increases asymptotically at theband edge. A large alpha factor is desirable for TOAD operation. Using a device with a large bandgap brings the operating wavelengths, e.g. 1547 nm and 1536 10 nm closer to the band edge and hence gives a larger alpha. The band edge is more clearly defined in a MQW device. In the present example, the optical amplifier is a 7 well MQW device. The well is formed of unstrained InGaAs and the barrier layeris 1% tensile-strained InGaAs. This has a photoluminescence wavelength of 1.553 microns and this wavelength broadly corresponds to the band edge.
Figure 8 shows a second example of a circuit suitable for use with a feedback delay of one bit period, although it may also be used with a feedback delay of more than one bit period through the use of an initial programming phase as described above. In this example, the non-linear gate comprises a saturable absorber 82 in a laser cavity 81 including a semiconductor gain medium 83. The 20 saturable absorber 82 may be, for example, ion-implanted InGaAsP and the whole device may be formed as an integrated semiconductor structure. In this example, one of the cavity mirrors of the laser is partially reflective and so both provides an output port, and also reflects light back into the saturable absorber in order to provide the feedback path. The other mirror defining the cavity is in this example, 25 a reflective grating structure, which serves also to tune the cavity to a specific wavelength. As in the loop mirror examples discussed previously, the saturable absorber provides an intensity-dependent non-linearity with a response time which is slow compared to the bit separation. The response time is typically 10's or 1 00's of picoseconds. The feedback signal reflected back from the output 30 optically biases the absorber so that it absorbs or transmits according to the value of the feedback signal. The amplifier 83, which in this example is formed integrally with the absorber, provides amplification for the signal in the feedback path.

CA 022~348~ 1998-ll-03 Figure 2 shows a further embodiment relevant to the second and third schemes outline above. The switch in this example is formed from a TOAD-configured fibre loop mirror The optical source in this case is a jitter-suppressed gain-switched distributed feedback (DFB) laser 21 operating at 1.5511m, and 5 producing a 2.5GHz train of pulses of around 20ps duration. This pulse train passes throught a first erbium doped fibre amplifier 22 and a filter 23. The pulse train is injected after amplification and filtering into the fibre loop mirror. An SOA
is positioned in the loop and is spatially offset from the loop centre by around 3cm to give a switching window of around 150ps. The loop includes a 50:50 fibre 10 coupler 25. Two polarisation selective fibre couplers 26,27 are used in the loop to introduce and reject the orthogonally polarised switching pulses. These pulses then act as switching pulses for the SOA. The mean power in the pulse train for switching is around 2.5mW at 2.5GHz corresponding to around 1 pJ per pulse.
Since the fibre lengths are fixed, the relative arrival time of the switching pulses at 15 the SOA with respect to pulses in the loop can be varied by adjusting the repetition rate of the source. The repetition rate is also used to vary the total number ofpulses in the feedback loop. Pulses reflected by the loop mirror in its linear mode of operation are amplified, polarisation rotated and fed back into the loop as switching pulses. An optical circulator 24 is used to select the reflected pulses 20 which are then amplified by a second erbium doped fibre amplifier 28 and filtered by filter 29. Fibre polarisation controllers are used to define the polarisation state of the pulses in the various parts of the circuit.
Figure 3 shows the temporal output of the input pulse train (a~ and the loop output (b) when the feedback path contains an odd number of pulses. The 25 clock division operation is clearly seen. The extinction ratio of the output is around 15dB which corresponds to the extinction of the loop, and the temporal output isextremely stable over several hours. The corresponding microwave spectra of the pulse trains are shown in Figures 4a and 4b. The clock-divided spectrum containsextremely narrow resonance s at half the frequency of the input pulse train, which 30 indicates that the clock division pattern is a pure divide-by-two operation. When the number of pulses in the feedback path is even, more complicated behaviour isobserved, and the microwave spectrum becomes more structured. Stable clock division is only achieved with an odd number of pulses, as explained previously.

CA 022~348~ 1998-11-03 At a line rate of 2.5GHz, the circuit of Figure 2 exhibits spontaneous clock division, as discussed above However, the circuit may also be used at other clock rates where ciock division does not occur spontaneously It is then necessary to introduce an initial programming phase in which, as already discussed, a 5 programming frame of length equal to the delay path and having the form "101010.. " is used to initialise the circuit.
A further extension of the present invention is shown schematically in Figure 9. Here a series of n clock division circuits 91i-iii generally corresponding to that of Figure 1 are used in series to provide an overall division by 2n. In this 10 example n equals 3, so that the clock rate of the output pulse stream is one eighth of that of the input bit rate. This example shows the clock division circuit used in the context of an eight-channel demultiplexer. Clock division is an important function for applications such as demultiplexing, since a clock rate which is a sub-multiple of the line rate is usually required, whereas in some all-optical clock15 recovery schemes, the recovered clock is at the original line rate. The clockrecovery rate stage 92 shown in the figure may, for example, be that described in the paper by Patrick D M and Manning R J "20Gbit/s All-optical Clock Recovery Using Semiconductor Non-linearity, Electron. Lett. 1994, 30, pp151-152.
Although the examples demonstrated above are at a line rate of 2.5GHz, 20 the invention may also be used at higher bit rates. The SOA lifetime may be controlled to establish the correct conditions for spontaneous clock division using appropriate electrical bias, and also optionally the injection of an optical bias signal as described in the papers by Manning et al: Enhanced Recovery Rates in Semiconductor Amplifiers Using Optical Pumping", Electron. Lett. 1994, 30, 25 pp787-788 and "Recovery Rates in Semiconductor Laser Amplifiers: Optical and Electrical Bias Dependencies", Electron. Lett. 1994, 30, pp1233-1234.
Using semiconductor techniques as disclosed in P.A.Andrekson, N.A.
Olsson, J R Simpson, D J Giovanni, P A Morton, T Tanbun-Ek, R A Logan and K W
Wecht, in Optical Fiber Communication, Vol 5. of 1992 OSA Technical Digest 30 Series (Optical Society of America, Washington D.C. 1g92) paper PD8 and hybrid integration techniques as disclosed in A Takada, K Aida and M Jinno, in Optical Fiber Communication, Vol.4 of 1991 OSA Technical Digest Series (Optical Society of America, Washington D.C. 1992) paper TuN3. It is possible to design certain WO g7/42543 PCT/GB97/01178 circuits to reduce the latency to a few 1 Os of ps and to achieve optical processing at rates approaching 100GHz.

Claims (18)

1. A method of deriving a clock signal at a divided clock rate from an optical signal stream using an all-optical non-linear gate (1), the optical signal stream being formed by a sequence of optical pulses having a bit period, the optical signal stream having higher clock rate than the divided clock rate, wherein the alloptical non linear gate (1) has a data input (I) for inputting optical data pulses, a control input (G) for receiving optical control pulses, and at least a first output port (O1) for the output of at least some of the optical data pulses, the control input (G) having a non linear element optically connected thereto, and the gate (1) being configured such that when a data pulse is present at the data input (I), the ability of the gate to produce a corresponding data pulse at the first output port (O1) is dependent on the presence or absence of a control pulse at the control input (G), and when a data pulse is absent at the data input (I), the absence of the data pulse causes the gate not to produce a corresponding data pulse at the first output port (O1), the method comprising the steps of:
applying the optical signal stream to the data input of the gate (1 ); and, applying to the control input of the gate (1), via an optical feedback path (2,3,4) having a delay period associated therewith, optical data output from the first output port of the gate (1), the delay period being such that a signal at the divided clock rate is output at the first output port (O1) of the gate and/or another output port (O2) of the gate.
2. A method according to claim 1, in which the gate (1) includes a second output port (O2), the gate being configured such that when an optical data pulse is present at the data input (I), a corresponding data pulse is produced at either the first output port (O1) or the second output port (O2) depending on the presence or absence of a control pulse at the control input (G), and in which a signal at the divided clock rate is produced at the second output port (O2) of the gate (1).
3. A method according to claim 1 or claim 2, in which the optical stream is applied to an interferometric non-linear gate having a non-linear loop mirror (NOLM).
4. A method according to claim 3, in which the non-linear element is a semiconductor optical amplifier (SOA) within the NOLM.
5. A method according to claim 1 or claim 2, in which the optical signal stream is applied to an input port of an integrated Mach Zender interferometer and in which the non-linear element is a semiconductor optical amplifier (SOA) located in an arm of the integrated Mach Zender interferometer.
6. A method according to any one of claims 1 to 5, in which the delay period associated with the optical feedback path (2,3,4) is equal to the period (p) between bits in the optical signal stream.
7. A method according to any one of claims 1 to 5, further comprising an initial phase of programming the gate to carry out clock division by inputting to the gate a block of pulses having a predetermined bit-pattern and of sufficient length to fill both the gate and the optical feedback path.
8. A method according to any one of claims 1 to 3, in which the non-linear element is a semiconductor optical amplifier (SOA), and in which the method includes inducing spontaneous clock division in the non-linear gate by driving the semiconductor optical amplifier with the optical signal stream at a bit rate generally corresponding to the e-1 recovery rate of the semiconductor optical amplifier.
9. A method according to any of claims 1 to 8, further comprising applying the said optical signal output at the divided clock rate from the gate to the input of a further all-optical non-linear gate, feeding back an optical signal from an output of the further gate to a non-linear element of the further gate, and outputting from the further gate an optical signal at a further sub-divided clock rate.
10. A method according to claim 1, in which the signal stream is introduced into the optical cavity of a laser including a saturable absorber arranged to function as the said non-linear element.
11 . A clock division circuit for deriving a clock signal at a divided clock rate from an optical clock stream at a higher clock rate than the divided clock rate, the optical signal stream being formed by a sequence of optical pulses having a bit period, the clock division circuit comprising an all-optical non-linear gate (1) and an optical feedback path (2,3,4) having a delay period associated therewith, the gate (1) having a data input (I) for inputting optical data pulses, a control input (G) for receiving optical control pulses, at least a first data output port (O1) for outputting at least some of the optical data pulses, and a non linear element optically connected to the control input, the gate being configured such that when a data pulse is present at the data input (I), the ability of the gate to produce a corresponding data pulse at the first output port (O1) is dependent on the presence or absence of a control pulse at the control input (G), and when a data pulse is absent at the data input (I), the absence of the data pulse causes the gate not to produced a corresponding data pulse at the first output port (O1), wherein the optical feedback path (2,3,4) is arranged between the first output port of the gate (1) and the control input of the gate (1) such that data output from the first output port is applied via the feedback path to the control input of the gate (1), the delay period associated with the feedback path being such that when an optical signal stream is applied to the data input (I) of the gate (1), a signal at the divided clock rate is produced at the first output port (O1) of the gate (1) and/or another output port (O2) of the gate (I).
12. A clock division circuit according to claim 11 , in which the gate (1) is an interferometric non-linear optical gate.
13. A clock division circuit according to claim 12, in which the non-linear optical gate (1) is a loop mirror (NOLM).
14. A clock division circuit according to any one of claims 11 to 13, in which the non-linear element of the gate is a semiconductor optical amplifier (SOA).
15. A clock division circuit according to claim 14, in which the non-linear gate (1) comprises an integrated Mach Zender interferometer (MZ) and in which the non-linear element is a semiconductor optical amplifier (SOA1) located in an arm of the integrated Mach Zender interferometer.
16. A clock division circuit according to any one of claims 11 to 15, including at least one further all-optical non-linear gate connected at its input to the output of the first optical gate and including a feedback path from the output of the further gate to the non-linear element of the further gate, in use the further gate outputting an optical signal at a further sub-divided clock rate.
17. A clock division circuit according to claim 11, in which the all-optical non-linear gate is a laser and includes as the non-linear element a saturable absorber located within the optical cavity of the laser.
18. A time-division multiplexer or demultiplexer including a clock division circuit (91 i-iii) according to any one of claims 1 to 17.
CA002253485A 1996-05-08 1997-04-30 Optical clock division Expired - Fee Related CA2253485C (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP96303216 1996-05-08
EP96303216.4 1996-05-08
PCT/GB1997/001178 WO1997042543A1 (en) 1996-05-08 1997-04-30 Optical clock division

Publications (2)

Publication Number Publication Date
CA2253485A1 CA2253485A1 (en) 1997-11-13
CA2253485C true CA2253485C (en) 2002-05-28

Family

ID=8224925

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002253485A Expired - Fee Related CA2253485C (en) 1996-05-08 1997-04-30 Optical clock division

Country Status (8)

Country Link
US (1) US6344913B1 (en)
EP (1) EP0897554B1 (en)
JP (1) JP2000511648A (en)
CN (1) CN1218558A (en)
AU (1) AU731322B2 (en)
CA (1) CA2253485C (en)
DE (1) DE69734578T2 (en)
WO (1) WO1997042543A1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6671426B2 (en) * 2001-03-19 2003-12-30 General Instrument Corporation Monolithic integrated terahertz optical asymmetric demultiplexer
JP2005348127A (en) * 2004-06-03 2005-12-15 Yokogawa Electric Corp Optical clock signal extraction device
US11588302B2 (en) * 2019-06-21 2023-02-21 Seagate Technology Llc Optical switches

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4980891A (en) * 1989-12-22 1990-12-25 Bell Communications Research, Inc. Clocked optical regenerator and other optoelectronic functional circuits
EP0567693A1 (en) * 1992-04-27 1993-11-03 BRITISH TELECOMMUNICATIONS public limited company Optical clock recovery
JPH09505688A (en) * 1993-10-11 1997-06-03 ブリテイッシュ・テレコミュニケーションズ・パブリック・リミテッド・カンパニー Optical pulse sequence generator
CN1053744C (en) * 1993-10-11 2000-06-21 英国电讯公司 Optical switching device
US5959753A (en) * 1994-01-25 1999-09-28 The United States Of America As Represented By The Secretary Of The Navy Ultra high bit rate all optical communication system
US5574588A (en) * 1994-02-23 1996-11-12 Nippon Telegraph And Telephone Corporation Phase lock loop circuit using optical correlation detection
US5493433A (en) * 1994-03-02 1996-02-20 Trustees Of Princeton University Terahertz optical asymmetric demultiplexer
KR980701168A (en) * 1994-12-23 1998-04-30 에버쉐드 마이클 Node in Optical TDM Network and Operation Method of the Node (Node in Optical TDM Network)
NZ298459A (en) * 1995-01-19 1997-10-24 British Telecomm Optical switch with semiconductor gain media in each arm of mach-zehnder interferometer
WO1996028868A2 (en) * 1995-03-15 1996-09-19 Philips Electronics N.V. Unit for modulating an optical pulse series in conformity with a data signal
DE19511819A1 (en) * 1995-03-30 1996-10-02 Sel Alcatel Ag Device for demultiplexing an optical digital signal
US5940198A (en) * 1995-12-22 1999-08-17 U.S. Philips Corporation Optical unit for synchronizing clock signals

Also Published As

Publication number Publication date
US6344913B1 (en) 2002-02-05
CN1218558A (en) 1999-06-02
WO1997042543A1 (en) 1997-11-13
CA2253485A1 (en) 1997-11-13
EP0897554B1 (en) 2005-11-09
DE69734578D1 (en) 2005-12-15
DE69734578T2 (en) 2006-07-20
JP2000511648A (en) 2000-09-05
EP0897554A1 (en) 1999-02-24
AU731322B2 (en) 2001-03-29
AU2646297A (en) 1997-11-26

Similar Documents

Publication Publication Date Title
Hess et al. All-optical demultiplexing of 80 to 10 Gb/s signals with monolithic integrated high-performance Mach-Zehnder interferometer
EP0723676B1 (en) Optical switching device
Ellis et al. Ultra-high-speed OTDM networks using semiconductor amplifier-based processing nodes
EP1170627B1 (en) Optical gate and optical phase modulator
Manning et al. Wavelength dependence of switching contrast ratio of semiconductor optical amplifier-based nonlinear loop mirror
CA2165194C (en) Optical switch and transmitter and receiver for a multiplex transmission system including such a switch
US5796765A (en) Optical pulse seqeunce generator
WO1995023997A1 (en) Optical and gate
CA2253485C (en) Optical clock division
EP1255157A1 (en) Intensity modulation of optical signals
Mikhailov et al. All-optical multiwavelength clock recovery using integrated semiconductor amplifier array module
Mikkelsen et al. Wavelength conversion devices
JP2007124026A (en) Method and apparatus for extracting optical clock signal
Eiselt et al. SLALOM as high speed multiplexer/demultiplexer
Liu et al. All-optical signal processing for optical packet switching networks
JPH08111561A (en) Semiconductor wavelength conversion element
Zhu et al. A novel all-optical switch: the wavelength recognizing switch
Nolting All-optical signal processing devices for photonic networks: towards packet switching
Lee et al. All-optical serial-to-parallel and parallel-to-serial data converters based on Mach-Zehnder interferometer
Xu SOA-based photonic technologies for hybrid optical networks
Mathason et al. All-optical multiwavelength switching for hybrid WDM/TDM demultiplexing and signal processing
Wang et al. 8x2. 5-Gb/s OTDM data demultiplexing using an SLALOM
Phillips OTDM network processing using all-optical and electro-optical devices
Manning et al. All improved semiconductor optical amplifier for ultrafast all-optical signal processing
KR20030047965A (en) Optical random access memory using the injection locked fabry-perot laser diodes

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed