AU2002343261B2 - Matrix-addressable apparatus with one or more memory devices - Google Patents

Matrix-addressable apparatus with one or more memory devices Download PDF

Info

Publication number
AU2002343261B2
AU2002343261B2 AU2002343261A AU2002343261A AU2002343261B2 AU 2002343261 B2 AU2002343261 B2 AU 2002343261B2 AU 2002343261 A AU2002343261 A AU 2002343261A AU 2002343261 A AU2002343261 A AU 2002343261A AU 2002343261 B2 AU2002343261 B2 AU 2002343261B2
Authority
AU
Australia
Prior art keywords
memory
electrodes
electrode means
electrode
memory device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU2002343261A
Other versions
AU2002343261A1 (en
Inventor
Hans Gude Gudesen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ensurge Micropower ASA
Original Assignee
Thin Film Electronics ASA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thin Film Electronics ASA filed Critical Thin Film Electronics ASA
Publication of AU2002343261A1 publication Critical patent/AU2002343261A1/en
Application granted granted Critical
Publication of AU2002343261B2 publication Critical patent/AU2002343261B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B53/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K19/00Integrated devices, or assemblies of multiple devices, comprising at least one organic element specially adapted for rectifying, amplifying, oscillating or switching, covered by group H10K10/00
    • H10K19/202Integrated devices comprising a common active layer

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Description

Matrix-addressable apparatus with one or more memory devices Field of the Invention The present invention relates to a matrix-addressable apparatus comprising one or more memory devices with multi-directionally switchable memory cells arranged in a passive matrix-addressable array, wherein the memory cells comprises a memory medium in the form of a ferroelectric or electret thin-film memory material capable of being polarized by an applied electric field and exhibiting hysteresis, wherein at least one memory device comprises at least two and not more than three electrode means, wherein the first electrode means of said at least one memory device being either the only memory device of the apparatus or the first of two or more memory devices therein, is provided on an insulating substrate.
Throughout the specification, unless the context requires otherwise, the word "comprise" or variations such as "comprises" or "comprising", will be understood to imply the inclusion of a stated integer or group of integers but not the exclusion of any other integer or group of integers.
Backsround Art The following discussion of the background to the invention is intended to facilitate an understanding of the present invention. However, it should be appreciated that the discussion is not an acknowledgement or admission that any of the material referred to was published, known or part of the common general knowledge in Australia as at the priority date of the application.
From an architectural standpoint the passive matrix approach of memories with a polymer memory in sandwich between the electrode layers is more attractive than the 1T/1C approach of silicon memory architectures, partly because it represents denser lateral storage (4f 2 vs. 6f 2 and larger), but even more because it allows stacking of successive memory layers, e.g. controlled from joint substrate circuitry. However, it is still a fact that even the 4f 2 design only renders a 25% area fill factor. With 50% to 100% fill factor the need for more than one memory layer would be equally reduced, as would production complexity, yield and cost. Also, using only one or two memory layers would reduce the effect of polymer postprocessing correspondingly and hence prevent the negative performance effects from such procedures.
An approach to increase cell density is by reducing cell area. However, the smaller the cell footprint, the smaller the signal (and the lower the SNR), and the more sensitive and hence complex and real estate demanding the read-out circuitry (dominated by sense amplifiers) will have to be. In fact it is considered extremely challenging to build crosspoint matrix systems of any kind with smaller line pitch than 0.30 pm 0.40 pm (cell size 0.09 pm 2 0.16 pm 2 A concern related to multi-layer stacking is planarization. Building successive layers on preceding ones gradually produces a "curvy/bumpy" topography which creates substantial problems in regard of lithography control and hence the ability to address and read out from cells sense amplifiers are designed relative to an expected cell area, if this, through nonuniform lithography, varies beyond certain limits, the signal cannot be read out reliably/the difference between ones and zeros is more difficult to determine).
The architecture also defines how many mask steps are the minimum required, the fewer the less costly the manufacturing. Reducing number of mask steps per bit is very important, the present polymer matrix requires 19 more mask steps than competing flash memories for a typical device having 8 memory layers, which means almost twice the costs to process such a wafer compared to state of the art CMOS processes for e.g. flash memories.
In a polymer crosspoint matrix memory using a vertical switching field, the morphology of the spanned polymer films largely decides the usability in memory applications. It is particularly challenging to maintain an optimal morphology in regard of ferroelectric properties when film thickness shrinks below 100 nm. At such thicknesses the films are much more sensitive to type of solvents used, spin and baking conditions, type and effect of interfacial/barrier layers, etc. Increasingly thinner films are desirable in order to reduce switching voltage, e.g. films need to be thinner than 30 nm in order to achieve switching voltages lower than 5V. Lower voltage levels are required in order to use progressively denser lithography and be compatible with related design rules, which also allow reduced power consumption. Low voltage is furthermore very attractive in polymer memories, since it allows more, eventually all, circuitry to be built underneath the passive memory matrix, which again reduces effective cell footprint by reducing overhead footprint, possibly to zero, making vias, connections, etc. easier to design and implement.
However, to make such thin films with acceptable uniformity/morphology and no shorts, is very demanding over large areas (like a wafer), also because important ferroelectric properties, like crystallinity, tend to deteriorate with thinner films, while leakage and sneak currents represent an increasing problem. This again seriously affects the memory properties, e.g. the level of switchable and remnant polarization (important for distinguishing between ones and zeros), switching endurance and switching speed. Especially high temperature performance above 60'C) seems to be much worse.
But even thicker memory films experience a range of problems, similar, if not so expressed, to those of thinner films. A film application approach is spin-coating, using an appropriate solvent. The choice of solvent, spin conditions, possible solvent residues, baking conditions relative to solvent choice, etc., represent a great challenge regarding obtaining the correct combination of parameters, a challenge which is even much greater when thin films are concerned. Solvents are necessary to use in order to obtain thin, uniform films on wafer substrates.
Due to the switching voltage dependence of film thickness (see below), with reduced film uniformity, the coercive field will vary accordingly, which will create problems during operation if the variations are larger than the design maximum voltage excursion. On the other hand, the larger the excursion (designed), the more complex the circuitry will need to be to handle it, with added costs in regard of real estate efficiency/production complexity/device cost.
Probably an even greater morphology concern is the fact that the polymer is exposed to substantial postprocessing, e.g. deposition of top electrodes, interfacial layers, vias connections, etc. in multi-layered memory stacks, and this represents a potentially severe negative impact on the polymer, which is very difficult to control properly, especially in a commercial manufacturing process.
The use of polymer and especially the fact that the electrodes rest directly onto this material which has a melting temperature of approximately 150 0
C,
result in problems when packaging is concerned. In a typical soldering process the temperature can reach as high as 210 0 C (for limited periods), which causes problems for the architecture, since the polymer starts to melt and float such that the electrode/polymer film interface may be seriously damaged.
The present invention seeks to alleviate to some extent some or all of the above-mentioned disadvantages and problems with matrix-addressable memory devices with particularly polymer memory materials and as used in a matrix-addressable data storage device.
(Ni Disclosure of the Invention 10 In accordance with a first aspect of the present invention, there is provided a matrix-addressable apparatus comprising one or more memory devices with multi-directionally switchable memory cells arranged in a passive matrixaddressable array, wherein the memory cells comprises a memory medium in the form of a ferroelectric or electret thin-film memory material capable of being polarized by an applied electric field and exhibiting hysteresis, wherein at least one memory device comprises at least two and not more than three electrode means, wherein the first electrode means of said at least one memory device being either the only memory device of the apparatus or the first of two or more memory devices therein, is provided on an insulating substrate, and wherein the first electrode means comprises parallel strip-like electrodes of width and height spaced apart and mutually electrically insulated by a portion of insulating thin-film material provided between the electrodes and covering the side edges thereof in a layer of thickness, said thickness being small fraction of the electrode width, that the electrodes have a high aspect ratio height/width, that the first electrode means comprises a plurality of parallel recesses in the top surface thereof and oriented perpendicularly to the longitudinal axis of the electrodes with a width about equal to the electrode width w and extending downwards from the top surface of the electrodes to a distance about one half of the height of the latter, said recesses being mutually spaced apart by a distance approximately equal to the width of the electrodes, that at least the side walls of said recesses are covered by a thin film of the memory material and the bottom surface thereof with the insulating thin film which optionally also can be formed by the memory material, and that electrodes of the second electrode means are provided in the recesses contacting and interfacing the thin-film I /ii O memory material thereof, such that the memory material provided in the recesses forms the memory cell of the memory device, a single memory cell in each case being defined in the volume of the memory material located between an electrode of the first electrode means and an electrode of the N 5 second electrode means at the crossing thereof, whereby a memory cell can be polarized and switched into lateral directions perpendicular to the side walls of the recess and in a third direction perpendicular to the bottom surface of the recess, provided said bottom surface also is covered by the Smemory material.
Preferably, when the at least one memory device comprises a third electrode Smeans and an insulating thin film is provided over the top surfaces of the electrodes of the first and second electrode means respectively, the insulating thin film in at least a portion covering the top surfaces of the electrodes of the second electrode means being formed by the memory material, the electrodes of the third electrode means are provided contacting and interfacing the insulating thin film in an arrangement similar to that of the first electrode means and oriented in the same direction as this and perpendicularly to the electrodes of the second electrode means, such that an electrode of the third electrode means registers with the corresponding electrode of the first electrode means, whereby each memory cell is defined by a thin film of a memory material covering an electrode of the second electrode means at the crossing of the latter between an electrode of the first and third electrode means respectively, such that a memory cell can be polarized and switched in a fourth direction perpendicular to the top surface of an electrode of the second electrode means.
Preferably, when two or more memory devices are provided in a vertical stack, the top surfaces of the electrodes of the third electrode means are covered by an insulating backplane, and each memory device are provided stacked one above each other separated by the insulating backplanes, whereby the apparatus is implemented as a volumetric data storage apparatus.
Preferably, when the apparatus according to the invention is realized with two or more memory devices provided in a vertical stack, the first electrode means and the second electrode means of a memory device are each provided in registering relationship with respectively the corresponding electrode means in any other memory device in the stack, each memory device in the stack are separated from any adjacent neighbouring memory device by insulating thin film applied over the top surfaces of the electrodes, said insulating thin film at least in the portions where electrodes of the second electrode means cross the electrodes of the first electrode means in the adjacent neighbouring memory device being formed by the memory material which in these portions can be polarized or switched in a fourth direction perpendicular to the top surface of the electrodes of the second electrode means by applying an electric field between these electrodes and crossing electrodes of the first electrode means of an adjacent neighbouring memory device, and a memory cell is defined in the memory material surrounding an electrode of the second electrode means at the crossing between the latter and the electrodes of the first electrode means in respectively the actual memory device and an adjacent neighbouring memory device in the stack, whereby the apparatus is implemented as a volumetric data storage apparatus with the first electrode means from a second memory device in the stack onward as a third electrode means of the underlying neighbouring memory device.
The insulating thin-film material preferably may be a ferroelectric or electret material, and the memory material may likewise be a polymer or copolymer material. The insulating thin-film material and the memory material may be the same material and the memory material may then preferably be a polymer or a copolymer material.
Brief Description of the Drawings The invention will be better understood from the following description and particularly in connection with a discussion of the preferred embodiments, by way of example, read in conjunction with the appended drawing figures, of which fig. 1 shows a cross section of a first electrode means as used in a memory device according to the invention; fig. 2 shows a plan view of the electrode means in fig. 1; fig. 3 shows a cross section of a configuration of the first electrode means taken along the line A-A in fig. 2; fig. 4 shows a cross section of the first and second electrode means in a memory device as used in the apparatus according to the invention; fig. 5 shows a cross section of the memory device as used in the apparatus according to the invention before a final stage in its fabrication; fig. 6 shows a cross section of the memory device in fig. 5 with memory cells in place; fig. 7a shows a plan view of the memory device in fig. 6 showing the arrangements of memory cells therein; fig. 7b shows a cross section of the memory device in fig. 7a, taken along the line a-a; fig. 8a shows a plan view of a memory cell in the memory device in figs. 7a and 7b; fig. 8b shows a cross section of the memory cell in fig. 8a, taken along the line C-C; fig. 9 shows a cross section of the memory device in fig. 7a with a different embodiment of the memory cells; fig. 10 shows a third electrode means in the memory device as used in the apparatus according to the invention; fig. 11 a shows a variant of the memory device as used in the apparatus according to the invention; fig. 1 lb shows a cross section of the memory device in fig. 1 la, taken along the line A-A; fig. 12a shows a preferred embodiment of the apparatus according to the invention in a stacked configuration; fig. 12b shows a plan view of a memory cell therein; and fig. 12c shows a cross section taken along the line C-C of the memory cell in fig. 12b.
Best Modes for Carrying Out the Invention The apparatus according to the invention shall now be explained in detail with a thorough discussion of its component parts and embodiments thereof as shown in the drawing figures.
Fig. 1 shows a cross section of an electrode means in the apparatus according to the invention. The electrode means El comprises a number of parallel electrodes s 1 which appears as strip-like in the plan view of the electrode means in fig. 2. Each electrode 81 is located on an insulating substrate 1 and separated only by means of an insulating thin film 2a which prevents ohmic contact between the separate electrodes 1. The electrodes s 1 are realized with a height H and a width w, but with a fairly high aspect ratio H/w. The insulating thin film 2a has a thickness 8 which is typically smaller than the electrode width w and this implies that almost the whole area of an electrode means as its footprints appear in fig. 2 is taken up by the electrodes, while the insulating thin-film layer or barrier 2a between the electrodes occupies only a small part thereof (if 0.15 pim or larger lithography is used; finer lithography reduces this difference). An electrode means of this kind can be fabricated by a method as disclosed in Norwegian patent application No.
20015509 filed 9 November 2001, which belongs to the present inventor and hence the actual method for fabrication of a dense electrode means of this kind shall not be elucidated in further detail herein, as the above-mentioned application shall be regarded as included by reference. In that connection, however, it is to be remarked that the electrode width can conform to a minimum process-constrained feature f, the magnitude of which will be dependent on e.g. the design rules as applicable in for instance a photomicrolithographic patterning process. Anyway this implies that either the electrode width w or a distance d from one electrode to the next in the electrode means El shall be subject to a design rule of this kind, while this need not be the case of the thickness of the insulating thin film which can be deposited by processes unconstrained by any conventional design rule. It also follows that the actual width of e.g. every second electrode 81 in the electrode means El then can be smaller than the minimum process-constrained feature f by an amount 25, i.e. it will be the distance d w 28 that actually is constrained by the design rule.
Concerning the plan view in fig. 2 it shows the electrode means with recesses 3 formed downwards from the top surfaces of the electrodes 81 thereof.
These recesses which can have approximately the same width w as the electrodes 8 1, run perpendicularly in the electrodes e1 and are separated by remaining portions of the electrodes 81 which similarly may have a width of approximately w. The recesses 3 extend from the top surface of the electrodes E 1 and downward towards the substrate by an amount h and have a substantially rectangular cross section. At the bottom of the recesses the electrodes s 1 will be bridged by a section thereof extended to a height 6h over the substrate 1. It is to be understood that while 6h h H, the magnitude of h may be chosen as about 50% of H. This is seen to advantage in fig. 3 which shows a cross section of the electrode means El in fig. 2 taken along the line A-A, in other words, viewed from the direction of B.
Now the electrodes 81 with the recesses 3 are covered by an insulating thin film 4 and a second electrode means E2 comprising electrodes 82 are formed by deposited electrode material in the recesses 3, as shown in cross section of the electrode means El depicted in fig. 4. The insulating thin film 4 can be any dielectric thin-film material, but preferably it could be a ferroelectric or electret thin-film material, of which more later. After the electrodes E2 of the second electrode means E2 have been deposited in the recesses 3, the insulating thin film 4 is etched away everywhere where not covered by the deposited electrodes 82, and this leaves a structure as shown in fig. 5. Empty grooves 3a are now formed in the remaining portions of the recesses 3 between the electrodes &1 ;s2, leaving the portion 4b of the insulating thin film 4 at the bottom of the recesses 3. The sidewalls of the recesses 3 in the electrodes El are now exposed. The grooves 3a are then filled with a memory material, e.g. a ferroelectric or electret polymer material 4a, which shall extend along the grooves between electrodes E1 and E2 as shown in fig. 6. If the insulating thin film 4 originally was a ferroelectric or electret material, also the portion 4b shown at the bottom of the recesses 3 below the electrodes s2 will now be a memory material similar to that shown as 4a in fig. 6.
Fig. 7a shows a plan view of the finished structure shown in fig. 6. In fig. 7a B indicates the viewing direction of the cross section shown in fig. 6. It will now be seen that the electrodes 82 in the second electrode means E2 are oriented perpendicularly to the electrodes E 1 of the first electrode means E l.
The memory material 4a provided between the electrodes E 1 and E2 at the grooves therebetween in the recesses 3 now form the memory medium in memory cells 5 created in the memory material 4a and optionally 4b at the crossing of an electrode e2 of the second electrode means E2 with an electrode 1 of the first electrode means El, and hence the structure in fig. 7a with memory material and electrodes E 1, E2 now provides a passive matrix memory-addressable array of memory cells 5 which particularly shall be ferroelectric or electret memory cells and even more preferably such as Srealized with the memory material in the form of a polymer or a copolymer.
Fig. 7b shows a section through fig. 7a taken along the line A-A and it is now 1 5 seen how by applying voltage over electrodes e 1 and s2, thus establishing an electric potential therebetween and over the memory material 4a, optionally also 4b, the memory cells 5 can be either polarized or switched in different
IND
directions. The portion of the memory cell at 4a can e.g. be switched in a lateral direction relative to the extension of the memory device while the c 10 optional portion of the memory material 4b at the bottom of the recess 3 can Sbe switched in a direction perpendicular to the plane of the memory device or, as implied by fig. 7b, in the vertical direction. By doing so, three "subcells" can be switched simultaneously, whereby a signal three times larger is obtained, while the area of the bottom subcell equals the electrode overlap area and the area of the two side wall cells equals 2wh. The latter case thus introduces an extra dimension as compared with vertically switched cells as known in the art, which implies that cell footprints will be independent of an applied design rule.
Figs. 8a and 8b show a memory cell in a memory device in the apparatus according to the invention in closer detail, with the switching directions indicated as applicable and conforming to the legend given in connection with figs. 8a and 8b. Fig. 8a shows a plan view of single memory cell with the electrodes removed and it will be seen that all the memory material in the sidewalls can be switched in the lateral direction, while the memory material in the bottom can be switched in as "vertical" direction. This is also shown to advantage in fig. 8b, which shows a cross section of the memory cell 5 in fig.
8a taken along the line C-C and with the outline of the electrodes E 1,82 indicated by stitched lines. This layout of a memory cell 5 differs appreciably from conventional memory cells in passive matrix-addressable memory devices, wherein the memory cell is provided in sandwich between overlying and underlying electrode means with the respective electrodes oriented mutually orthogonally for defining and addressing a memory cell in e.g. the global layer of the memory material sandwiched between the electrode layers. A conventional sandwich configuration of this kind allows a single switching direction, whereas the memory cell in the apparatus according to the invention shall allow at least three switching directions and this shall in its turn have a significant advantage for creating more reliable and more densely-packed passive matrix-addressable memory devices with ferroelectric or electret memory material, including an improved signal/noise ratio. An inspection of fig. 7a shows that the memory device as depicted therein can be switched in three directions at a total of thirty locations for ten definable memory cells.
A fourth switching direction may now be obtained by providing a third electrode means E3 in the memory device in the apparatus according to the invention. Fig. 4 shows how the top surfaces of the electrodes P 1, 82 of respective electrode means El, E2 are provided with an insulating thin film 4, which e.g. can be formed by a ferroelectric or electret memory material, e.g. a polymer or copolymer material. At least on the top surfaces of the electrodes e2 the insulating thin film shall be a memory material, e.g. of the latter kind, and corresponding to the portions 4c as depicted in fig. 9. Now a third electrode means E3 which actually is similar to the first electrode means El apart from the electrodes s3 of the former having smaller aspect ratio, is provided over the insulating thin film 4 with the electrodes e3 oriented in the same direction as the electrodes s 1 of the electrode means E l, such that each electrode e3 of the former registers with the similar corresponding electrode E 1 in the latter. The electrodes E3 in the electrode means E3 may for instance be provided on an insulating backplane 1' as shown in fig. 10. Thus a memory device is obtained as somewhat schematically depicted in plan view in fig. 11 a which should be contemplated in conjunction with fig. 1 lb, showing a cross section through the plan view in fig. 11 a taken along the line A-A and seen in the viewing direction from B. Each memory cell 5 defined in the usual manner and can as shown in fig.
1 lb now be polarized or switched in four directions, as the portions 4c of memory material in a cell 5 now may be addressed via an electrode 82 of the second electrode means E2 and an orthogonally crossing electrode 83 of the third electrode means E3. Each memory cell can in other words be addressed in four directions at four separate locations thereof. Moreover a memory device corresponding to the one depicted in fig. 11 a and fig. 11 b will now be used in the apparatus according to the invention to implement the latter as a volumetric data storage apparatus simply by stacking the memory devices depicted in fig. 11 a and fig. 11 b on the top of each other. Each memory device in the stack, of course, will be separated by the insulating backplanes 1'.
However, a much more economical outcome or embodiment of the apparatus according to the invention as a volumetric data storage apparatus with stacked memory devices can be obtained with a configuration as shown in fig, 12a. The basic building block is here the memory device as depicted e.g.
in fig. 9 and with insulating thin film 4 is provided on the top thereof. The thin film 4 can of course be a ferroelectric or an electret material and shall in any case in the portions over the top surface of the electrodes s2 be a memory material, e.g. a ferroelectric or electret material, preferably a polymer or copolymer material of this kind. Hence memory devices similar to the one shown in fig. 9 are stacked on the top of each other forming a stack S 1, S2, S3 of memory devices of this kind, and it will be seen that the electrodes 1 of an adjoining memory device now performs the function of the electrodes 3 in the memory device shown in fig. 1 lb. In other words an apparatus according to the invention as shown in fig. 12a with stacked memory devices will allow polarization and switching of the memory cells in four directions, viz. two lateral directions, and two vertical directions and at four separate locations in each memory cell. The apparatus shown in fig. 12a can in other words be much simpler than an apparatus based on a memory device configured like the one shown in fig. 1 lb.
Fig. 12b shows a plan view of a memory cell 5 in the apparatus in fig. 12a with the electrodes removed and the switching directions indicated according to the accompanying legend. Fig. 12c shows a cross section of the memory cell 5 in fig. 12b taken along the line C-C and clearly shows the switching directions as well as the box-like structure of a memory cell 5 in the apparatus according to the invention. Any memory cell in a memory device in the apparatus according to the invention as depicted in fig. 12 shall of course be defined by the memory material surrounding the electrodes E2 at the crossing therebetween and respectively overlying and underlying electrodes 81 oriented orthogonally thereto.
It should also be noted that the ten memory cells obtainable in a memory device as depicted in fig. 1 la or fig. 12a in either case allow no less than addressing locations which can be compared with half the number of memory cells with the single addressing location for each obtainable in a conventional sandwich structure occupying the same real estate as for instance a single memory device in the apparatus as depicted in e.g. fig. 1 la or fig. 12a. The area fill factor is also doubled, from 0.25 to 0.5, and with the added outcome of a doubled storage density and at least doubled capacitor area yielding a much improved signal/noise ratio and detectability. It should moreover be noted that the recesses containing the electrodes E2 and the memory material can be made much wider than, say a minimum process-constrained feature f, while the width w of the electrodes e2a may be considerably less. However, then memory material 4a may be deposited with a correspondingly larger thickness and the same of course, also applies to the memory cell portions 4b or 4c. The thickness of the memory material therein is of course not limited by any specific design rule as it can be applied by various methods well-known to persons skilled in the art and with a thickness as described ranging from a few nm and upwards.
It should be noted that the apparatus according to the invention is not restricted to the exemplary preferred embodiments disclosed herein above.
Other variant embodiments can be devised within the scope of the invention.
The proposed concept introduces a novel cell architecture allowing the application of a field in the direction lateral to the (circuitry) substrate (if hybrid design). This can be combined with vertical field applications, potentially at the same time. Multi-layer memories can be built with just one polymer layer/deposition, optionally applied as a last process step (no metal or other material deposited on the polymer), thus avoiding the described problems related to successive processing on polymer.
A memory matrix based on lateral switching can be made in a number of ways. A preferred embodiment is the following procedure: A thin insulating layer is deposited on the silicon wafer SiO 2 or polymer ferroelectric material such as polyvinylidene difluoride (PVDF) or the copolymer polyvinylidene trifluoroethylene (PVDF-TrFE). Then a first set of (parallel) electrodes is built on this layer (first mask step), having e.g. twice the thickness (height) or height/width relation of a typical electrode otherwise used for a crosspoint matrix memory of corresponding size and functionality.
An insulating layer is then applied globally Then the spacing between the electrodes is filled in with electrode material (same or different, possibly several different) to constitute a second set of electrodes. The resulting electrode pattern is referred to as "dense electrode pattern", as disclosed in the above-mentioned Norwegian patent application. These two electrode sets are henceforth called "bottom electrodes". Then a third set of parallel (top) electrodes, e.g. oriented 900 to the first two, is built by first making openings extending sufficiently through the bottom electrodes 50%) using a (second) mask. Then a global insulator material is deposited, e.g. different from the one used for the bottom electrodes, e.g. in form of ferroelectric copolymer (necessary if vertical switching is to be used), followed by filling in the top electrode openings with same or an alternative electrode material.
Then chemomechanical polishing (CMP) or another planarization process, e.g. global etching, is used to get rid of recess electrode/insulator material, such that the insulator material between all three electrode sets is exposed and thus a complete insulation is achieved between each of the electrode sets, the result being a crosspoint matrix array where the bottom electrodes are planar to the top electrode. The insulator material is then etched away down to the bottom level of the top electrode, and filled in with the memory material a ferroelectric copolymer), either through traditional spin coating or an alternative technique, e.g. dip-coating from melt.
The latter etching and fill-in steps can be avoided if the insulator material is a ferroelectric material all the way or only in case of the top insulator material. The benefit of this is that there are no problems with polymer material filling of the narrow openings between electrodes; the drawback being that polymer material will be exposed to processing. The ability of polymer material to penetrate the narrow openings between electrodes may be facilitated by using electrostatic or similar attractor techniques, and also, because the bottom of the openings will always be an insulator material, the PVDF-TrFE film does not have to penetrate to the bottom of the openings.
By applying voltage to one of the bottom electrodes and the top electrode, polymer material on both sides of the top electrode at the corresponding bottom electrode crossing will be switched laterally. The thickness of the polymer material in this case corresponds to the thickness of polymer film in the vertical switching architecture. This means that the level of the applied voltage required to achieve full polarization switching is a direct function of the thickness of the polymer material in between electrode openings, and thus controlled through the thickness of the applied insulator material, not by the thickness of a spinned polymer layer. This ensures much better uniform thickness than if the polymer was applied in a vertical structure, and also that uneven electrode sidewalls does not destroy this unevenness, since the opposite electrode wall will reflect the other side wall evenness.
The fact that both sides of the top electrode switch simultaneously, means that the effective cell area is doubled and that the signal/noise ratio (SNR) thus is improved by a factor of 1.42. The effective cell area may be further enhanced by making the bottom and top electrodes thicker, since the cell area equals the cell length w times the cell height h. This fact accordingly allows an arbitrarily large cell area irrespective of the lateral cell footprint by introducing a vertical cell dimension. Cell height/thickness is not critical when using higher resolution lithography. All of this improves cell fatigue during switching accordingly.
The storage density of this first electrode structure corresponds to 2f or f 2 If dense electrodes are used as the top electrodes, only two mask steps are involved. This compares well with the vertical architecture, which shall need two (or four) memory layers and 3 (or 6) mask steps to achieve the same.
When this first "layer" is built, additional layers may be added in various ways. One is simply depositing polymer film on top of the first structure, then building a new "bottom" electrode set on top of this. Thereby the top electrode in the first structure will combine with the bottom electrode in the next to produce an extra, 2f 2 (or f 2 memory layer (albeit with just one cell area/cell). Since this only requires one mask step, the resulting stack, representing a full f 2 (or 2f) density, only involves 3 mask steps, while with the vertical architecture the same density would require (counting all mask steps excluding via masks) 6 (or 12) mask steps (2 double or 4 double layers). By adding a top electrode to the second structure, 2/3f 2 density is obtained, a new "bottom" electrode renders 1/3f 2 etc.
If restricted to the first electrode structure/layer, and etching away of insulator material, then fill-in with polymer film, no processing on the polymer will take place, meaning that a 2f 2 (or f) structure can be built without deteriorating the polymer with any post-deposition, something which is considered to be very advantageous for maintaining a morphology optimal for memory applications.
Since there is a planarization step between each electrode layer, there will be no loss of lithographic density/film uniformity by adding successive layers, also meaning that apart from potential complications with regard to vias or connections, there are technically no limits as to how many layers can be stacked in this manner, different from vertical architecture where planarization becomes increasingly difficult to achieve with successive layers.
An alternative approach to build laterally switchable cells is the following.
First the parallel bottom electrodes are built, each electrode fitted with "finger"-like extensions, one lithography step apart and extending from the electrode. Onto these electrodes another set of electrodes are built, at the same plane (on the same substrate level), by allowing these top electrodes to "climb" over the bottom electrodes at each crossing. The cell is defined as the area where the finger-like extensions overlap with the top electrodes, thus the distance between them deciding the "film thickness", that is, the lateral distance between the finger-like extension and the top electrodes representing the coercive field required. In order to make this sufficiently short (preferably less than 0.06 tm), which is difficult to achieve with lithography, several approaches can be used, one being to "misalign" the top electrodes relative to the bottom electrodes, say with less than 0.06 im, the misalignment/displacement then constituting the "film thickness" in a vertical cell structure. Alternatively the dense electrode/barrier layer approach may be used.
Variations on the above can be used to achieve a higher area density for the cells, one being to position the finger-like extensions farther apart, e.g. two lithography steps apart, thus allowing switching on both sides of the finger, since now there will be two separate top electrodes surrounding each side of the extensions. It is also possible to use the dense electrode pattern concept to build denser top electrodes to achieve an increased cell density.
Modifications and variations such as would be apparent to a skilled addressee are deemed to be within the scope of the present invention.

Claims (9)

1. A matrix-addressable apparatus comprising one or more memory devices with multi-directionally switchable memory cells arranged in a passive matrix-addressable array, wherein the memory cells comprises a memory medium in the form of a ferroelectric or electret thin-film memory material capable of being polarized by an applied electric field and exhibiting hysteresis, wherein at least one memory device comprises at least two and not more than three electrode means, wherein the first electrode means of said at least one memory device being either the only memory device of the apparatus or the first of two or more memory devices therein, is provided on an insulating substrate, and wherein the first electrode means comprises parallel strip-like electrodes of width and height spaced apart and mutually electrically insulated by a portion of insulating thin-film material provided between the electrodes and covering the side edges thereof in a layer of thickness, said thickness being small fraction of the electrode width, that the electrodes have a high aspect ratio height/width, that the first electrode means comprises a plurality of parallel recesses in the top surface thereof and oriented perpendicularly to the longitudinal axis of the electrodes with a width about equal to the electrode width and extending downwards from the top surface of the electrodes to a distance about one half of the height of the latter, said recesses being mutually spaced apart by a distance approximately equal to the width of the electrodes, that at least the side walls of said recesses are covered by a thin film of the memory material and the bottom surface thereof with the insulating thin film which optionally also can be formed by the memory material, and that electrodes of the second electrode means are provided in the recesses contacting and interfacing the thin-film memory material thereof, such that the memory material provided in the recesses forms the memory cell of the memory device, a single memory cell in each case being defined in the volume of the memory material located between an electrode of the first electrode means and an electrode of the second electrode means at the crossing thereof, whereby a memory cell can be polarized and switched into lateral directions perpendicular to the side walls of the recess and in a third direction perpendicular to the bottom surface of the recess, provided said bottom surface also is covered by the memory material.
2. An apparatus according to claim 1, wherein the at least one memory device comprises a third electrode means, wherein an insulating thin film is provided over the top surfaces of the electrodes of the first and second electrode means respectively, said insulating thin film in at least a portion covering the top surfaces of the electrodes of the second electrode means being formed by the memory material, that the electrodes of the third electrode means are provided contacting and interfacing the insulating thin film in an arrangement similar to that of the first electrode means and oriented in the same direction as this and perpendicularly to the electrodes of the second electrode means, such that an electrode of the third electrode means registers with the corresponding electrode of the first electrode means, whereby each memory cell is defined by a thin film of a memory material covering an electrode of the second electrode means at the crossing of the latter between an electrode of the first and third electrode means respectively, such that a memory cell can be polarized and switched in a fourth direction perpendicular to the top surface of an electrode of the second electrode means.
3. An apparatus according to claim 2, wherein two or more memory devices are provided in a vertical stack, wherein the top surfaces of the electrodes of the third electrode means are covered by an insulating backplane, and that each memory device are provided stacked one above each other separated by the insulating backplanes, whereby the apparatus is implemented as a volumetric data storage apparatus.
4. An apparatus according to claim 1, wherein two or more memory devices are provided in a vertical stack, wherein the first electrode means and the second electrode means of a memory device each are provided in registering relationship with respectively the corresponding electrode means in any other memory device in the stack, that each memory device in the stack are separated from any adjacent neighbouring memory device by insulating thin film applied over the top surfaces of the electrodes, said insulating thin film at least in the portions where electrodes of the second electrode means cross the electrodes of the first electrode means in the adjacent neighbouring memory device being formed by the memory material which in these portions can be polarized or switched in a fourth direction perpendicular to the top surface of the electrodes of the second electrode means by applying an electric field between these electrodes and crossing electrodes of the first electrode means of an adjacent neighbouring memory device, and that a memory cell is defined in the memory material surrounding an electrode of the second electrode means at the crossing between the latter and the electrodes of the first electrode means in respectively the actual memory device and an adjacent neighbouring memory device in the stack, whereby the apparatus is implemented as a volumetric data storage apparatus with the first electrode means from a second memory device in the stack onward as a third electrode means of the underlying neighbouring memory device.
5. An apparatus according to any one of the preceding claims, wherein the insulating thin-film material is a ferroelectric or electret material.
6. An apparatus according to any one of the preceding claims, wherein the memory material is a polymer or copolymer material.
7. An apparatus according to any one of the preceding claims, wherein the insulating thin-film material and the memory material is the same material.
8. An apparatus according to claim 7, wherein the memory material is a polymer or copolymer material.
9. A matrix-addressable apparatus substantially as hereinbefore described with reference to the accompanying drawings. Dated this Twenty Ninth day of March 2006. Thin Film Electronics ASA Applicant Wray Associates Perth, Western Australia Patent Attorneys for the Applicant
AU2002343261A 2001-11-28 2002-10-29 Matrix-addressable apparatus with one or more memory devices Ceased AU2002343261B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
NO20015815A NO20015815A (en) 2001-11-28 2001-11-28 Matrix addressable device with one or more memory devices
NO20015815 2001-11-28
PCT/NO2002/000390 WO2003046995A1 (en) 2001-11-28 2002-10-29 Matrix-addressable apparatus with one or more memory devices

Publications (2)

Publication Number Publication Date
AU2002343261A1 AU2002343261A1 (en) 2003-06-10
AU2002343261B2 true AU2002343261B2 (en) 2006-05-11

Family

ID=19913077

Family Applications (1)

Application Number Title Priority Date Filing Date
AU2002343261A Ceased AU2002343261B2 (en) 2001-11-28 2002-10-29 Matrix-addressable apparatus with one or more memory devices

Country Status (9)

Country Link
EP (1) EP1461833A1 (en)
JP (1) JP2005510879A (en)
KR (1) KR100623143B1 (en)
CN (1) CN1592971A (en)
AU (1) AU2002343261B2 (en)
CA (1) CA2467189A1 (en)
NO (1) NO20015815A (en)
RU (1) RU2261500C2 (en)
WO (1) WO2003046995A1 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6649504B2 (en) 2001-12-14 2003-11-18 Thin Film Electronics Asa Method for fabricating high aspect ratio electrodes
US7015504B2 (en) * 2003-11-03 2006-03-21 Advanced Micro Devices, Inc. Sidewall formation for high density polymer memory element array
NO321280B1 (en) 2004-07-22 2006-04-18 Thin Film Electronics Asa Organic, electronic circuit and process for its preparation
US7808024B2 (en) * 2004-09-27 2010-10-05 Intel Corporation Ferroelectric polymer memory module
NO20052128L (en) * 2005-04-29 2006-10-30 Thin Film Electronics Asa Memory device and methods for operating it
EP3394906B1 (en) * 2015-12-21 2019-10-23 Koninklijke Philips N.V. Actuator device based on an electroactive polymer

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0902465A1 (en) * 1997-08-27 1999-03-17 STMicroelectronics S.r.l. Process for manufacturing semiconductor integrated electronic memory devices having a virtual ground cells matrix
US6072716A (en) * 1999-04-14 2000-06-06 Massachusetts Institute Of Technology Memory structures and methods of making same
US6117760A (en) * 1997-11-12 2000-09-12 Advanced Micro Devices, Inc. Method of making a high density interconnect formation

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0902465A1 (en) * 1997-08-27 1999-03-17 STMicroelectronics S.r.l. Process for manufacturing semiconductor integrated electronic memory devices having a virtual ground cells matrix
US6117760A (en) * 1997-11-12 2000-09-12 Advanced Micro Devices, Inc. Method of making a high density interconnect formation
US6072716A (en) * 1999-04-14 2000-06-06 Massachusetts Institute Of Technology Memory structures and methods of making same

Also Published As

Publication number Publication date
NO314373B1 (en) 2003-03-10
JP2005510879A (en) 2005-04-21
NO20015815A (en) 2003-03-10
WO2003046995A1 (en) 2003-06-05
KR100623143B1 (en) 2006-09-14
RU2004118417A (en) 2005-04-10
NO20015815D0 (en) 2001-11-28
EP1461833A1 (en) 2004-09-29
RU2261500C2 (en) 2005-09-27
AU2002343261A1 (en) 2003-06-10
KR20040053295A (en) 2004-06-23
CN1592971A (en) 2005-03-09
CA2467189A1 (en) 2003-06-05

Similar Documents

Publication Publication Date Title
US7613027B2 (en) Semiconductor memory device with dual storage node and fabricating and operating methods thereof
KR20220145927A (en) 3-dimensional nor memory array with very fine pitch: device and method
CN106505146A (en) Magnetic tunnel junction and three-dimensional magnetic tunnel junction array
US20070075335A1 (en) Semiconductor memory device and method of production
US20120187471A1 (en) Methods of manufacturing a semiconductor device and a semiconductor memory device thereby
US6448134B2 (en) Method for fabricating semiconductor device
CN101023527A (en) An organic ferroelectric or electret device with via connections and a method for its manufacture
US20210398568A1 (en) Memory Array Word Line Routing
CN117500281B (en) Magnetic memory, preparation method thereof and electronic equipment
US20100090308A1 (en) Metal-oxide-metal capacitors with bar vias
US9257486B2 (en) RRAM array having lateral RRAM cells and vertical conducting structures
AU2002343261B2 (en) Matrix-addressable apparatus with one or more memory devices
EP1455390A2 (en) Buried magnetic tunnel-junction memory cell and methods for fabricating
US6775173B2 (en) Matrix-addressable apparatus with one or more memory devices
KR100577544B1 (en) Electrodes, method and apparatus for memory structure
JP2005509282A5 (en)
EP1488427B1 (en) A volumetric data storage apparatus comprising a plurality of stacked matrix-addressable memory devices
US20230101155A1 (en) Three dimensional memory device and method of fabrication
US20230230921A1 (en) Semiconductor memory device and method for manufacturing the same
CN118056481A (en) Three-dimensional memory device and method of manufacture
KR20050019196A (en) Method for manufacturing capacitor of semiconductor device
JP2005513784A (en) Manufacturing method of high aspect ratio electrode

Legal Events

Date Code Title Description
FGA Letters patent sealed or granted (standard patent)
MK14 Patent ceased section 143(a) (annual fees not paid) or expired