AU2002342438B2 - Semiconductor texturing process - Google Patents

Semiconductor texturing process Download PDF

Info

Publication number
AU2002342438B2
AU2002342438B2 AU2002342438A AU2002342438A AU2002342438B2 AU 2002342438 B2 AU2002342438 B2 AU 2002342438B2 AU 2002342438 A AU2002342438 A AU 2002342438A AU 2002342438 A AU2002342438 A AU 2002342438A AU 2002342438 B2 AU2002342438 B2 AU 2002342438B2
Authority
AU
Australia
Prior art keywords
semiconductor material
layer
silicon
process according
etchant
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU2002342438A
Other versions
AU2002342438A1 (en
AU2002342438C1 (en
Inventor
Andrew William Blakers
Klaus Johannes Weber
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Australian National University
Original Assignee
Origin Energy Solar Pty Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from PCT/AU2001/001546 external-priority patent/WO2002045143A1/en
Application filed by Origin Energy Solar Pty Ltd filed Critical Origin Energy Solar Pty Ltd
Priority to AU2002342438A priority Critical patent/AU2002342438C1/en
Priority claimed from PCT/AU2002/001625 external-priority patent/WO2003047004A1/en
Publication of AU2002342438A1 publication Critical patent/AU2002342438A1/en
Publication of AU2002342438B2 publication Critical patent/AU2002342438B2/en
Application granted granted Critical
Publication of AU2002342438C1 publication Critical patent/AU2002342438C1/en
Assigned to TRANSFORM SOLAR PTY LTD reassignment TRANSFORM SOLAR PTY LTD Request to Amend Deed and Register Assignors: ORIGIN ENERGY SOLAR PTY LTD
Assigned to THE AUSTRALIAN NATIONAL UNIVERSITY reassignment THE AUSTRALIAN NATIONAL UNIVERSITY Request for Assignment Assignors: TRANSFORM SOLAR PTY LTD
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Landscapes

  • Weting (AREA)

Description

WO 03/047004 PCT/AU02/01625 1 SEMICONDUCTOR TEXTURING PROCESS FIELD OF THE INVENTION The present invention relates to processes for texturing the surface of a semiconductor, and to semiconductor materials having a textured surface so as to decrease their reflectivity and/or increase the capability of the semiconductor to trap light.
BACKGROUND
In order to maximize the efficiency of silicon solar cells, detectors or photodiodes, it is important to maximize the amount of light with a wavelength less than 1100nm absorbed in the silicon. There are two mechanisms which can reduce the amount of light absorbed. Light may be reflected off the silicon surface, or it may enter the silicon and exit the silicon again some time later without having been absorbed. Both these loss mechanisms can be reduced by roughening, or texturing, the silicon surface.
This reduces reflection losses by increasing the probability that a light ray will strike the silicon surface multiple times, and it reduces absorption losses by confining the light within the silicon (called light trapping).
A texturing technique which can be used for single crystal silicon of (100) orientation is to etch the silicon in a solution of potassium hydroxide (KOH) and isopropyl alcohol (IPA). This results in a surface covered in square base pyramids.
However, this approach cannot be used for the case where the silicon surface is not (100) crystallographic orientation. Several other texturing techniques are currently under development which do not rely on a particular crystallographic orientation, such as the use of reactive ion etching (RIE). However, these techniques may prove to be expensive or to lead to other disadvantages, such as increased carrier recombination at the silicon surface. Further, these techniques are only suitable for the texturing of flat wafers and cannot be applied, for example, to the texturing of unexposed surfaces of silicon strips which are held in a wafer frame, such as strips produced as disclosed in International Patent Application no. WO 02/45143, the disclosure of which is incorporated herein by reference in its entirety.
Accordingly, there is a need for an improved process for decreasing the reflectivity of a surface of a semiconductor.
It is an object of the present invention to provide such a process.
6. FEB. 200 9 13:20 SPRUSON FERGUSON 926154B6 NO. 0419 P. 7 2 SUMMARY OF THE INVENTION In accordance with a first embodiment of the present invention, there is provided a process for texturing a surface of a semiconductor material to result in a decreased the reflectivity of said surface compared to a polished surface, the process comprising: applying a layer of a protective substance on said surface wherein said layerhas a plurality of randomly arranged apertures therethrough; and contacting said layer and said semiconductor material with an etchant capable of etching said semiconductor material faster than said protective substance, said etchant making contact with said semiconductor material at least through said apertures, for a time and under conditions in wich said semiconductor material is etched by said echant in the vicinity of said apertures to produce a textured surface on said semiconductor material, but said protective substance is substantially unetched.
The step of applying the layer of protective substance may be a single step, or it may involve first creating a layer of protective substance that has relatively few or no apertures in it, and then partially thinning the layer of protective substance over its entire surface until it is sufficiently thin that a plurality of apertures are formed in it. The layer of protective substance, as first created, is not perfectly smooth and is therefore thinner in some places than in others. As a result, when the surface of the layer is contacted by an etchant that etches the protective substance, or is otherwise thinned, some parts of the layer will be thinned through more quickly than other parts, giving rise to a plurality of apertures in the layer.
Accordingly, in a second embodiment of the present invention, there is provided a process for texturing a surface of a semiconductor material to result in a decreased the reflectivity of said surface compared to a polished surface, the process comprising: creating a layer of a protective substance on said surface; substantially uniformly thinning said layer of protective substance until at least some randomly arranged apertures are formed through said layer; and contacting said layer and said semiconductor material with an etchant capable of etching said semiconductor material faster than said protective substance, said etchant making contact with said semiconductor material at least through said apertures, for a time and under conditions in which said semiconductor material is etched by said etchant in the vicinity of said apertures to produce a textured surface on said semiconductor material, but said protective substance is substantially unetched.
According to a third embodiment of the present invention there is provided a semiconductor material, at least part of at least one surface of which has a plurality of pits COMS ID No: ARCS-222655 Received by IP Australia: Time 13:25 Date 2009-02-06 WO 03/047004 PCT/AU02/01625 3 therein wherein said pits are substantially randomly arranged over said part of said at least one surface, and have an interior surface which is at least partially rounded.
According to a fourth embodiment of the present invention there is provided a semiconductor material, at least part of at least one surface of which has a plurality of pits therein wherein said pits are substantially randomly arranged over said part of said at least one surface, and have a width of up to 10 tim.
According to a fifth embodiment, the invention provides a semiconductor, at least part of a surface of which has been textured by a process of the first or second embodiment.
According to a sixth embodiment, the invention provides a semiconductor having a surface, at least part of which has been textured by etching said surface through a plurality of apertures in a layer of protective substance on said surface, said layer of protective substance having said apertures by virtue of the thinness of said layer.
The invention further provides a semiconductor material having a layer of protective substance applied to at least part of at least one surface thereof, wherein said layer of protective substance has a plurality of apertures therethrough by virtue of the thinness of said layer.
Semiconductor materials that have been textured by the process of the present invention are useful in the manufacture of solar cells. Accordingly, in a seventh embodiment the invention provides a solar cell comprising the semiconductor material of any of the third to sixth embodiments.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT AND OTHER EMBODIMENTS In the processes of the present invention, by "substantially unetched" is meant that the etching is carried out under conditions in which the semiconductor material is etched in the vicinity of apertures in the protective substance, but sufficient of the protective substance remains on the surface of the semiconductor material at the end of the etching to prevent the semiconductor material from being etched in regions other than in the vicinity of the apertures.
By "substantially uniformly" is meant that the thinning is carried out under conditions in which the protective layer is thinned at substantially the same rate over its entire surface so that, in a given time, substantially the same thickness of protective substance is removed at all points over the surface.
WO 03/047004 PCT/AU02/01625 4 In the processes of the invention, the protective substance is any substance that is resistant to etching by at least one etchant capable of etching the semiconductor material, or at least is etched by at least one etchant sufficiently more slowly than the semiconductor material is etched by that etchant so as to be substantially unetched under s conditions employed in the processes of the invention.
In the process of the first embodiment, the layer of protective substance is typically only a few atomic layers thick and may be formed by known techniques such as chemical vapour deposition or low pressure chemical vapour deposition. Other possible techniques for applying the protective substance include spray pyrolysis, evaporation, sputtering, thermal oxidation and thermnnal nitridation. As a further alternative, the layer of protective substance may be a layer of polymer, and is applied to the surface of the semiconductor as a layer that is sufficiently thin that it has a plurality of holes through it.
In this form of the first embodiment, the etching step is suitably carried out by plasma etching. Suitably, the polymer is applied by spin coating. Examples of suitable polymers include polymeric photoresists used in integrated circuit manufacture. Examples of suitable plasmas for etching silicon include SF 6
CF
4 and mixtures of CF 4 and oxygen.
In one form of the process of the first embodiment of the invention, the layer of protective substance is applied by low pressure chemical vapour deposition, is typically about 2 nm thick, and is an incomplete layer in that it contains numerous holes though which the semiconductor material beneath the protective layer can be etched.
In the process of the second embodiment, the layer of protective substance may be deposited on the semiconductor material by any of the ways referred to above in reference to the process of the first embodiment. In the process of the second embodiment, the layer of protective substance, as deposited, is typically thicker than in the process of the first embodiment so that, when the layer is applied to the semiconductor, it has no apertures passing through it. However, a layer of protective substance applied to a surface is never of perfectly uniform thickness and when such a layer is gradually thinned, eventually a plurality of apertures is formed in the layer at the positions where it was thinnest prior to the etching. That is, as the layer is thinned, the thickness of the layer is decreased by substantially the same amount over its entire extent, until at least some portions of the layer are thinned through, so creating a plurality of apertures through the layer of protective substance.
In the process of the second embodiment, the step of thinning the layer of protective substance is typically an etching step. The etchant may be any etchant capable WO 03/047004 PCT/AU02/01625 of etching the protective substance uniformly. Such etchants are known to persons of ordinary skill in the art and include various acids and acid mixtures, and plasmas. When the protective substance is a polymer, it is preferably thinned by plasma etching, typically using an oxygen plasma.
Typically, the apertures in the layer of protective substance are substantially randomly arranged over the surface of the protective substance, since they arise from substantially random variations in the thickness of the layer of protective substance.
After the process of the first or second embodiment is carried out, therefore, etch pits remain in the semiconductor material that are substantially randomly arranged over the surface of the semiconductor material. The interior surface of the etch pits, which have the appearance of hollows formed in the surface of the semiconductor material, is usually, but not necessarily, at least partially rounded. That is, although there may be some faceting on the interior surface of the etch pits, at least part of the interior surface is usually not faceted and flat but has at least some concave regions as a result of the action of the etchant on the semiconductor material. More typically, at least half of the interior surface of the etch pits is rounded. Preferably, there is substantially no faceting on the interior surface of the etch pits. The etch pits are typically substantially circular when viewed from above the surface, except where they intersect. In some circumstances, however, the etch pits may not appear substantially circular when viewed from above, depending on the crystal orientation of the semiconductor material. Whatever their shape, the etch pits typically range in size up to about 10 ptm across. More usually, the etch pits range in size from less than 1 upm to about 5 pLm across. The etch pits are separated by walls that are typically thinner than the widths of the pits. Usually, at least some of the walls are substantially unetched. However, the majority of the walls are usually formed between etch pits that overlap and therefore come to a point at their top.
The etchant in the processes of the first and second embodiments may be any etchant that is capable of etching the semiconductor material faster than the protective substance. Such etchants are known to persons of ordinary skill in the art. Where an etchant is used to thin the layer of protective substance in the process of the second embodiment, it may be the same as or different to the etchant used to etch the semiconductor. When the layer of protective substance is a polymer layer, a plasma is usually used to etch the semiconductor.
WO 03/047004 PCT/AU02/01625 6 The processes of the present invention result in a decreased reflectivity of a surface of a semiconductor material, compared to a polished surface, and/or they improve the light confinement (light trapping) within the semiconductor material.
In the processes of the invention, the point where an optimal degree of texturing of the semiconductor surface has been reached and etching should be terminated can be determined in several ways. One way is to monitor the appearance of a surface that is being textured, such as by eye or by using an apparatus which measures the reflectance of light from the surface. A second way is to determine, for a given set of conditions (that is, the nature of the protecting substance, its thickness, the etchant composition and the temperature) the amount of time for optimal results. This can be done by etching samples for various lengths of time and then measuring the reflectance and/or light trapping behaviour of the etched samples under appropriate conditions. The results of such measurements then allow determination of the optimal etch time. It will be appreciated, however, that if an etch solution is used to texture many wafers or many batches of wafers, the etch properties of the solution will change over time. The etch time will then need to be adjusted to continue to obtain optimal texturing results.
In the processes of the present invention, the step of contacting the semiconductor material with the etchant may result in the protective substance being etched to some extent, depending on the etchant used and the etching conditions. If the protective substance is etched to some extent during this step, this may result in more apertures being created in the protective substance, compared to the number of apertures present in the protective substance at the commencement of this step.
Immediately before the start of the step of contacting the semiconductor material with the etchant, the apertures in the layer of protective substance are very small, typically less than 100 nm in diameter, more typically less than 10 nm in diameter. As the etching step proceeds, the apertures tend to become enlarged and their number tends to increase. At the end of this etching step, the number of apertures, and therefore the number of etch pits in the semiconductor surface, typically ranges from about 10 per 100 square microns to about 1000 per 100 square microns.
Typically, in the processes of the first and second embodiments and in the semiconductor material of the third, fourth, fifth and sixth embodiments, the semiconductor material is silicon. When the semiconductor material is silicon, in the processes of the invention the protective substance is typically silicon nitride and the etchant is typically a mixture of hydrofluoric acid and nitric acid, such as a 1:50 by WO 03/047004 PCT/AU02/01625 7 volume mixture of 49 by weight aqueous HF (that is, 49 g of HF in 100 g of aqueous solution) and 70 by weight aqueous nitric acid. Other chemicals may be added to the etchant solution to give desired etch properties, such as to improve wetting of the semiconductor surface. Such additives are well known to persons of ordinary skill in the art of semiconductor etching. When the semiconductor material is silicon, it may be single crystal silicon, microcrystalline silicon, multicrystalline silicon or polycrystalline silicon. A further possibility as an etchant for silicon nitride is a plasma of CF 4 and oxygen.
The processes of the present invention typically include the further step of removing the protective substance from the surface after the step of etching the semiconductor material has proceeded sufficiently to produce a plurality of etch pits on the surface. The protective substance may be removed by applying an etchant that etches the protective substance much more rapidly than the semiconductor material. For example, when the semiconductor material is silicon and the protective substance is silicon nitride, the protective substance may be removed by reactive ion etching or by contact with phosphoric acid at elevated temperature, typically about 180°C.
Alternatively, and more preferably, silicon nitride may be removed from a silicon substrate by etching in an aqueous solution of hydrogen fluoride, typically a 5% by weight solution of hydrogen fluoride in water.
Even more typically, the processes of the present invention include the additional steps of removing the layer of protective substance after the step of etching the semiconductor material has proceeded sufficiently to produce a plurality of etch pits on the surface, and then applying an antireflective layer over the entire surface by conventional methods. It has been found that in this way, a substantially greater decrease in reflectivity is obtainable, compared to applying an antireflective coating alone.
Typically, a process of the first embodiment or the second embodiment can give rise to a surface from which about 50 less visible light is reflected, compared to a polished surface. If an antireflective coating is applied to a surface that has been textured by a process of the present invention, an even greater decrease in the amount of visible light reflected by the surface can be achieved.
When the semiconductor material is silicon and the layer of protective substance is a layer of silicon nitride about 2 nm thick, the step of etching the semiconductor may be achieved by contacting with a 1:50 HF/nitric acid mixture as described above for a time of a few minutes, typically 2-5 minutes, at ordinary room temperatures.
WO 03/047004 PCT/AU02/01625 8 In some instances it may be desirable to grow a thin (for example, 20-30nm) layer of silicon dioxide on a silicon substrate prior to silicon nitride deposition. The growth of the oxide is not necessary for carrying out the process of the present invention (it has been observed that the process of the present invention is unaffected by the presence of a layer of silicon dioxide below the silicon nitride protective substance, except for a small increase in the time taken for the process to be completed). It has been found, however, that the presence of such an oxide layer helps to avoid degradation of the electronic properties of the silicon substrate, which is sometimes observed when no oxide is present under the layer of silicon nitride.
0to The process of the present invention are particularly advantageous for texturing surfaces which are not accessible to radiation, such as surfaces of silicon strips held in a frame of silicon and produced as described in International Patent Application No.
WO 02/45143. Thus, in one preferred form of the invention, the semiconductor material is a strip of silicon having a thickness of less than 100 pim and a width of up to about 3 mm and wherein at least one opposite pair of surfaces has been textured by a process according to the present invention. That is, each of at least one pair of opposite surfaces has a plurality of pits therein wherein the pits are substantially randomly distributed over the surface of the strip, and have an interior surface which is at least partially rounded, and/or have a width of up to 10 pLm.
BRIEF DESCRIPTION OF THE DRAWINGS Preferred embodiments of the present invention are hereinafter described, by way of example only, with reference to the accompanying drawings, which are briefly described as follows.
Figure 1 is a schematic diagram of a silicon strip following surface texturing as described herein.
Figures 2A 2D are schematic diagrams illustrating a process in accordance with the present invention.
Figure 3 is a graph showing the amount of light absorbed by strips of silicon treated by a process of the present invention (as a fraction of the amount of light entering the strip) in comparison with a silicon wafer that is polished on both sides.
Figures 4 to 6 are electron micrographs of surfaces of silicon that have been textured by a process of the present invention.
WO 03/047004 PCT/AU02/01625 9 DETAILED DESCRIPTION OF THE DRAWINGS The accompanying Figures are provided to facilitate an understanding of the invention. It will be appreciated that Figures 1 and 2A to 2D are not to scale and are diagrammatic only.
Figure 1 shows a cross sectional view of a silicon strip 1 following texturing by a process in accordance with the first embodiment of the present invention. The texturing process is as follows. A thin layer of silicon nitride 2 is deposited on the silicon strip substrate 1 by low pressure chemical vapour deposition (LPCVD). This technique results in a uniform and conformal layer of silicon nitride 2 over the substrate surface.
Importantly, silicon nitride 2 is also deposited by LPCVD down narrow channels or slots and onto the sidewalls of silicon strips created by the process described in International Patent Application No. WO 02/45143. Only a very thin layer of silicon nitride 2, of the order of several atomic layers thick, is deposited. Such a layer is sufficiently thin that it contains some holes 5 through which the silicon substrate is exposed. Strip 1 is then etched in a suitable ctchant, such as a solution of 1:50 hydrofluoric:nitric acid. At room temperature, this solution etches silicon nitride about 3000 times slower than silicon.
Consequently, etch pits 6 will form in the silicon of strip 1 at the position of holes After several minutes, most of the surface will be covered in etch pits 6 up to several microns in size. Etching is now terminated. Control of the etching process can be achieved by varying the silicon nitride deposition parameters, which may influence the density of holes 5 in the layer 2, and by varying the etch time and temperature. If a lower etch temperature is used, a lower etch rate of silicon nitride 2 compared to silicon 1 can be obtained. For example, at 0 C, the etch solution etches silicon nitride 2 about 6000 times slower than silicon. It is also possible to cany out the above texturing process twice in order to obtain a further improvement in the texture properties.
Figures 2A 2D show, in diagrammatic form, cross sectional views of a silicon surface at various stages of a process according to the second embodiment of the present invention. A thin layer of silicon nitride 2, of the order of 2-4nm thick, is deposited on the surface of a silicon substrate 1 by LPCVD. Figure 2A shows the silicon substrate 1 following nitride deposition. Nitride layer 2, as applied to the surface of silicon 1, is not a completely smooth film but contains some thickness variations. This is shown diagrammatically in Figure 2A by depressions 3, 4. Depending on the thickness of the applied nitride layer, depressions may extend all the way to the silicon substrate surface, creating a plurality of apertures in the nitride layer, or they may extend only part of the WO 03/047004 PCT/AU02/01625 way through the nitride layer, as shown in Figure 2A. Also as shown in Figure 2A, the depressions have different depths.
In the case where the depressions in the nitride layer do not extend all the way through the nitride layer, the silicon substrate is immersed in a solution which etches the silicon nitride. This solution could be, for example, a solution of 49% by weight aqueous hydrofluoric acid diluted with ten times its volume of water, or a mixture of hydrofluoric and nitric acid, such as a 1:50 by volume mixture of 49% by weight aqueous HF and by weight nitric acid. The silicon nitride layer is gradually thinned in a uniform fashion.
Eventually the nitride layer becomes sufficiently thin that the deepest depressions 3 expose the surface of silicon substrate 1, creating a plurality of apertures 5 in nitride layer 2. This is shown in Figure 2B. Less deep depressions 4 in nitride layer 2 do not penetrate all the way through to silicon substrate 1 at this stage.
Silicon substrate 1 is now immersed in a solution which etches silicon much faster than it etches silicon nitride, such as a 1:50 by volume mixture of 49% by weight aqueous HF and 70% by weight nitric acid. This results in the formation of etch pits 6 in silicon substrate 1 at the locations where apertures 5 had been formed, as shown in Figure 2C. The thin layer of silicon nitride 2 overhanging the etch pits 6 is very fragile and breaks off, allowing access for fresh etchant to the etch pits 6. The etch pits 6 become larger as the etching process continues.
As the etching proceeds, the silicon nitride layer 2 is also thinned slightly. This may result in further apertures 7 being created in it. These apertures 7 will then also lead to the formation of etch pits 8 in the silicon substrate, as is shown in Figure 2D. Etching is terminated when the optimal degree of texturing has been attained. This will be the case when most of the surface of the silicon 1 has been textured, but a small fraction of the surface is still untextured.
Etching can be carried out over a range of temperatures. In particular, lower temperatures generally lead to a lower etch rate of silicon nitride compared to the etch rate of silicon, so that etching at 0 C rather than room temperature, for example, may be desirable in some circumstances. The silicon nitride layer may also be treated to decrease its etch rate in a range of silicon etchants. For example, annealing of silicon nitride at high temperatures (1000-1100°C) generally results in a decrease in its etch rate in silicon etchants.
The above texturing technique is particularly advantageous for thin film silicon cells since it only consumes a small amount of silicon in the texturing process WO 03/047004 PCT/AU02/01625 11 (approximately 2-3 microns on each textured surface). The texturing technique can be applied to silicon wafers or films of arbitrary grain size.
EXAMPLES
In all of the following examples, deposition of silicon nitride was carried out by low pressure chemical vapour deposition at 750°C with a dichlorosilane flowrate of standard cubic centimetres per minute (seem), an ammonia flow rate of 120 seem and a pressure of 70 Pa. Typical deposition time was 75 seconds.
Example 1 A silicon nitride layer approximately 2 nm thick was deposited on a polished silicon wafer of (111) orientation. A sample was cut out of the wafer and etched in a solution of 1:50 hydrofluoric acid:nitric acid at 0°C. The sample was encapsulated behind 1mm thick low iron glass using silicone and its reflectance was measured using a spectrophotometer with an integrating sphere. The sample had a reflectivity of 11% at 900nm, while a polished encapsulated silicon reference wafer had a reflectivity of 24% and a sample of (100) oriented silicon textured with inverted pyramids had a reflectivity of 8% at the same wavelength. These results indicate that the texturing process is very effective at reducing reflection from the silicon surface.
Example 2: Etching of thin silicon strips A 100mm diameter, 1mm thick, (110) oriented silicon wafer was used. Thin silicon strips spaced 105 microns apart and approximately 70 microns thick were produced in the wafer, following the processes described in International Patent Application no.
WO 02/45143. The sidewalls of the thin silicon strips so produced are highly polished. It was desired to texture the sidewalls as they would form the sunward facing surfaces in a solar cell.
A thin layer of silicon nitride was deposited on the wafer. One of the thin silicon strips was broken out of the wafer and mounted on the wafer surface. In this way, the sidewall surface of one of the silicon strips was clearly visible during the etching process.
After a period of approximately 5 minutes etching at room temperature with the same etchant described in Example 1, the strips had textured optimally and etching was terminated. The silicon strips were now approximately 65 microns thick.
Measurements were carried out to determine the degree of light confinement (light trapping) within the textured silicon. Figure 3 shows the amount of light absorbed (as a fraction of the amount of light entering the silicon) for the textured, 65 micron thick strips in comparison with untextured, 70 micron thick strips. It is clear that the texturing WO 03/047004 PCT/AU02/01625 12 process results in significantly improved light trapping in the wavelength range 850- 1100nm, thus allowing significantly improved energy conversion efficiency if the texturing process is applied to silicon solar cells.
Example 3: Surface passivation Several (111) oriented, >1000 ohm-cm, boron doped float-zoned silicon wafers were used. An oxide approximately 30nm thick was thermally grown on the wafers. A thin layer of silicon nitride was then deposited and the wafers were textured as described in Example 2. Following texturing, the wafers were given a phosphorus diffusion and a thick oxide was thermally grown. The wafers were then given an anneal in a mixture of 5% hydrogen and 95% nitrogen at 430 0 C for 30 minutes. The emitter saturation current density following these treatments was measured to be 20-25fA/cm 2 per side. This low value indicates that excellent surface passivation can be achieved on the textured surfaces.
Advantages of the processes of the present invention The processes of the present invention provide relatively simple and inexpensive ways of reducing the reflectivity of a surface of a semiconductor material. Further, the processes of the present invention permit surfaces to be textured (and thereby have their reflectivity reduced) which are not exposed to radiation and which are therefore incapable of being textured by reactive ion etching, for example. Still further, the processes of the present invention are applicable to surfaces of (111) crystallographic orientation, which are not capable of being textured by etching with anisotropic etchants such as potassium hydroxide.
Many modifications of the processes described herein with reference to the accompanying drawings and Examples will be apparent to those skilled in the art without departing from the scope of the present invention.

Claims (9)

  1. 6. FEB. 2009 13:20 SPRUSON FERGUSON 92615436 NO, 0419 P. 8 13 The claims defining the invention are as follows: 1. A process for texturing a surface of a semiconductor material to result in a decreased the eflectivity of said surface compared to a polished surface, the rocess comprising: applying a layer of a protective substance on said surface wherein said layer has a plurality of randomly arranged apertures therethrough; and contacting said layer and said semiconductor material with an etchant capable of etching said semiconductor material faster than said protective substance, said etchant making contact with said semiconductor material at least through said apertures, for a time and under conditions in which said semiconductor material is etched by said etchant in the vicinity of said apertures to produce a textured surface on said semiconductor material, but said protective substance is substantially unetched. 2. A process according to claim 1, wherein the protecive substance comprises substantially random variations in the thickness over the surface of the wafer. 3. A process according to claim 1, wherein prior to contacting said layer and said semiconductor material with said etchant, said layer is thinned thereby creating said plurality of apertures therethrough. 4. A process for texturing a surface of a semiconductor material to result in a decreased the reflectivity of said surface compared to a polished surface, the process comprising: creating a layer of a protective substance on said surface; substantially uniformly thinning said layer of protective substance with an etchant until at least some randomly arranged apertures are formed through said layer; and contacting said layer and said semiconductor material with said etchant capable of etching said semiconductor material faster than said protective substance, said etchant making contact with said semiconductor material at least through said apertures, for a time and under conditions in which said semiconductor material is etched by said etchant in the vicinity of said apertures to produce a textured surface on said semiconductor material, but said protective substance is substantially unetched. A process according to claim 4, wherein the protective substance comprises substantially random variations in the thickness over the surface of the wafer COMS ID No: ARCS-222655 Received by IP Australia: Time 13:25 Date 2009-02-06 ~c 6.FEB- 2009 13:21 SPRUSON FERGUSON 92615486 NO. 0)419 P. 9 14 S6. A process according to either claim 1 or claim 4, wherein said semiconductor Smaterial is silicon and said protective substance is silicon nitride. S7. A process according to either claim 1 or claim 4, wherein a layer of silicon L dioxide is present between said silicon and said silicon nitride, S8. A process according to either claim 1 or claim 4, wherein the textured surface comprises a plurality of at least partially rounded pits in the said surface. 00
  2. 9. A process according to claim 8 wherein the density of said plurality of said pits in ,I the said surface is in the range of between 10 pits per 100 square microns to 1000 per 100 CMn square microns. A process according to either claim 1 or claim 4, further comprising removing C said protective substance from said surface ater completion of said etching to expose said textured surface.
  3. 11. A process according to either claim 1 or claim 4, wherein the etchant is a wet etchant.
  4. 12. A process according to claim 11, wherein the etchant is a wet etchant containing hydrofluoric acid.
  5. 13. A process according to claim 11, wherein the etchant is a wet etchant containing hydrofluoric acid and nitric acid.
  6. 14. A process according to either claim 1 or claim 4 wherein the layer of protective substance is an incomplete layer. A process according to either claim 1 or claim 4 wherein the semiconductor material is useful for manufacture of silicon solar cells, detectors or photodiodes, and wherein the process for texturing the surface of the semiconductor material decreases the reflectivity of the surface and increases light trapping within the textured semiconductor material.
  7. 16. A process according to either claim 1 claim 4 wherein the process is applied to silicon solar cells.
  8. 17. A process according to either claim 1 or claim 4 where the semiconductor is silicon and the surface to be textured has a (111) crystallographic orientation. COMS ID No: ARCS-222655 Received by IP Australia: Time 13:25 Date 2009-02-06 6- 6FEB-2009 13:21 SPRUSON FERGUSON 92615436 NO. 0419 P. S18. A process according to either claim 1 or claim 4 wheein the process is adapted Sfor texturing a plurality of unexposed surfaces of a plurality of strips of semiconductor material held in a frame of semiconductor material.
  9. 19. A process according to claim 1, wherein the textured surface comprises aplurality o of at least partially rounded pits in the said surface and wherein the density of said plualit of said pits in the said surface is in the range of btween 10 pits per 100 square microns to 00 1000 per 100 square microns. A process for texturing a surface of a semiconductor material to result in a Sdecreased reflectivity of said surface compared to a polished surface substantially as herein 0 described with reference to any one of the embodiments of the invention as illustrated in o the accompanying drawings and/or examples. Dated 6 February 2009 Origin Energy Solar Pty Ltd Patent Attorneys for the Applicant/Nominated Person SPRUSON FERGUSON COMS ID No: ARCS-222655 Received by IP Australia: Time 13:25 Date 2009-02-06
AU2002342438A 2001-11-29 2002-11-29 Semiconductor texturing process Ceased AU2002342438C1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2002342438A AU2002342438C1 (en) 2001-11-29 2002-11-29 Semiconductor texturing process

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
AUPCT/AU2001/001546 2001-11-29
PCT/AU2001/001546 WO2002045143A1 (en) 2000-11-29 2001-11-29 Semiconductor wafer processing to increase the usable planar surface area
AU2002342438A AU2002342438C1 (en) 2001-11-29 2002-11-29 Semiconductor texturing process
PCT/AU2002/001625 WO2003047004A1 (en) 2001-11-29 2002-11-29 Semiconductor texturing process

Publications (3)

Publication Number Publication Date
AU2002342438A1 AU2002342438A1 (en) 2003-06-10
AU2002342438B2 true AU2002342438B2 (en) 2009-02-19
AU2002342438C1 AU2002342438C1 (en) 2009-09-17

Family

ID=33565503

Family Applications (1)

Application Number Title Priority Date Filing Date
AU2002342438A Ceased AU2002342438C1 (en) 2001-11-29 2002-11-29 Semiconductor texturing process

Country Status (1)

Country Link
AU (1) AU2002342438C1 (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998032164A1 (en) * 1997-01-21 1998-07-23 Boral Energy Limited A method of producing thin silicon films
US5851928A (en) * 1995-11-27 1998-12-22 Motorola, Inc. Method of etching a semiconductor substrate
US5930644A (en) * 1997-07-23 1999-07-27 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a shallow trench isolation using oxide slope etching
US6316281B1 (en) * 1998-09-12 2001-11-13 Electronics And Telecommunications Research Institute Method for fabricating a hybrid optical integrated circuit employing SOI optical waveguide

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5851928A (en) * 1995-11-27 1998-12-22 Motorola, Inc. Method of etching a semiconductor substrate
WO1998032164A1 (en) * 1997-01-21 1998-07-23 Boral Energy Limited A method of producing thin silicon films
US5930644A (en) * 1997-07-23 1999-07-27 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a shallow trench isolation using oxide slope etching
US6316281B1 (en) * 1998-09-12 2001-11-13 Electronics And Telecommunications Research Institute Method for fabricating a hybrid optical integrated circuit employing SOI optical waveguide

Also Published As

Publication number Publication date
AU2002342438A1 (en) 2003-06-10
AU2002342438C1 (en) 2009-09-17

Similar Documents

Publication Publication Date Title
CA2467112C (en) Semiconductor texturing process
EP2182556B1 (en) Process for manufacturing solar cell
EP1855322A1 (en) Crystalline silicon wafer, crystalline silicon solar cell, method for manufacturing crystalline silicon wafer and method for manufacturing crystalline silicon solar cell
US20050126627A1 (en) Solar cell and method for producing the same
EP4372829A2 (en) Solar cell, manufacturing method thereof, and photovoltaic module
AU2006243111A1 (en) Solar cell manufacturing method and solar cell
JP2014512673A (en) Efficient black silicon photovoltaic device with improved blue sensitivity
KR101630802B1 (en) Method for manufacturing solar cell, and solar cell manufactured by the same method
US20200220033A1 (en) Metal-assisted etch combined with regularizing etch
US6197611B1 (en) Method for producing silicon solar cell
Kumaravelu et al. Surface texturing for silicon solar cells using reactive ion etching technique
NL2006298C2 (en) Solar cell and method for manufacturing such a solar cell.
Addonizio et al. Plasma etched c-Si wafer with proper pyramid-like nanostructures for photovoltaic applications
Marstein et al. Acidic texturing of multicrystalline silicon wafers
AU2002342438B2 (en) Semiconductor texturing process
Chong et al. Characterization of MAE-textured nanoporous silicon for solar cells application: Optics and surface passivation
Vinod et al. Surface and optical characterization of the porous silicon textured surface
TW201236049A (en) Wafer for solar cell and fabricating method thereof
TWI330384B (en) Semiconductor texturing process
Hadjersi et al. Metal-assisted chemical etching of multicrystalline silicon in HF/Na2S2O8 produces porous silicon
KR20110054874A (en) Method for forming a selective emitter using doping mask with dopant and method for manufacturing solar cell thereof
KR101624979B1 (en) Method for manufacturing solar cell, and solar cell manufactured by the same method
KR100922346B1 (en) Solar cell and fabrication method thereof
Dong et al. Low-reflective surface texturing for large area multicrystalline silicon using NaOH-NaClO solution
De Maria et al. Wet etching of different thickness c-Si wafers for light trapping improvement

Legal Events

Date Code Title Description
DA2 Applications for amendment section 104

Free format text: THE NATURE OF THE AMENDMENT IS AS SHOWN IN THE STATEMENT( S) FILED 21 APR 2009.

DA3 Amendments made section 104

Free format text: THE NATURE OF THE AMENDMENT IS AS SHOWN IN THE STATEMENT(S) FILED 21 APR 2009

FGA Letters patent sealed or granted (standard patent)
PC Assignment registered

Owner name: THE AUSTRALIAN NATIONAL UNIVERSITY

Free format text: FORMER OWNER WAS: TRANSFORM SOLAR PTY LTD

MK14 Patent ceased section 143(a) (annual fees not paid) or expired