AU2002231330A1 - Structural reinforcement of highly porous low k dielectric films by cu diffusion barrier structures - Google Patents
Structural reinforcement of highly porous low k dielectric films by cu diffusion barrier structuresInfo
- Publication number
- AU2002231330A1 AU2002231330A1 AU2002231330A AU3133002A AU2002231330A1 AU 2002231330 A1 AU2002231330 A1 AU 2002231330A1 AU 2002231330 A AU2002231330 A AU 2002231330A AU 3133002 A AU3133002 A AU 3133002A AU 2002231330 A1 AU2002231330 A1 AU 2002231330A1
- Authority
- AU
- Australia
- Prior art keywords
- diffusion barrier
- dielectric films
- highly porous
- structural reinforcement
- porous low
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000004888 barrier function Effects 0.000 title 1
- 238000009792 diffusion process Methods 0.000 title 1
- 230000002787 reinforcement Effects 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02203—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being porous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02299—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment
- H01L21/02304—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment formation of intermediate layers, e.g. buffer layers, layers to improve adhesion, lattice match or diffusion barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02362—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment formation of intermediate layers, e.g. capping layers or diffusion barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/31695—Deposition of porous oxides or porous glassy oxides or oxide based porous glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/747,701 | 2000-12-20 | ||
US09/747,701 US6432811B1 (en) | 2000-12-20 | 2000-12-20 | Method of forming structural reinforcement of highly porous low k dielectric films by Cu diffusion barrier structures |
PCT/US2001/050808 WO2002050894A2 (en) | 2000-12-20 | 2001-12-18 | Structural reinforcement of highly porous low k dielectric films by cu diffusion barrier structures |
Publications (1)
Publication Number | Publication Date |
---|---|
AU2002231330A1 true AU2002231330A1 (en) | 2002-07-01 |
Family
ID=25006251
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AU2002231330A Abandoned AU2002231330A1 (en) | 2000-12-20 | 2001-12-18 | Structural reinforcement of highly porous low k dielectric films by cu diffusion barrier structures |
Country Status (6)
Country | Link |
---|---|
US (2) | US6432811B1 (en) |
EP (1) | EP1356509B1 (en) |
CN (1) | CN1276499C (en) |
AU (1) | AU2002231330A1 (en) |
TW (1) | TW531830B (en) |
WO (1) | WO2002050894A2 (en) |
Families Citing this family (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6984581B2 (en) * | 2000-12-21 | 2006-01-10 | Intel Corporation | Structural reinforcement of highly porous low k dielectric films by ILD posts |
US6667239B2 (en) | 2001-01-23 | 2003-12-23 | Asml Us, Inc. | Chemical mechanical polishing of copper-oxide damascene structures |
US6603204B2 (en) * | 2001-02-28 | 2003-08-05 | International Business Machines Corporation | Low-k interconnect structure comprised of a multilayer of spin-on porous dielectrics |
US20030008129A1 (en) * | 2001-06-27 | 2003-01-09 | International Business Machines Corporation | Dielectric material and process of insulating a semiconductor device using same |
US6723653B1 (en) * | 2001-08-17 | 2004-04-20 | Lsi Logic Corporation | Process for reducing defects in copper-filled vias and/or trenches formed in porous low-k dielectric material |
JP3790469B2 (en) * | 2001-12-21 | 2006-06-28 | 富士通株式会社 | Semiconductor device |
US6803662B2 (en) * | 2001-12-21 | 2004-10-12 | International Business Machines Corporation | Low dielectric constant material reinforcement for improved electromigration reliability |
US6566244B1 (en) * | 2002-05-03 | 2003-05-20 | Lsi Logic Corporation | Process for improving mechanical strength of layers of low k dielectric material |
US6774037B2 (en) * | 2002-05-17 | 2004-08-10 | Intel Corporation | Method integrating polymeric interlayer dielectric in integrated circuits |
US6734533B2 (en) * | 2002-05-30 | 2004-05-11 | Intel Corporation | Electron-beam treated CDO films |
JP4076131B2 (en) * | 2002-06-07 | 2008-04-16 | 富士通株式会社 | Manufacturing method of semiconductor device |
JP4005873B2 (en) * | 2002-08-15 | 2007-11-14 | 株式会社東芝 | Semiconductor device |
US6861376B1 (en) * | 2002-10-10 | 2005-03-01 | Taiwan Semiconductor Manufacturing Co. | Photoresist scum free process for via first dual damascene process |
US7092205B1 (en) | 2002-10-29 | 2006-08-15 | Seagate Technology Llc | Isolated transducer portions in magnetic heads |
US7303985B2 (en) | 2003-11-17 | 2007-12-04 | Intel Corporation | Zeolite-carbon doped oxide composite low k dielectric |
JP2005217162A (en) * | 2004-01-29 | 2005-08-11 | Semiconductor Leading Edge Technologies Inc | Semiconductor device and its fabrication process |
KR101044611B1 (en) | 2004-06-25 | 2011-06-29 | 매그나칩 반도체 유한회사 | Method of forming a metal line in a semiconductor device |
KR101081852B1 (en) * | 2004-06-25 | 2011-11-09 | 매그나칩 반도체 유한회사 | semiconductor device and method of forming a metal line in the same |
US7538434B2 (en) * | 2005-03-08 | 2009-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper interconnection with conductive polymer layer and method of forming the same |
US7354862B2 (en) * | 2005-04-18 | 2008-04-08 | Intel Corporation | Thin passivation layer on 3D devices |
US7749896B2 (en) * | 2005-08-23 | 2010-07-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for forming the same |
US7244660B2 (en) * | 2005-10-31 | 2007-07-17 | Spansion Llc | Method for manufacturing a semiconductor component |
US8043959B2 (en) * | 2006-04-21 | 2011-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a low-k dielectric layer with improved damage resistance and chemical integrity |
US7396757B2 (en) * | 2006-07-11 | 2008-07-08 | International Business Machines Corporation | Interconnect structure with dielectric air gaps |
KR100835423B1 (en) * | 2006-08-29 | 2008-06-04 | 동부일렉트로닉스 주식회사 | Method for forming dual damascene pattern in semiconductor manufacturing process |
KR100792358B1 (en) * | 2006-09-29 | 2008-01-09 | 주식회사 하이닉스반도체 | Metal line in semiconductor device and method for forming the same |
US7585758B2 (en) * | 2006-11-06 | 2009-09-08 | International Business Machines Corporation | Interconnect layers without electromigration |
US8394483B2 (en) * | 2007-01-24 | 2013-03-12 | Micron Technology, Inc. | Two-dimensional arrays of holes with sub-lithographic diameters formed by block copolymer self-assembly |
US8083953B2 (en) | 2007-03-06 | 2011-12-27 | Micron Technology, Inc. | Registered structure formation via the application of directed thermal energy to diblock copolymer films |
US8557128B2 (en) | 2007-03-22 | 2013-10-15 | Micron Technology, Inc. | Sub-10 nm line features via rapid graphoepitaxial self-assembly of amphiphilic monolayers |
US8097175B2 (en) | 2008-10-28 | 2012-01-17 | Micron Technology, Inc. | Method for selectively permeating a self-assembled block copolymer, method for forming metal oxide structures, method for forming a metal oxide pattern, and method for patterning a semiconductor structure |
US7959975B2 (en) | 2007-04-18 | 2011-06-14 | Micron Technology, Inc. | Methods of patterning a substrate |
US8294139B2 (en) | 2007-06-21 | 2012-10-23 | Micron Technology, Inc. | Multilayer antireflection coatings, structures and devices including the same and methods of making the same |
US8372295B2 (en) | 2007-04-20 | 2013-02-12 | Micron Technology, Inc. | Extensions of self-assembled structures to increased dimensions via a “bootstrap” self-templating method |
US8404124B2 (en) | 2007-06-12 | 2013-03-26 | Micron Technology, Inc. | Alternating self-assembling morphologies of diblock copolymers controlled by variations in surfaces |
US8080615B2 (en) | 2007-06-19 | 2011-12-20 | Micron Technology, Inc. | Crosslinkable graft polymer non-preferentially wetted by polystyrene and polyethylene oxide |
US8283258B2 (en) | 2007-08-16 | 2012-10-09 | Micron Technology, Inc. | Selective wet etching of hafnium aluminum oxide films |
US8999492B2 (en) | 2008-02-05 | 2015-04-07 | Micron Technology, Inc. | Method to produce nanometer-sized features with directed assembly of block copolymers |
US8101261B2 (en) * | 2008-02-13 | 2012-01-24 | Micron Technology, Inc. | One-dimensional arrays of block copolymer cylinders and applications thereof |
US8425982B2 (en) | 2008-03-21 | 2013-04-23 | Micron Technology, Inc. | Methods of improving long range order in self-assembly of block copolymer films with ionic liquids |
US8426313B2 (en) | 2008-03-21 | 2013-04-23 | Micron Technology, Inc. | Thermal anneal of block copolymer films with top interface constrained to wet both blocks with equal preference |
US8114300B2 (en) * | 2008-04-21 | 2012-02-14 | Micron Technology, Inc. | Multi-layer method for formation of registered arrays of cylindrical pores in polymer films |
US8114301B2 (en) | 2008-05-02 | 2012-02-14 | Micron Technology, Inc. | Graphoepitaxial self-assembly of arrays of downward facing half-cylinders |
WO2010087392A1 (en) * | 2009-01-30 | 2010-08-05 | 日鉱金属株式会社 | Substrate comprising alloy film of metal element having barrier function and metal element having catalytic power |
KR101674057B1 (en) * | 2010-04-01 | 2016-11-08 | 삼성전자 주식회사 | Semiconductor chip structure having a complex reinforced insulator and method of fabricating the same |
CN102299095B (en) | 2010-06-22 | 2015-09-16 | 中国科学院微电子研究所 | Interlayer dielectric layer, semiconductor device with same and manufacturing method |
US8304493B2 (en) | 2010-08-20 | 2012-11-06 | Micron Technology, Inc. | Methods of forming block copolymers |
US8889544B2 (en) * | 2011-02-16 | 2014-11-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dielectric protection layer as a chemical-mechanical polishing stop layer |
CN102655113A (en) * | 2011-03-04 | 2012-09-05 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of interconnection structure |
CN102364669A (en) * | 2011-09-15 | 2012-02-29 | 上海华力微电子有限公司 | Method for manufacturing copper interconnection layer of ultralow dielectric constant film |
US8900963B2 (en) | 2011-11-02 | 2014-12-02 | Micron Technology, Inc. | Methods of forming semiconductor device structures, and related structures |
US9330989B2 (en) | 2012-09-28 | 2016-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and method for chemical-mechanical planarization of a metal layer |
US9087699B2 (en) | 2012-10-05 | 2015-07-21 | Micron Technology, Inc. | Methods of forming an array of openings in a substrate, and related methods of forming a semiconductor device structure |
US8802558B2 (en) * | 2012-11-07 | 2014-08-12 | International Business Machines Corporation | Copper interconnect structures and methods of making same |
US9229328B2 (en) | 2013-05-02 | 2016-01-05 | Micron Technology, Inc. | Methods of forming semiconductor device structures, and related semiconductor device structures |
US9177795B2 (en) | 2013-09-27 | 2015-11-03 | Micron Technology, Inc. | Methods of forming nanostructures including metal oxides |
US9391019B2 (en) * | 2014-03-20 | 2016-07-12 | Intel Corporation | Scalable interconnect structures with selective via posts |
US20170345766A1 (en) * | 2016-05-31 | 2017-11-30 | Globalfoundries Inc. | Devices and methods of forming low resistivity noble metal interconnect with improved adhesion |
CN113471163B (en) * | 2021-07-23 | 2023-06-20 | 重庆平创半导体研究院有限责任公司 | Wafer interconnection structure and process |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5292689A (en) * | 1992-09-04 | 1994-03-08 | International Business Machines Corporation | Method for planarizing semiconductor structure using subminimum features |
US5461003A (en) * | 1994-05-27 | 1995-10-24 | Texas Instruments Incorporated | Multilevel interconnect structure with air gaps formed between metal leads |
US5494858A (en) * | 1994-06-07 | 1996-02-27 | Texas Instruments Incorporated | Method for forming porous composites as a low dielectric constant layer with varying porosity distribution electronics applications |
US5529240A (en) * | 1994-08-18 | 1996-06-25 | Riverwood International Corporation | Carton bottle partition |
EP0703611B1 (en) * | 1994-08-31 | 2007-05-02 | Texas Instruments Incorporated | Method for insulating metal leads using a low dielectric constant material, and structures formed therewith |
JPH11111843A (en) * | 1997-10-01 | 1999-04-23 | Hitachi Ltd | Semiconductor integrated circuit device and its manufacture |
US6448655B1 (en) * | 1998-04-28 | 2002-09-10 | International Business Machines Corporation | Stabilization of fluorine-containing low-k dielectrics in a metal/insulator wiring structure by ultraviolet irradiation |
US6004863A (en) * | 1998-05-06 | 1999-12-21 | Taiwan Semiconductor Manufacturing Company | Non-polishing sacrificial layer etchback planarizing method for forming a planarized aperture fill layer |
JP3080071B2 (en) * | 1998-06-12 | 2000-08-21 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US6187672B1 (en) * | 1998-09-22 | 2001-02-13 | Conexant Systems, Inc. | Interconnect with low dielectric constant insulators for semiconductor integrated circuit manufacturing |
JP2000183003A (en) * | 1998-10-07 | 2000-06-30 | Toshiba Corp | Polishing composition for copper metal and manufacture of semiconductor device |
US6326301B1 (en) * | 1999-07-13 | 2001-12-04 | Motorola, Inc. | Method for forming a dual inlaid copper interconnect structure |
US6100587A (en) * | 1999-08-26 | 2000-08-08 | Lucent Technologies Inc. | Silicon carbide barrier layers for porous low dielectric constant materials |
TW472350B (en) * | 1999-08-27 | 2002-01-11 | Texas Instruments Inc | Si-rich surface layer capped diffusion barriers |
US6610596B1 (en) * | 1999-09-15 | 2003-08-26 | Samsung Electronics Co., Ltd. | Method of forming metal interconnection using plating and semiconductor device manufactured by the method |
US6635528B2 (en) * | 1999-12-22 | 2003-10-21 | Texas Instruments Incorporated | Method of planarizing a conductive plug situated under a ferroelectric capacitor |
US6197681B1 (en) * | 1999-12-31 | 2001-03-06 | United Microelectronics Corp. | Forming copper interconnects in dielectric materials with low constant dielectrics |
US6521977B1 (en) * | 2000-01-21 | 2003-02-18 | International Business Machines Corporation | Deuterium reservoirs and ingress paths |
US20010015499A1 (en) * | 2000-02-23 | 2001-08-23 | Hiroshi Yuasa | Semiconductor device and method for fabricating the same |
US6380087B1 (en) * | 2000-06-19 | 2002-04-30 | Chartered Semiconductor Manufacturing Inc. | CMP process utilizing dummy plugs in damascene process |
US6531777B1 (en) * | 2000-06-22 | 2003-03-11 | Advanced Micro Devices, Inc. | Barrier metal integrity testing using a dual level line to line leakage testing pattern and partial CMP |
US6395632B1 (en) * | 2000-08-31 | 2002-05-28 | Micron Technology, Inc. | Etch stop in damascene interconnect structure and method of making |
JP3448025B2 (en) * | 2000-10-31 | 2003-09-16 | 松下電器産業株式会社 | Method for manufacturing semiconductor device |
US6753258B1 (en) * | 2000-11-03 | 2004-06-22 | Applied Materials Inc. | Integration scheme for dual damascene structure |
-
2000
- 2000-12-20 US US09/747,701 patent/US6432811B1/en not_active Expired - Lifetime
-
2001
- 2001-10-29 TW TW090126737A patent/TW531830B/en not_active IP Right Cessation
- 2001-12-18 EP EP01991604A patent/EP1356509B1/en not_active Expired - Lifetime
- 2001-12-18 WO PCT/US2001/050808 patent/WO2002050894A2/en not_active Application Discontinuation
- 2001-12-18 CN CNB018209572A patent/CN1276499C/en not_active Expired - Fee Related
- 2001-12-18 AU AU2002231330A patent/AU2002231330A1/en not_active Abandoned
-
2002
- 2002-05-22 US US10/153,982 patent/US7115995B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN1276499C (en) | 2006-09-20 |
WO2002050894A2 (en) | 2002-06-27 |
US7115995B2 (en) | 2006-10-03 |
EP1356509B1 (en) | 2012-10-24 |
US20020074663A1 (en) | 2002-06-20 |
WO2002050894A3 (en) | 2002-12-05 |
CN1537330A (en) | 2004-10-13 |
EP1356509A2 (en) | 2003-10-29 |
US6432811B1 (en) | 2002-08-13 |
US20020132468A1 (en) | 2002-09-19 |
TW531830B (en) | 2003-05-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
AU2002231330A1 (en) | Structural reinforcement of highly porous low k dielectric films by cu diffusion barrier structures | |
HK1065402A1 (en) | Mechanically reinforced highly porous low dielectric constant films | |
AU2001266798A1 (en) | Method for etching dual damascene structures in organosilicate glass | |
AU2001220801A1 (en) | Building component spacer brace | |
AU2001235632A1 (en) | Fire-resistant high performance concrete composition | |
AU2001268577A1 (en) | Etch stop layer system | |
AU2001261465A1 (en) | Reverse fabrication of porous materials | |
AU6038201A (en) | Waveguide in multilayer structures | |
AU2001217353A1 (en) | Concrete building construction form unit and manufacturing devicetherefor, and concrete building constructed by using concrete building construction form | |
AU2001235708A1 (en) | Structural profiled section in particular for partition | |
AU2001290777A1 (en) | Intelligent voice bridging | |
AU2001260612A1 (en) | Nonoral preparation having three-layer structure | |
AU2002224801A1 (en) | Composite construction element, in particular for the manufacture of covering structures or wall structures of buildings | |
AU2002360756A1 (en) | Methods for fabricating interconnect structures having low k dielectric properties | |
AU2001260248A1 (en) | Building blocks for reinforced structures | |
AU2002211045A1 (en) | Prefabricated cistern | |
AU2001293271A1 (en) | Wide ratio autotransformer-type current ranging | |
AU2001275756A1 (en) | Prefabricated building | |
AUPR007600A0 (en) | Equipment for faster swimming pools | |
IL162436A0 (en) | Porous low k dielectric interconnect structures | |
AU2002222285A1 (en) | Flood barrier | |
AU2001236244A1 (en) | Set of building modules | |
AU2001264342A1 (en) | Building structure | |
AU2001280255A1 (en) | Dielectric composition for manufacturing insulating structures | |
AU2001264532A1 (en) | Insulation of slanting roof structures |