ATE352064T1 - System und verfahren zur dynamischen adressierung von gespiegelter speicherbank - Google Patents
System und verfahren zur dynamischen adressierung von gespiegelter speicherbankInfo
- Publication number
- ATE352064T1 ATE352064T1 AT04715006T AT04715006T ATE352064T1 AT E352064 T1 ATE352064 T1 AT E352064T1 AT 04715006 T AT04715006 T AT 04715006T AT 04715006 T AT04715006 T AT 04715006T AT E352064 T1 ATE352064 T1 AT E352064T1
- Authority
- AT
- Austria
- Prior art keywords
- dynamic addressing
- storage bank
- mirror storage
- addressing mirror
- dynamic
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/20—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements
- G06F11/2053—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where persistent mass storage functionality or persistent mass storage control functionality is redundant
- G06F11/2056—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where persistent mass storage functionality or persistent mass storage control functionality is redundant by mirroring
- G06F11/2087—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where persistent mass storage functionality or persistent mass storage control functionality is redundant by mirroring with a common controller
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/20—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements
- G06F11/2053—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where persistent mass storage functionality or persistent mass storage control functionality is redundant
- G06F11/2056—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where persistent mass storage functionality or persistent mass storage control functionality is redundant by mirroring
- G06F11/2069—Management of state, configuration or failover
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/14—Error detection or correction of the data by redundancy in operation
- G06F11/1402—Saving, restoring, recovering or retrying
- G06F11/1446—Point-in-time backing up or restoration of persistent data
- G06F11/1448—Management of the data involved in backup or backup restore
- G06F11/1451—Management of the data involved in backup or backup restore by selection of backup contents
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Dram (AREA)
- Bus Control (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/394,984 US7194568B2 (en) | 2003-03-21 | 2003-03-21 | System and method for dynamic mirror-bank addressing |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE352064T1 true ATE352064T1 (de) | 2007-02-15 |
Family
ID=32988515
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT07000782T ATE411560T1 (de) | 2003-03-21 | 2004-02-26 | System und verfahren zur dynamischen adressierung von gespiegelter speicherbank |
AT04715006T ATE352064T1 (de) | 2003-03-21 | 2004-02-26 | System und verfahren zur dynamischen adressierung von gespiegelter speicherbank |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT07000782T ATE411560T1 (de) | 2003-03-21 | 2004-02-26 | System und verfahren zur dynamischen adressierung von gespiegelter speicherbank |
Country Status (8)
Country | Link |
---|---|
US (1) | US7194568B2 (de) |
EP (2) | EP1777626B1 (de) |
CN (1) | CN100383751C (de) |
AT (2) | ATE411560T1 (de) |
AU (1) | AU2004232184B2 (de) |
CA (1) | CA2519332C (de) |
DE (2) | DE602004017232D1 (de) |
WO (1) | WO2004095290A2 (de) |
Families Citing this family (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7257681B2 (en) * | 2003-06-11 | 2007-08-14 | Cisco Technology, Inc. | Maintaining entity order with gate managers |
JP4256210B2 (ja) * | 2003-06-12 | 2009-04-22 | 株式会社半導体理工学研究センター | 同期バンク型メモリ |
US7454555B2 (en) * | 2003-06-12 | 2008-11-18 | Rambus Inc. | Apparatus and method including a memory device having multiple sets of memory banks with duplicated data emulating a fast access time, fixed latency memory device |
TWI230859B (en) * | 2004-03-11 | 2005-04-11 | Amic Technology Corp | Method and related system for accessing LPC memory or firmware memory in a computer system |
US8145851B2 (en) | 2005-09-07 | 2012-03-27 | Sony Corporation | Integrated device |
JP5017971B2 (ja) * | 2005-09-07 | 2012-09-05 | ソニー株式会社 | 集積装置 |
US7461216B2 (en) * | 2006-02-23 | 2008-12-02 | Hewlett-Packard Development Company, L.P. | Memory controller |
US8453147B2 (en) * | 2006-06-05 | 2013-05-28 | Cisco Technology, Inc. | Techniques for reducing thread overhead for systems with multiple multi-threaded processors |
US8041929B2 (en) | 2006-06-16 | 2011-10-18 | Cisco Technology, Inc. | Techniques for hardware-assisted multi-threaded processing |
US8010966B2 (en) * | 2006-09-27 | 2011-08-30 | Cisco Technology, Inc. | Multi-threaded processing using path locks |
US8417895B1 (en) | 2008-09-30 | 2013-04-09 | Violin Memory Inc. | System for maintaining coherency during offline changes to storage media |
US8442059B1 (en) | 2008-09-30 | 2013-05-14 | Gridiron Systems, Inc. | Storage proxy with virtual ports configuration |
US8838850B2 (en) * | 2008-11-17 | 2014-09-16 | Violin Memory, Inc. | Cluster control protocol |
US8788758B1 (en) | 2008-11-04 | 2014-07-22 | Violin Memory Inc | Least profitability used caching scheme |
US8443150B1 (en) | 2008-11-04 | 2013-05-14 | Violin Memory Inc. | Efficient reloading of data into cache resource |
JP5367357B2 (ja) * | 2008-12-24 | 2013-12-11 | 株式会社メガチップス | メモリシステムおよびコンピュータシステム |
US8417871B1 (en) * | 2009-04-17 | 2013-04-09 | Violin Memory Inc. | System for increasing storage media performance |
US8667366B1 (en) | 2009-04-17 | 2014-03-04 | Violin Memory, Inc. | Efficient use of physical address space for data overflow and validation |
US8713252B1 (en) | 2009-05-06 | 2014-04-29 | Violin Memory, Inc. | Transactional consistency scheme |
KR100940868B1 (ko) * | 2009-05-25 | 2010-02-09 | 이성재 | 디램으로 에스램 출력특성을 구현하는 장치 및 방법 |
US8402198B1 (en) | 2009-06-03 | 2013-03-19 | Violin Memory, Inc. | Mapping engine for a storage device |
US9069676B2 (en) | 2009-06-03 | 2015-06-30 | Violin Memory, Inc. | Mapping engine for a storage device |
US20100332718A1 (en) * | 2009-06-26 | 2010-12-30 | Micron Technology, Inc. | System and method for providing configurable latency and/or density in memory devices |
US8402246B1 (en) | 2009-08-28 | 2013-03-19 | Violin Memory, Inc. | Alignment adjustment in a tiered storage system |
US9311262B2 (en) * | 2010-02-09 | 2016-04-12 | Mitsubishi Electric Corporation | Transmission control device, memory control device, and PLC including the transmission control device |
US8447930B2 (en) * | 2010-06-22 | 2013-05-21 | International Business Machines Corporation | Managing in-line store throughput reduction |
US8832384B1 (en) | 2010-07-29 | 2014-09-09 | Violin Memory, Inc. | Reassembling abstracted memory accesses for prefetching |
US8959288B1 (en) | 2010-07-29 | 2015-02-17 | Violin Memory, Inc. | Identifying invalid cache data |
US8472350B2 (en) * | 2010-12-31 | 2013-06-25 | Telefonaktiebolaget L M Ericsson (Publ) | Bank aware multi-bit trie |
US8972689B1 (en) | 2011-02-02 | 2015-03-03 | Violin Memory, Inc. | Apparatus, method and system for using real-time performance feedback for modeling and improving access to solid state media |
US8635416B1 (en) | 2011-03-02 | 2014-01-21 | Violin Memory Inc. | Apparatus, method and system for using shadow drives for alternative drive commands |
CN104321759B (zh) * | 2012-05-25 | 2018-03-13 | 华为技术有限公司 | 高速分布存储器系统中的多客户端多存储器控制方法和设备 |
US9548885B2 (en) * | 2012-07-02 | 2017-01-17 | Marvell Israel (M.I.S.L) Ltd | Systems and methods for providing replicated data from memories to processing clients |
US10191873B2 (en) * | 2012-12-20 | 2019-01-29 | Advanced Micro Devices, Inc. | Method and apparatus for power reduction for data movement |
KR20160018471A (ko) * | 2013-04-02 | 2016-02-17 | 바이올린 메모리 인코포레이티드 | 스토리지 미디어 성능을 높이는 시스템 |
JP2015011421A (ja) * | 2013-06-27 | 2015-01-19 | ソニー株式会社 | 記憶制御装置、記憶装置、および、その記憶制御方法 |
US9933980B2 (en) | 2014-02-24 | 2018-04-03 | Toshiba Memory Corporation | NAND raid controller for connection between an SSD controller and multiple non-volatile storage units |
US20160162416A1 (en) * | 2014-12-08 | 2016-06-09 | Intel Corporation | Apparatus and Method for Reducing Latency Between Host and a Storage Device |
US10031884B2 (en) | 2015-02-11 | 2018-07-24 | Samsung Electronics Co., Ltd | Storage apparatus and method for processing plurality of pieces of client data |
US10152436B2 (en) * | 2016-03-30 | 2018-12-11 | Oracle International Corporation | Mutual exclusion in a non-coherent memory hierarchy |
KR20180080775A (ko) | 2017-01-05 | 2018-07-13 | 에스케이하이닉스 주식회사 | 동적 미러링이 가능한 메모리 장치, 메모리 모듈 및 반도체 시스템 |
KR20200047551A (ko) | 2017-07-30 | 2020-05-07 | 뉴로블레이드, 리미티드. | 메모리 기반 분산 프로세서 아키텍처 |
US11055105B2 (en) * | 2018-08-31 | 2021-07-06 | Micron Technology, Inc. | Concurrent image measurement and execution |
US10831693B1 (en) | 2018-09-27 | 2020-11-10 | Amazon Technologies, Inc. | Multicast master |
US10613977B1 (en) | 2018-09-27 | 2020-04-07 | Amazon Technologies, Inc. | Target port with distributed transactions |
US11043246B2 (en) | 2019-04-18 | 2021-06-22 | Samsung Electronics Co, Ltd. | Memory modules including a mirroring circuit and methods of operating the same |
US11741350B2 (en) | 2019-11-27 | 2023-08-29 | Amazon Technologies, Inc. | Efficient utilization of processing element array |
US11836527B2 (en) | 2021-08-02 | 2023-12-05 | Nvidia Corporation | Accelerating table lookups using a decoupled lookup table accelerator in a system on a chip |
US11704067B2 (en) * | 2021-08-02 | 2023-07-18 | Nvidia Corporation | Performing multiple point table lookups in a single cycle in a system on chip |
Family Cites Families (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4096571A (en) | 1976-09-08 | 1978-06-20 | Codex Corporation | System for resolving memory access conflicts among processors and minimizing processor waiting times for access to memory by comparing waiting times and breaking ties by an arbitrary priority ranking |
US4400768A (en) | 1980-06-04 | 1983-08-23 | Burroughs Corporation | Parallel access computer memory system employing a power-of-two memory modules |
US5088032A (en) | 1988-01-29 | 1992-02-11 | Cisco Systems, Inc. | Method and apparatus for routing communications among computer networks |
US4918600A (en) | 1988-08-01 | 1990-04-17 | Board Of Regents, University Of Texas System | Dynamic address mapping for conflict-free vector access |
US5197130A (en) | 1989-12-29 | 1993-03-23 | Supercomputer Systems Limited Partnership | Cluster architecture for a highly parallel scalar/vector multiprocessor system |
US5247645A (en) | 1991-03-12 | 1993-09-21 | International Business Machines Corporation | Dynamic memory mapper which supports interleaving across 2N +1, 2.sup.NN -1 number of banks for reducing contention during nonunit stride accesses |
US5394553A (en) | 1991-06-12 | 1995-02-28 | Lee Research, Inc. | High performance array processor with nonlinear skewing of elements |
US5428803A (en) | 1992-07-10 | 1995-06-27 | Cray Research, Inc. | Method and apparatus for a unified parallel processing architecture |
US5479624A (en) | 1992-10-14 | 1995-12-26 | Lee Research, Inc. | High-performance interleaved memory system comprising a prime number of memory modules |
US5617421A (en) | 1994-06-17 | 1997-04-01 | Cisco Systems, Inc. | Extended domain computer network using standard links |
US5561669A (en) | 1994-10-26 | 1996-10-01 | Cisco Systems, Inc. | Computer network switching system with expandable number of ports |
JP3560662B2 (ja) | 1994-12-06 | 2004-09-02 | 富士通株式会社 | 並列プロセッサ装置 |
DE69616148T2 (de) | 1995-05-22 | 2002-03-07 | Lsi Logic Corp., Fort Collins | Verfahren und Vorrichtung zur Datenübertragung |
US5838915A (en) | 1995-06-21 | 1998-11-17 | Cisco Technology, Inc. | System for buffering data in the network having a linked list for each of said plurality of queues |
US5764636A (en) | 1996-03-28 | 1998-06-09 | Cisco Technology, Inc. | Color blocking logic mechanism for a high-performance network switch |
US5742604A (en) | 1996-03-28 | 1998-04-21 | Cisco Systems, Inc. | Interswitch link mechanism for connecting high-performance network switches |
US5796732A (en) | 1996-03-28 | 1998-08-18 | Cisco Technology, Inc. | Architecture for an expandable transaction-based switching bus |
US5740171A (en) | 1996-03-28 | 1998-04-14 | Cisco Systems, Inc. | Address translation mechanism for a high-performance network switch |
US5787255A (en) | 1996-04-12 | 1998-07-28 | Cisco Systems, Inc. | Internetworking device with enhanced protocol translation circuit |
US5787485A (en) * | 1996-09-17 | 1998-07-28 | Marathon Technologies Corporation | Producing a mirrored copy using reference labels |
US5909550A (en) | 1996-10-16 | 1999-06-01 | Cisco Technology, Inc. | Correlation technique for use in managing application-specific and protocol-specific resources of heterogeneous integrated computer network |
US5852607A (en) | 1997-02-26 | 1998-12-22 | Cisco Technology, Inc. | Addressing mechanism for multiple look-up tables |
US6026464A (en) | 1997-06-24 | 2000-02-15 | Cisco Technology, Inc. | Memory control system and method utilizing distributed memory controllers for multibank memory |
US6487202B1 (en) | 1997-06-30 | 2002-11-26 | Cisco Technology, Inc. | Method and apparatus for maximizing memory throughput |
US6178429B1 (en) | 1997-11-26 | 2001-01-23 | Cisco Technology, Inc. | Mechanism for ensuring SCM database consistency on multi-part operation boundaries |
US6195107B1 (en) | 1998-05-29 | 2001-02-27 | Cisco Technology, Inc. | Method and system for utilizing virtual memory in an embedded system |
US6230240B1 (en) | 1998-06-23 | 2001-05-08 | Hewlett-Packard Company | Storage management system and auto-RAID transaction manager for coherent memory map across hot plug interface |
US6119215A (en) | 1998-06-29 | 2000-09-12 | Cisco Technology, Inc. | Synchronization and control system for an arrayed processing engine |
US6308219B1 (en) | 1998-07-31 | 2001-10-23 | Cisco Technology, Inc. | Routing table lookup implemented using M-trie having nodes duplicated in multiple memory banks |
US5982655A (en) | 1998-09-29 | 1999-11-09 | Cisco Technology, Inc. | Method and apparatus for support of multiple memory types in a single memory socket architecture |
US6487591B1 (en) | 1998-12-08 | 2002-11-26 | Cisco Technology, Inc. | Method for switching between active and standby units using IP swapping in a telecommunication network |
US6535963B1 (en) | 1999-06-30 | 2003-03-18 | Cisco Technology, Inc. | Memory apparatus and method for multicast devices |
US6795901B1 (en) * | 1999-12-17 | 2004-09-21 | Alliant Techsystems Inc. | Shared memory interface with conventional access and synchronization support |
US6505269B1 (en) | 2000-05-16 | 2003-01-07 | Cisco Technology, Inc. | Dynamic addressing mapping to eliminate memory resource contention in a symmetric multiprocessor system |
US6804162B1 (en) * | 2001-04-05 | 2004-10-12 | T-Ram, Inc. | Read-modify-write memory using read-or-write banks |
US6839797B2 (en) * | 2001-12-21 | 2005-01-04 | Agere Systems, Inc. | Multi-bank scheduling to improve performance on tree accesses in a DRAM based random access memory subsystem |
-
2003
- 2003-03-21 US US10/394,984 patent/US7194568B2/en not_active Expired - Fee Related
-
2004
- 2004-02-26 DE DE602004017232T patent/DE602004017232D1/de not_active Expired - Fee Related
- 2004-02-26 AU AU2004232184A patent/AU2004232184B2/en not_active Ceased
- 2004-02-26 WO PCT/US2004/005522 patent/WO2004095290A2/en active IP Right Grant
- 2004-02-26 EP EP07000782A patent/EP1777626B1/de not_active Expired - Lifetime
- 2004-02-26 AT AT07000782T patent/ATE411560T1/de not_active IP Right Cessation
- 2004-02-26 CA CA2519332A patent/CA2519332C/en not_active Expired - Fee Related
- 2004-02-26 AT AT04715006T patent/ATE352064T1/de not_active IP Right Cessation
- 2004-02-26 EP EP04715006A patent/EP1606712B1/de not_active Expired - Lifetime
- 2004-02-26 DE DE602004004383T patent/DE602004004383T2/de not_active Expired - Lifetime
- 2004-02-26 CN CNB2004800077192A patent/CN100383751C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
ATE411560T1 (de) | 2008-10-15 |
EP1777626A1 (de) | 2007-04-25 |
DE602004004383D1 (de) | 2007-03-08 |
EP1606712A2 (de) | 2005-12-21 |
CN1761947A (zh) | 2006-04-19 |
DE602004004383T2 (de) | 2007-11-08 |
EP1777626B1 (de) | 2008-10-15 |
US7194568B2 (en) | 2007-03-20 |
AU2004232184B2 (en) | 2010-05-27 |
CA2519332C (en) | 2011-09-13 |
EP1606712B1 (de) | 2007-01-17 |
US20040186945A1 (en) | 2004-09-23 |
AU2004232184A1 (en) | 2004-11-04 |
WO2004095290A3 (en) | 2004-12-02 |
CN100383751C (zh) | 2008-04-23 |
WO2004095290A2 (en) | 2004-11-04 |
CA2519332A1 (en) | 2004-11-04 |
DE602004017232D1 (de) | 2008-11-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE352064T1 (de) | System und verfahren zur dynamischen adressierung von gespiegelter speicherbank | |
DE69613266D1 (de) | Leseverfahren eines ferroelektrischen Speichers unter Verwendung von unterschiedlichen Lese- und Schreibespannungen | |
TW200712879A (en) | Method for permanently preventing modification of a partition of a memory device and method for permanently preventing modification of a file stored in a memory device | |
DE69630758D1 (de) | Ferroelektrischer Speicher und Datenleseverfahren von diesem Speicher | |
AU2003268530A1 (en) | Method and apparatus for grouping pages within a block | |
DE60018803D1 (de) | Verfahren und apparat zur verwaltung von information der speicheraktivitäten von datenspeichersystemen | |
DE69705595D1 (de) | Kontaktloses Informations-Speichermedium und Verfahren zur Datenübertragung dazu | |
AU2003211143A1 (en) | Implementation of storing secret information in data storage reader products | |
DE602004014430D1 (de) | Verfahren zur Aufzeichnung und Wiedergabe von holographisch gespeicherten Daten und Medium zur holographischen Speicherung von Daten | |
TW200721016A (en) | Memory system and method of writing into nonvolatile semiconductor memory | |
DE69531556D1 (de) | Verfahren und einrichtung zur sicherung von in halbleiterspeicherzellen gespeicherten daten | |
ATE476709T1 (de) | Speichersteuerung und verfahren zum schreiben in einen speicher | |
DE502006006928D1 (de) | System und Verfahren zur Darstellung von Benutzerinformationen, insbesondere von Augmented-Reality-Informationen, mit Hilfe von in RFID-Datenspeichern hinterlegten Trackinginformationen | |
CA2242740A1 (en) | Data processing method and apparatus | |
DE69836369D1 (de) | Gerät, Verfahren und Speichermedium zur Bewegungsdatenerzeugung | |
DE60320691D1 (de) | Verfahren und System für eine Addressermittlung bei Datenkommunikation | |
DE60332176D1 (de) | Datenaufzeichnungsmedium, Lesevorrichtung, Aufzeichnungsvorrichtung und Verfahren dafür | |
DE60107912D1 (de) | Kommunikationsgerät, Verfahren zur Unterstützung von Adresseneingabe, und Informationsaufzeichnungsmedium | |
TW200606896A (en) | Recording medium, method for recording control information in the recording medium, and method and apparatus for recording/reproducing data in/from the recording medium using the same | |
ATE453187T1 (de) | Informationsträger, system zum lesen eines derartigen informationsträgers und verfahren zur herstellung eines derartigen informationsträgers | |
DE602004011303D1 (de) | Optisches Aufzeichnungsmedium und Verfahren zur Aufzeichnung von Informationen | |
DE50001810D1 (de) | Datenspeicher und verfahren zum schreiben von information in einen datenspeicher | |
NO963219D0 (no) | Enhet innbefattende datalagerkort og skrive/lese-apparat | |
DE60004625D1 (de) | Verfahren und System zur Aufzeichnung und Wiedergabe von Informationsdaten | |
DE69926855D1 (de) | Informationsaufzeichnungsmedium, Vorrichtung und Verfahren zur Aufzeichnung/Wiedergabe von Bewegtbildern und Sprache |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |