AU636097B2 - Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel - Google Patents

Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel Download PDF

Info

Publication number
AU636097B2
AU636097B2 AU17161/92A AU1716192A AU636097B2 AU 636097 B2 AU636097 B2 AU 636097B2 AU 17161/92 A AU17161/92 A AU 17161/92A AU 1716192 A AU1716192 A AU 1716192A AU 636097 B2 AU636097 B2 AU 636097B2
Authority
AU
Australia
Prior art keywords
virtual circuit
counter
given
throughput
cell
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU17161/92A
Other versions
AU1716192A (en
Inventor
Denis Lebihan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alcatel Lucent NV
Original Assignee
Alcatel NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from FR8913341A external-priority patent/FR2653284B1/en
Priority claimed from FR8913342A external-priority patent/FR2653285B1/en
Application filed by Alcatel NV filed Critical Alcatel NV
Publication of AU1716192A publication Critical patent/AU1716192A/en
Application granted granted Critical
Publication of AU636097B2 publication Critical patent/AU636097B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
  • Time-Division Multiplex Systems (AREA)

Description

AUSTRALIA
Patents Act COMPLETE SPECIFICATION
(ORIGINAL)
Class Int. Class Application Number: Lodged: Complete Specification Lodged: Accepted: Published: Priority 635097 Related Art: e Name of Applicant: Alcatel N.V.
Actual Inventor(s): Denis Le Bihan Address for Service: PHILLIPS ORMONDE FITZPATRICK Patent and Trade Mark Attorneys 367 Collins Street Melbourne 3000 AUSTRALIA Invention Title: DEVICE FOR EVALUATING THE THROUGHPUT OF VIRTUAL CIRCUITS ON AN ASYNCHRONOUS TIME-DIVISION MULTIPLEX TRANSMISSION CHANNEL Our Ref 290383 POF Code: 1501/78784 The following statement is a full description of this invention, including the best method of performing it known to applicant(s): 6006 6006 DEVICE FOR EVALUATING THE THROUGHPUT OF VIRTUAL CIRCUITS ON AN ASYNCHRONOUS TIME- DIVISION MULTIPLEX TRANSMISSION CHANNEL BACKGROUND OF THE INVENTION
S
S
.9
S
C.
S C es S ge 0
C
S
The present invention concerns a device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel.
An asynchronous time-division multiplex transmission channel carries data messages in digital r data structures called cells. Each cell has a header comprising, for example, four 8-bit characters and a message body comprising a specified number of characters (32, for example). A continuous stream of such cells is carried by the transmission channel. If there is no message to be transmitted the transmission channel carries an "empty" cell, that is to say a cell with the same format as a message cell and containing conventional, easily recognisable information. Steps are taken to maintain a sufficient proportion of such empty 20 cells 'in the stream of message cells; they are used, in particular, to synchronise the receiving end to the cell format.
The header of each message cell contains (on two characters, for example) information defining for the 25 receiving end the direction in which the message body must be forwarded. The other two characters of the header contain service information and, in particular, code control and error detection information relating to the two destination characters. The same information is contained in the headers of irregularly spaced cells which have the same destination. It therefore identifies, so to speak, a virtual circuit occupying part of the transmission capacity of the transmission channel.
More generally, this virtual circuit contributes a certain throughput on the transmission channel, measured 2 in cells per unit time, for example, and this throughput\ fluctuates. A specific object of the invention is to evaluate the throughput as accurately as possible.
The transmission channel supports at any time a multiplicity of virtual circuits whose cells are interleaved in an irregular way by what is usually called asynchronous time-division multiplexing. The different virtual circuits have different, fluctuating throughputs.
•The sum of these throughputs is limited by the maximum 10 throughput of the transmission channel, and also fluctuates. This leaves room for transmitting empty .cells.
gAlso, the number of virtual circuits that can be separately identified depends on the number of bits assigned to this information in the cell header. The maximum number of virtual circuits is determined, among other things, by the number of virtual circuits obtained by dividing the maximum throughput of the transmission channel by the minimum throughput of a data source that can utilise a virtual circuit. This number is very large, for example 64 K.
However, asynchronous time-division multiplex transmission is used in a very wide field of applications S" and the throughputs of sources that can utilise a virtual 25 circuit covers a vast range of throughputs (for example, from a few kilobits to several hundreds of megabits per second). The number of active virtual circuits will therefore usually be much less than the maximal number.
The above definition of asynchronous time-division multiplex transmission must not be limited to the case where all the cells are the same length. It is feasible to use cells of different lengths which are all multiples of a base length and in the context of the present invention the necessary adaptations will be evident to those skilled in the art.
3 C1 34, 0~2 An asynchronous time-division multiplex transmission channel is therefore designed to carry data supplied by sources with extremely varied and fluctuating throughputs. The forward switching and transmission equipments route the messages contained in the cells to their destination. To prevent the risk of forward congestion, it is necessary to prevent any source deliberately or accidentally contributing a throughput greater than the overall throughput assigned to it, even 10 temporarily.
o on One known solution to this problem is known as "repression". The transmission channel is prevented from :routing any cell regarded as being in excess of the overall throughput assigned to the virtual circuit, or at S 15 the very least the excess cell is marked as such so that 000000 Sit can be rejected furtbher along the link if congestion occurs.
The application of a solution of this kind requires S measurement of the throughput on the virtual circuit, this measurement possibly leading to the marking of a e supernumerary cell.
The document FR-A-2 616 024 discloses a throughput measuring device which comprises a counter incremented by 000000 *o*one step on receiving a cell of the virtual circuit to 25 which it is assigned and decremented by one step on each S clock pulse. If the virtual circuit throughput is low the b00 be counter is decremented more frequently than it is incremented and eventually locks in a minimal position; on the other hand, if the frequency of the cells of the virtual circuit is higher in the long term than the frequency of the clock pulses, the counter eventually locks into a maximal position and can then cause the marking of the cell as a supernumerary cell as mentioned above.
A system of this kind has the disadvantage that it can be applied only to a limited number of virtual circuits by virtue of the time needed to decrement the counters. It is not applicable to the previously 39 envisaged situation in which the number of virtual 4 SO S 5 OS O
S
S4 55 5 *5 *K 0 5 circuits is very large.
SUMMARY OF THE INVENTION The present invention therefore proposes a device for evaluating the throughput of virtual circuits carried by an asynchronous time-division multiplex transmission channel in which the incoming cells of an input asynchronous time-division multiplex channel including a header containing a destination indicator that can be treated as a virtual circuit identifier are counted by a counter assigned to each virtual circuit which is incremented for each incoming cell of the virtual circuit and which is periodically decremented if it is not in a rest condition, which device does not suffer from this limitation.
According to an essential characteristic of the invention, the device comprises clock means defining consecutively numbered cell times corresponding to successive time intervals during which incoming cells are received on the input asynchronous time-division multiplex transmission channel, queue means defining a cell time queue specific to each of said cell times, a virtual circuit being assignable to a cell time by writing its identifier into the corresponding cell time queue, control means using the content of said cell time queues and, for 25 each cell time, being able to identify a virtual circuit to be processed and to decrement the counter belonging to this virtual circuit, these control means further comprising arrangements whereby any virtual circuit whose counter is not idle is assigned to one of the cell times to be decremented by virtue of the arrival of this cell time.
According to another characteristic of the inzention, said control means are such that in each cell time the content of the cell time queue associated with the cell time is transferred into a processing queue, each virtual circuit identifier from the processing queue being used in turn to decrement the counter of the virtual circuit that it designates.
According to another characteristic of the 5 invention, said control means are such that after the counter of a virtual circuit is decremented and if the counter has not reached its idle state the identifier of this virtual circuit is written into a cell time queue which is selected allowing for a speed indicator attached to the virtual circuit in question.
According to another characteristic of the invention, said control means are such that after the counter of a virtual circuit is decremented and if the 10 counter has not reached its idle state the identifier of geese.
this virtual circuit is written into a cell time queue *which is selected allowing for a speed indicator attached to the virtual circuit in question and data dependent on the observed throughput of this virtual circuit.
S15 According to another characteristic of the e invention, said control means are such that when an incoming cell is received and if the counter of the virtual circuit is idle the identifier of this cell time is written into a cell time queue which is selected 20 allowing for a speed indicator attached to the virtual S CC4 circuit in question.
According to another characteristic of the invention, said control means are such that when an ooor incoming cell is received and if the counter of the 25 virtual circuit is idle the identifier of this cell time g is written into a cell time queue which is selected Ce C allowing for a speed indicator attached to the virtual circuit in question and data dependent on the observed throughput of this virtual circuit.
According to another characteristic of the invention, said data dependent on the throughput is the position occupied by the counter of the virtual circuit in question.
According to another characteristic of the invention, a count indicator is provided for each virtual circuit and the control means are such that this count indicator is incremented when said counter of a virtual circuit is decremented if said counter state is in a 39 predetermined range of states, and decremented if said 6 counter state is below this range of states.
According to another characteristic of the invention, a count indicator has a maximal value reached if said range of states is reached on a majority basis, said control means further comprising means which then cause the use of a speed indicator corresponding to a reduction in the speed at which said counter is decremented.
According to another characteristic of the invention, said control means are such that when a virtual circuit counter is decremented and if this counter has not returned to its rest state the identifier of the virtual circuit to which it belongs is written into a cell time queue which is selected on the basis of the current cell 15 time.
S
0
OS
0 000 6 0* 00 0 According to another characteristic of the invention, said control means are such that when a virtual circuit counter is decremented and if this counter has not reached its rest condition the identifier of the virtual circuit to which it belongs is written into a cell time queue which is selected on the basis of the cell time to which the virtual circuit in question has previously been assigned, the identifier of which has been stored for this purpose.
00 Se
C
B
*0 0 0S 0E 25 According to another characteristic of the invention, means are provided for detecting when the counter of a virtual circuit has reached a maximum position to prevent it overshooting the latter and to cause the transmission of a signal indicating that the throughput of the virtual circuit is excessive.
BRIEF DESCRIPTION OF THE DRAWING The drawing shows one embodiment of a throughput evaluation device in accordance with the present invention.
DETAILED DESCRIPTION OF THE INVENTION An input asynchronous time-division multiplex channel mtr is connected to receive logic LR. This multiplex channel is of the type mentioned in the preamble, for example. It supplies successive incoming cells including a header containing a virtual circuit 7 9O 0
S,
4 number.
An output asynchronous time-division multiplex channel mte is connected to the receive logic LR. This channel is of the same type as the input channel mtr. The receive logic LR supplies it with outgoing cells which normally comprise the successive incoming cells, possibly delayed and modified as explained later.
The device in accordance with the invention comprises means now to be described for evaluating the 10 spacing between the cells of each virtual circuit, in other words the throughput of each virtual circuit carried by the multiplex channels mtr, mte.
These means essentially comprise a clock HG, a cell counter CTC, memory areas FAVE, FAVR, FCVC, FCVN, FCVR, FCVV, and control means MC.
The clock HG is synchronized to the signals received on the incoming multiplex channel mtr by known means (not shown) and provides signals including a signal CV which identifies the start of a repetitive time interval referred to as the cell time whose duration is the time to receive or transmit one cell.
The cell time counter CTC is a cyclic counter with N states (where N is an integer and preferably eq',a! to a power of 2) which supplies, in each cell time, a cell time 25 number which takes the values from 0 through N 1 in succession.
The receive logic LR supplies on a line LLR the identifier NCV of the virtual circuit to which the received cell belongs.
The memory areas just mentioned comprise: a cell time queue table FAVE with N entries, one for each cell time number; each entry is used to build a cell time queue and therefore contains the identifier FAF of a first virtual circuit requesting processing, the identifier FAL of a last virtual circuit requesting processing, and a bit FAV used to mark an empty queue, a processing table FAVR containing the identifier FVF of a first virtual circuit requesting processing and 29q the identifier FVL of a last virtual circuit requesting 0@ @6 *r 0
S
S.
0 0 r S 00 8
V
CC
em
C
**S
C
processing, a virtual circuit counter table FCVR having one memory location per virtual circuit, each containing a count FFB of the number of cells received on this virtual circuit and requiring evaluation (these memory locations will sometimes be referred to hereinafter as counters FFB), a speed table FCVV having one memory location per virtual circuit, each containing at least two speed indicators indvl and indv2 to be used in relation to this virtual circuit as will be explained later, and a chaining table FCVN having one memory location per virtual circuit, each containing the identifier FFN of another virtual circuit to which the virtual circuit in question is chained.
15 When a cell is received on the incoming channel mtr the clock HG supplies a signal CV, the receive logic LR supplies over the link LLR the identifier NCV of the virtual circuit to which the cell belongs, obtained from the cell header, and the counter CTC supplies a cell time interval number ntc. In response to this the control device MC reads the table FCVR using the identifier NCV of the virtual circuit and obtains the number FFB of cells of the virtual circuit already received and not yet processed. This number is incremented and then rewritten 25 into the same location.
The number FFB is also tested, for example before it is incremented. If it is not equal to zero, no specific action is necessary at this time. The number of cells received and which should instigate the evaluation processing is simply increased by one unit.
If the number FFB is equal to zero or, in other words, if the counter FFB is idle, the virtual circuit to which the received cell belongs must be assigned to a cell time for evaluation processing. To this end the
I
CS 9 mm
C
2r ZH, e 9 control device MC writes the virtual circuit identifier NCV into the queue table FAVE. The control device MC addresses the table FAVE using an address indicator NTC derived from the current cell time number, supplied by the counter CTC, for example by adding a constant value.
At the location in the table FAVE designated by this address indicator NTC the control device MC reads the identifier FAF of the first virtual circuit already assigned to this cell time, the identifier FAL of the last virtual circuit already assigned to this cell time and the bit FAV. The control device MC stores as the new identifier FAL the number NCV of the virtual circuit in question. The identifier FAL is also used to address the table FCVN and to write into it the identifier NCV as a 15 chaining indicator FFN. However, if the bit FAV indicates that the queue was empty, this latter operation is omitted and the identifier NCV is written also as the identifier FAF into the table FAVE at the address NTC.
The bit FAV is complemented to indicate that the queue is no longer empty.
The number of the virtual circuit in question is therefore chained in a queue associated with a future cell time, the start of which is the identifier FAF and the end of which is the identifier FAL, this chaining 25 being materially represented by the writing of virtual circuit numbers into the table FCVN; this method is conventional.
As an alternative, instead of chaining the virtual circuit identifier into a future cell time selected by adding a constant value to the current cell time number ntc, the table FCVV is also read and supplies from a location belonging to the virtual circuit concerned, read in response to the virtual circuit number NCV, a speed indicator indvl which is added to the current cell time number ntc. The sum ntc+indvl then provides the address.
Y to K, .O NTC. The speed indicator indvl, which can be a value of the cell spacing to be applied when the virtual circuit throughput is low, is used to adopt a low speed of decrementing the counter FFB.
Still in relation to testing the state of the counter FFB, the invention provides for, detecting the extreme position reached by the counter FFB in the case of a throughput that is persistently too high. The control means MC, detecting this extreme position, are adapted to supply a signal exc which is transmitted to the receive logic. It can be used to modify the next cell of this virtual circuit received from the incoming multiplex link before it is transmitted on the outgoing link in order to make it appear to be exceeding the permitted throughput of the virtual circuit in question.
All the cells received give rise to the operations that have just been described. A first cell of a virtual circuit which arrives when the counter FFB of the virtual circuit is idle is chained in the manner that has just been explained. Subsequent cells, which arrive when the counter is no longer idle, are not chained in this way; they are chained later and differently, as will now be explained in the description of the evaluation process.
In each cell time the control means MC carry out an 25 evaluation process of which one essential element is decrementing the counter FFB of a virtual circuit. Using the number ntc supplied by the counter CTC, the control device MC reads the table FAVR. The indicator FVF designates a virtual circuit whose counter FFB is not idle, in other -'ords which has supplied a cell for which the evaluation processing has not yet been done. This indicator is used to read the table FCVP and the counter FFB is decremented; it can by this process be reduced to zero and there is no need to chain the virtual circuit again into the queue of a cell time.
ii\ v -s' The same indicator FVF is used to address the chaining table FCVN. This table supplies at the address indicated the identifier FFN of a subsequent virtual circuit in the transmit queue which is then written into the table FAV as the new indicator FVF, for processing the next virtual circuit. The combination of the tables FAVR and FCVN therefore supplies a list of the virtual circuits requiring evaluation processing. If this is empty, no processing is done.
The control device MC addresses the queue table FAVE using the number ntc in order to read the identifier FAF at the start of the queue of virtual circuits associated with the cell time in question and the identifier FAL at its end, unless the bit FAV indicates that the queue is empty. The identifier FVL obtained from the table FAVR is used to address the table FCVN.
The identifier FAF is written at the address in question of the table FCVN and the identifier FAL is written into the table FAVR as the new indicator FVL. The bit FAV is complemented in the location just read of the table FAVE to indicate that the queue is empty. This achieves the chaining of all of the queue associated with the cell time in question into the queue of virtual circuits for which evaluation processing is required. Note that this 25 chaining can be instead be done before processing the queue for processing.
Of course, if the bit FAV initially read in the table FAVE indicates that the cell time queue in question is empty the operations of chaining into the processing queue as just described are omitted.
Because evaluation processing has just been done for a virtual circuit, it remains to initialise possible subsequent evaluation processing for the same virtual circuit. Using the identifier FVF of this virtual circuit obtained from the table FAVR, the counter table
,,T
FCVR and the speed table FCVV are read. The former indicates the number of cells of the virtual circuit awaiting evaluation. The higher this number, the higher the rate at which the counter FFB of the virtual circuit must be decremented, that is to say the shorter the interval between decrementing operations. To give an example, the table FCVV supplies two indicators indvl and indv2, each associated with one level of throughput of the virtual circuit. These irndicators may be the number 10 of cell times which must elapse before the counter FFB of the virtual circuit is decremented again. If the throughput is low the indicator indvl is applied. The control device MC calculates the sum ntc+indvl and uses it to address the table FAVE. The identifier FAL of the last virtual circuit associated with this cell time is used to address the table FCVN and to write into it at this address the identifier FAF of the virtual circuit concerned, read from the table FAVE at the address ntc.
0S This latter identifier is then written into the table 20 FAVE at the address ntc+indvl as the new address FAL.
The bit FAV at the same address is complemented, if necessary, to indicate that the queue is not empty.
These operations chain the virtual circuit to the cell time ntc+inrdvl. Of course, if the throughput of the 25 virtual circuit is higher the indicator indv2 may be applied and cause chaining of this virtual circuit associating it with a nearer cell time ntc+indv2, and so on. The intervals specified by the indicators indvi, indv2, etc will allow for the transimission speed of the virtual circuit. Note that this interval is at most equal to N, which is not a problem, even for lowthroughput virtual circuits.
An additional feature of the regulator device in accordance with the invention, as just described, is shown in dashed outline in the figure. It is a table FCVC -13 0p 6 having one location per virtual circuit containing at least one count indicator CPT1, CPT2, etc. This memory is addressed when a cell is processed using the indicator FVF supplied by the processing queue (table FAVR). The count indicator CPTl is decremented or incremented according to the number of cells received from the virtual circuit and not yet evaluated, as indicated by the counter FFB of the table FCVR. The counter CPT1 is decremented (down to zero only) if the number supplied by the counter FFB is small and leads, for example, to the use of the spacing indicator indvl. It is incremented if this number is higher. Other similar count positions may be associated with higher throughputs. Each additional count indicator will have a reduced capacity relative to its predecessors. These various count indicators will therefore each represent an average presence of the throughput of the incoming circuit at a given level, the set of these count indicators defining a throughput-time .:ooer limiting curve. If the virtual circuit throughput remains too long at a given level, the corresponding count indicator will reach its maximum value. It is then e• a simple matter to apply a mandatory limit to the time for which the throughput can, on average, remain at any given level by defining the count capacity of the corresponding count indicator and by arranging things so that, if the count indicator of this level reaches its maximum value, instead of applying the spacing indicator which applies normally for this level (indv2, for example), a spacing indicator is chosen instead which results in a lower decrementing rate (indv, for example). The result will be that the counter FFB of the virtual circuit will count quickly if the input throughput is not reduced and, as a consequence of this, subsequent refusal of supernumerary cells.
To summarise, each incoming cell is counted by incrementing the counter FFB of the virtual circuit to-\ which it belongs. A cell time queue is associated with each cell time. An evaluation queue is associated with all of the multiplex link. It is supplied by the cell time queues.
A first incoming cell of a given virtual circuit firstly causes the virtual circdit to be written into the queue of a cell time after that in which it arrives.
When this cell time is reached, the corresponding cell time queue is added to the end of the evaluation queue.
When its turn comes in the evaluation queue, the virtual circuit is evaluated, this processing consisting primarily in decrementing the counter FFB of this virtual circuit and in incrementing or decrementing the om oI appropriate count indicator or indicators of this virtual circuit.
*94ee* If the virtual circuit throughputs are low, each incoming cell of a virtual circuit is evaluated before S"the next cell arrives, with the result that the counter FFB of the virtual circuit remains idle.
A manager device (not shown) can take note from time to time of the state of the counters of the table FCVF. If any counter is idle, this device may conclude that the throughput of the virtual circuit is below the 25 minimal throughput associated with the virtual circuit in fee the form of the speed indicator indvl.
For a virtual circuit supplying a higher throughput, the counter FFB quits its idle condition. If no other speed indicator is used, the condition of the counter FFB merely expresses (as a number of cells) the excessive throughput of the virtual circuit relative to a throughput defined by the speed indicator indvl. The capacity of the counter characterises the extent of the tolerance in this respect. If this is exceeded, an incoming cell finds the counter FFB at its extreme 'U -i position. This causes the signal exc to be supplied to characterise this latter cel. as being a supernumerary cell.
The use of multiple speed indicators as a function of the observed throughput of the virtual circuit, for example as a function of the range of states reached by the counter FFB of this virtual circuit, makes it possible to evaluate the crossing of several throughput thresholds rather than one. The number of remaining states of the counter being lower at each new throughput threshold crossed, the extent to which exceeding this threshold is allowed, expressed as a number of cells, is lower each time, which amounts to allocating to the virtual circuit "throughput-excess" pairs expressing the oeoei Sb 15 fact that the virtual circuit is allowed to supply increasing throughputs, each with a tolerance lower than boo.*: its predecessors. The reading of the counter by the manager device always amounts to an evaluation of the S"throughput of the virtual circuit above the previously mentioned minimal threshold, but requires interpretation according to the speed indicators for this virtual circuit which condition the changing state of the counter.
The addition of count indicators CPT1, CPT2, etc 25 allows the persistence of the virtual circuit throughput at a give level to be included in the throughput evaluation.
An alternative way of evaluating the throughput will now be described. It will be remembered that immediately a cell arrives before the previous cell has had the evaluation processing carried out the second cell is simply counted. When the processing required by the first cell is completed, the presence of a second cell in the count held by the counter FFB causes the virtual circuit to be written into a queue of a future cell tinime determined from the current cell time and a speed indicator specific to the virtual circuit. The second cell therefore gives rise to evaluation processing with a particular minimal spacing relative to the former. The same will apply to subsequent cells, if necessary, until the processing originally described is reverted to. Note that it would be a simple manner to impart to the processing operations for the received cells a particular mean spacing rather than a minimal spacing. It is sufficient to determine the cell time with which a virtual circuit is associated for the processing of a subsequent cell, at the time of processing the current cell, not from an expression such as ntc+indvl or ntc+indvl2, as explained above, in which ntc designates the current cell time, but using an expression such as NTC(i+l) NTCi+indvl or NTCi+indv2, in which NTCi is the Scell time to which the virtual circuit was previously assigned. To this end it is sufficient to hold the information NTCi in an additional table similar to the table FCVF and to read it when calculating NTC(i+l). In this way the consecutive cells of the same virtual circuit will be assigned cell times regularly spaced by indvl or indv2 and will therefore be processed with a real spacing based on average on a regular spacing and affected only by irregularities of the cell time queues.
Of course, the above expression NTC(i+l) is applicable only if it supplies a value designating a cell time after the current cell time ntc. For this reason means may be provided for correcting the value NTC(i+l) so that this is so in all cases.
The receive logic LR and the control device MC are essentially logic type data processing devices. There is no need to describe them in detail. In the current state of the art their implementation will be evident to those skilled in this art; it will be based on the use of programmed processors offering performance matched to the available times for carrying out the stated operations, allowing for the throughput of the multiplex links.
According to requirements in terms of performance, a greater or lesser number of processors may be provided, sharing the described operations between them. Also, a device of this kind is feasible operating to the benefit of multiple incoming channels and multiple outgoing channels. Consideration may even be given to associating it with or incorporating it in an asynchronous timedivision multiplex channel switch.
Similarly, no mention has been made of the initialisation operations which are obviously necessary and whose implementation is part of the prior art in this field.
Generally speaking, it is obvious that the *se*: foregoing description have been given by way of nonlimiting example pnly and that numerous variations see**: t 3;reon are feasible without departing from the scope of the invention.
*oo
U
fr f y
T
t ;P<7 M \s

Claims (13)

1. A device for evaluation the throughput of virtual circuits carried by an asynchronous time-division multiplex transmission channel carrying cells each including a header containing a destination indicator forming a virtual circuit identifier, said device comprising: receive means for receiving incoming cells and providing a virtual circuit identifier identifying the virtual circuit to which the cell belongs; clock means for defining consecutively numbered cell times corresponding to successive time intervals during S. which incoming cells are received on the input asynchronous time-division multiplex transmission channel; and a counter for counting the incoming cells associated .with each virtual circuit, said counter being incremented for each incoming cell of the associated virtual circuit and being periodically decremented; and control means for processing each virtual circuit by controlling the counter associated with each virtual ft** circuit and evaluating the throughput of each virtual circuit on the basis of the content of the associated counter, said control means being responsive to said cell 25 identifier and said clock means for evaluating said throughput, said control means; maintaining a cell time queue for each said cell time, (ii) assigning each virtual circuit, whose counter is not idle, to a cell time by writing the virtual circuit identifier identifying said each virtual circuit into a corresponding cell time queue, so that each cell time queue comprises cell identifiers identifying virtual circuits associated with said each cell time queue, and (iii) upon the arrival of each cell time, identiflying a virtual circuit to be processed from said cell time queue and, decrementing the counter associated with Ssaid virtual circuit to be processed. 19 0 0~ b B S. S S S S. S S
2. A virtual circuit throughput evaluation device according to claim 1, wherein said control means maintains a processing queue containing said virtual circuit identifiers representing virtual circuits awaiting processing, and in each cell time transfers the content of the cell time queue associated with said each cell time into said processing queue, said control means decrementing the counter associated with each virtual circuit in accordance with the cell identifiers in the processing queue.
3. A virtual circuit throughput evaluation device according to claim 2, wherein after a given counter associated with a given virtual circuit is decremented and if said given counter has not reached an idle state indicating an idle condition of said given virtual circuit, said control means determines a speed indicator for said given virtual circuit representing a speed at which said given counter is to be decremented and writes the virtual circuit identifier identifying said given 20 virtual circuit into a cell time queue which is selected in accordance with said speed indicator.
4. A virtual circuit throughput evaluation device according to claim 3, wherein said speed indicator is determined in accordance with evaluated throughput of said 25 given virtual circuit.
A virtual circuit throughput evaluation device according to claim 3, wherein when a given counter associated with a given virtual circuit is in an idle state and when an incoming cell associated with said given virtual circuit is received, said control means determines a speed indicator for said given virtual circuit representing a speed at which said given counter is to be decremented and writes the cell identifier identifying said given virtual circuit into a cell time queue which is selected in accordance with said speed indicator.
6. A virtual circuit throughput evaluation device according to claim 3, wherein said speed indicator is determined in accordance with evaluated throughput of said 39 given virtual circuit. 20 a-- I7 4
7. A vu' tual circuit throughput evaluation device according to claim 4, wherein said evaluated throughput corresponds to the content of said given counter.
8. A virtual circuit throughput evaluation device according to claim 6, wherein said evaluated throughput corresponds to the content of said given counter.
9. A virtual content throughput evaluation device according to claim 7, wherein said control means maintains a count indicator for each virtual circuit and increments said count indicator for said given virtual circuit when said given counter is decremented if a value in said given counter is wi-hin a predetermined range, and decrements said count inu-iator for said given virtual circuit when said given counter is decremented if a value in said given 15 counter is not below said predetermined range.
10. A virtual circuit throughput evaluation device according to claim 9, wherein said control means determines a speed indicator corresponding to a reduction in the speed at which said given counter is to be decremented if said count indicator reaches a predetermined value.
11. A virtual circuit throughput evaluation device according to claim 3, wherein when said given counter is decremented and if this counter has not reached said idle S. 25 state, said control means writes the identifier of said given virtual circuit into a cell time queue selected on the basis of the cell time currently defined by said clock means.
12. A virtual circuit throughput evaluation device according to claim 3, wherein when said given counter is decremented and if this counter has not reached said idle state, said control means writes the identifier of said given virtual circuit into a cell time queue selected on the basis of the cell time to which said given virtual circuit has previously been assigned.
13. A virtual circuit throughput evaluation device according to claim 9, wherein said control means includes means for detecting when said given counter has reached a 1 predetermined value and for providing a signal indicating 21 that the throughput of said given virtual circuit is excessive. DATEDt 22 December, 1992 PHILLIPS ORMONDE FITZPATRICK Attorneys for: ALCATEL N.*V. esosee 0 00 0 0 0000 0 000060 *0 00 000 00 4~0 00 0 0s 0 0 00 **00 00 09 0 0S0 0 350 09 22
AU17161/92A 1989-10-12 1992-05-26 Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel Ceased AU636097B2 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
FR8913341A FR2653284B1 (en) 1989-10-12 1989-10-12 DEVICE FOR CONTROLLING FLOW RATE OF VIRTUAL CIRCUITS EMPLOYING AN ASYNCHRONOUS TIMED MULTIPLEXED TRANSMISSION CHANNEL.
FR8913341 1989-10-12
FR8913342 1989-10-12
FR8913342A FR2653285B1 (en) 1989-10-12 1989-10-12 DEVICE FOR EVALUATING THE FLOW RATE OF VIRTUAL CIRCUITS EMPLOYING AN ASYNCHRONOUS TIME MULTIPLEXED TRANSMISSION CHANNEL.

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
AU63975/90A Division AU625628B2 (en) 1989-10-12 1990-10-10 Device for regulating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel

Publications (2)

Publication Number Publication Date
AU1716192A AU1716192A (en) 1992-07-30
AU636097B2 true AU636097B2 (en) 1993-04-08

Family

ID=26227595

Family Applications (2)

Application Number Title Priority Date Filing Date
AU63975/90A Ceased AU625628B2 (en) 1989-10-12 1990-10-10 Device for regulating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel
AU17161/92A Ceased AU636097B2 (en) 1989-10-12 1992-05-26 Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel

Family Applications Before (1)

Application Number Title Priority Date Filing Date
AU63975/90A Ceased AU625628B2 (en) 1989-10-12 1990-10-10 Device for regulating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel

Country Status (6)

Country Link
JP (1) JP2862659B2 (en)
KR (1) KR0168422B1 (en)
CN (1) CN1029446C (en)
AU (2) AU625628B2 (en)
MX (1) MX171698B (en)
RU (1) RU2098920C1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2657482B1 (en) * 1990-01-19 1993-12-31 Boyer Pierre METHOD AND SYSTEM FOR SMOOTHING AND CONTROLLING ASYNCHRONOUS TIME COMMUNICATION RATES.
JP3947424B2 (en) * 2002-05-02 2007-07-18 株式会社エヌ・ティ・ティ・ドコモ Packet transmission control device, mobile node, control node, packet communication method, and packet communication system
GB0211173D0 (en) 2002-05-16 2002-06-26 Zarlink Semiconductor Inc Virtual counter for data rate conversion
KR101676857B1 (en) * 2015-12-18 2016-11-17 (주)세라테크 Apparatus for foot bath opening and closing cover

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4896316A (en) * 1987-05-26 1990-01-23 L'etat Francais, Represente Par Le Ministre Des Ptt Centre National D'etudes Des Telecommunications (Cnet) Method and system of control of flow of data packets
US4993024A (en) * 1987-05-26 1991-02-12 L'etat Francais Represente Par Le Ministre Des Ptt Centre National D'etudes Des Telecommunications 5Cnet System and process for controlling the flow of either data packets or channel signals in an asynchronous time multiplexer
US5007048A (en) * 1987-09-30 1991-04-09 U.S. Philips Corporation Circuit arrangement for avoiding overload in a wideband switching system

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4475192A (en) * 1982-02-16 1984-10-02 At&T Bell Laboratories Data packet flow control scheme for switching networks
US4583219A (en) * 1984-07-16 1986-04-15 At&T Bell Laboratories Trunk for packet switching
US4630261A (en) * 1984-07-30 1986-12-16 International Business Machines Corp. Integrated buffer management and signaling technique

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4896316A (en) * 1987-05-26 1990-01-23 L'etat Francais, Represente Par Le Ministre Des Ptt Centre National D'etudes Des Telecommunications (Cnet) Method and system of control of flow of data packets
US4993024A (en) * 1987-05-26 1991-02-12 L'etat Francais Represente Par Le Ministre Des Ptt Centre National D'etudes Des Telecommunications 5Cnet System and process for controlling the flow of either data packets or channel signals in an asynchronous time multiplexer
US5007048A (en) * 1987-09-30 1991-04-09 U.S. Philips Corporation Circuit arrangement for avoiding overload in a wideband switching system

Also Published As

Publication number Publication date
AU1716192A (en) 1992-07-30
JPH03150944A (en) 1991-06-27
AU625628B2 (en) 1992-07-16
CN1029446C (en) 1995-08-02
MX171698B (en) 1993-11-10
KR0168422B1 (en) 1999-02-01
AU6397590A (en) 1991-04-18
JP2862659B2 (en) 1999-03-03
CN1050960A (en) 1991-04-24
RU2098920C1 (en) 1997-12-10
KR910008997A (en) 1991-05-31

Similar Documents

Publication Publication Date Title
JP3575628B2 (en) Method and apparatus for temporarily storing data packets and switching apparatus having such an apparatus
US7619969B2 (en) Hardware self-sorting scheduling queue
US5996019A (en) Network link access scheduling using a plurality of prioritized lists containing queue identifiers
US5987507A (en) Multi-port communication network device including common buffer memory with threshold control of port packet counters
US6052375A (en) High speed internetworking traffic scaler and shaper
US6343066B2 (en) Non-consecutive data readout scheduler
US5128924A (en) Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transsmision channel
US20030016686A1 (en) Traffic manager for network switch port
US20100110889A1 (en) Policing device
US6661803B1 (en) Network switch including bandwidth controller
JPH0851445A (en) Method and apparatus for scheduling transmission of cell in band guaranteed virtual channel
US5189672A (en) Device for regulating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel
CA2060432C (en) Method for monitoring and smoothing data streams that are transmitted asynchronously
US6594270B1 (en) Ageing of data packets using queue pointers
US6195699B1 (en) Real-time scheduler method and apparatus
EP1638273B1 (en) Scheduling using quantum and deficit values
AU636097B2 (en) Device for evaluating the throughput of virtual circuits on an asynchronous time-division multiplex transmission channel
KR20030001452A (en) A method and an arrangement for managing packet queues in switches
EP0812123A2 (en) Transfer rate controller and method of operation
US7710996B1 (en) Programmable systems and methods for weighted round robin arbitration
KR960014421B1 (en) Priority control method of atm switch
US6674716B1 (en) Cell compliance decision method and apparatus
EP0817523A2 (en) Data transmission rate control using a transmission control scheme suitable for subbands forming an entire band
CN113726493B (en) Cell scheduling method and device
JPH1141241A (en) Atm switch and cell output priority control method therefor

Legal Events

Date Code Title Description
MK14 Patent ceased section 143(a) (annual fees not paid) or expired