WO2023038361A1 - Circuit de charge comprenant un convertisseur à trois niveaux à double phase, et dispositif électronique - Google Patents

Circuit de charge comprenant un convertisseur à trois niveaux à double phase, et dispositif électronique Download PDF

Info

Publication number
WO2023038361A1
WO2023038361A1 PCT/KR2022/013012 KR2022013012W WO2023038361A1 WO 2023038361 A1 WO2023038361 A1 WO 2023038361A1 KR 2022013012 W KR2022013012 W KR 2022013012W WO 2023038361 A1 WO2023038361 A1 WO 2023038361A1
Authority
WO
WIPO (PCT)
Prior art keywords
switching element
phase
driving signal
switching
voltage
Prior art date
Application number
PCT/KR2022/013012
Other languages
English (en)
Korean (ko)
Inventor
최항석
Original Assignee
삼성전자 주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 삼성전자 주식회사 filed Critical 삼성전자 주식회사
Publication of WO2023038361A1 publication Critical patent/WO2023038361A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E60/00Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
    • Y02E60/10Energy storage using batteries

Definitions

  • One embodiment of the present disclosure relates to a charging circuit and an electronic device including a dual phase 3-level converter.
  • a charging circuitry of an electronic device is designed to include a three-level converter replacing a two-level converter.
  • a 3-level converter uses the same ripple current (ripple current) as a 2-level converter using a large-capacity inductor, even though a relatively small inductor is used compared to a general 2-level converter. current) can be maintained. Therefore, the 3-level converter has the advantage of obtaining high power conversion efficiency by reducing the resistance of the inductor through the reduction of the inductor capacity, and is applied to a charging circuit of an electronic device.
  • a charging circuit used in an electronic device may control duty cycles of a plurality of switching elements (or switches) (eg, MOSFETs) (eg, Q1, Q2, Q3, and Q4) of a 3-level converter.
  • a flying capacitor may be connected to a plurality of switches of the 3-level converter. The flying capacitor connected to the plurality of switches of the 3-level converter may reduce the ripple of the output current by reducing the voltage input to the 3-level converter by half.
  • an interleaving technique in which two 3-level converters are connected in parallel and controlled by placing a phase difference (eg, a 180° phase difference) in a switching operation between the two converters.
  • a phase difference eg, a 180° phase difference
  • it can be operated as a dual converter by integrating the inductor of the converters connected in parallel and configuring only the power stages in parallel.
  • the charging circuit needs to control a plurality of switching elements by sensing the voltage of each flying capacitor in order to balance the voltage of the flying capacitor of the 3-level converter connected in parallel, a PWM (pulse width modulation) circuit and There is a problem that the compensation circuit becomes complicated.
  • An embodiment of the present disclosure in a charging circuit and electronic device including a dual phase 3-level converter, voltage balancing of a flying capacitor is performed only by changing a signal input to a switching device without using a compensation circuit for controlling the voltage of the flying capacitor A control method and device are disclosed.
  • An embodiment of the present disclosure relates to a method and apparatus for controlling voltage balancing of a flying capacitor only by changing a signal input to a switching element without sensing the voltage of the flying capacitor in a charging circuit and electronic device including a dual phase 3-level converter.
  • An embodiment of the present disclosure discloses a method and apparatus for controlling voltage balancing of a flying capacitor without distinction between a buck mode and a booster mode in a charging circuit and electronic device including a dual phase 3-level converter.
  • An electronic device includes a battery; A charging circuit; may be included.
  • the charging circuit of the present disclosure may include two 3-level converters connected in parallel, a switching control circuit, an inductor, and a capacitor.
  • the first 3-level converter includes a first switching circuit including a first plurality of switching elements and a first flying capacitor
  • a second 3-level converter 2 may include a second switching circuit including a plurality of switching elements and a second flying capacitor.
  • the switching control circuit of the present disclosure includes a first driving signal generating circuit for generating a plurality of first driving signals for controlling an operation of the first switching circuit; A phase for generating a phase control signal for controlling the first switching circuit and the second switching circuit to operate out of phase for a first time and in phase for a second time management control unit; and a second driving signal generation circuit generating a plurality of second driving signals for controlling the second switching circuit based on the plurality of first driving signals and the phase control signal.
  • a charging circuit includes two 3-level converters connected in parallel; and a switching control circuit, wherein among the 3-level converters, a first 3-level converter includes a first plurality of switching elements and a first flying capacitor connected in series between an input voltage and a ground. 1 switching circuit, and the second 3-level converter includes a second plurality of switching elements and a second flying capacitor connected in series between the input voltage and ground, and includes a second switching circuit connected in parallel with the first switching circuit.
  • a filter circuit for outputting an output voltage based on the voltages received from the first switching circuit and the second switching circuit, wherein the switching control circuit operates the first switching circuit and the second switching circuit in a first It may be controlled to operate out of phase for a period of time and controlled to operate in phase during a second period of time.
  • the charging circuit and electronic device including the dual-phase 3-level converter according to the present disclosure controls the voltage balancing of the flying capacitor only by changing the signal input to the switching element, so that the control circuit for controlling the flying capacitor voltage is simple. There is a cancellation effect.
  • a charging circuit and an electronic device including a dual-phase 3-level converter according to the present disclosure distinguish between buck mode and boost mode in an application that converts buck operation and boost operation
  • the voltage balancing of the flying capacitor can be controlled without
  • FIG. 1 is a block diagram of an electronic device in a network environment according to an embodiment of the present disclosure.
  • FIG. 2 is a block diagram of an electronic device 101 including a charging circuit according to an embodiment of the present disclosure.
  • FIG. 3 is a diagram illustrating an example circuit configuration of the dual-phase 3-level converter of FIG. 2 according to an embodiment of the present disclosure.
  • FIG. 4 is a diagram showing an example of a circuit configuration of the switching control circuit of FIG. 2 according to an embodiment of the present disclosure.
  • 5A is a timing diagram of driving signals for a plurality of switching elements output from a switching control circuit according to an embodiment of the present disclosure.
  • 5B is a graph illustrating a change in inductor current according to a switching operation of a plurality of switching elements according to an embodiment of the present disclosure.
  • 5C is a graph illustrating a change in inductor voltage according to a switching operation of a plurality of switching elements according to an embodiment of the present disclosure.
  • 5D is a graph illustrating voltage changes of a first flying capacitor and a second flying capacitor according to a switching operation of a plurality of switching elements according to an embodiment of the present disclosure.
  • FIG. 1 is a block diagram of an electronic device 101 in a network environment 100 according to an embodiment of the present disclosure.
  • an electronic device 101 communicates with an electronic device 102 through a first network 198 (eg, a short-range wireless communication network) or through a second network 199. It may communicate with at least one of the electronic device 104 or the server 108 through (eg, a long-distance wireless communication network). According to one embodiment, the electronic device 101 may communicate with the electronic device 104 through the server 108 .
  • the electronic device 101 includes a processor 120, a memory 130, an input module 150, an audio output module 155, a display module 160, an audio module 170, a sensor module ( 176), interface 177, connection terminal 178, haptic module 179, camera module 180, power management module 188, battery 189, communication module 190, subscriber identification module 196 , or the antenna module 197 may be included.
  • at least one of these components eg, the connection terminal 178) may be omitted or one or more other components may be added.
  • some of these components eg, sensor module 176, camera module 180, or antenna module 197) are integrated into a single component (eg, display module 160). It can be.
  • the processor 120 for example, executes software (eg, the program 140) to cause at least one other component (eg, hardware or software component) of the electronic device 101 connected to the processor 120. It can control and perform various data processing or calculations. According to one embodiment, as at least part of data processing or operation, the processor 120 transfers instructions or data received from other components (e.g., sensor module 176 or communication module 190) to volatile memory 132. , processing commands or data stored in the volatile memory 132 , and storing resultant data in the non-volatile memory 134 .
  • software eg, the program 140
  • the processor 120 transfers instructions or data received from other components (e.g., sensor module 176 or communication module 190) to volatile memory 132. , processing commands or data stored in the volatile memory 132 , and storing resultant data in the non-volatile memory 134 .
  • the processor 120 may include a main processor 121 (eg, a central processing unit or processor) or a co-processor 123 (eg, a graphics processing unit, a neural network processing unit (NPU) that may operate independently of or together with the main processor 121). : neural processing unit), image signal processor, sensor hub processor, or communication processor).
  • a main processor 121 eg, a central processing unit or processor
  • a co-processor 123 eg, a graphics processing unit, a neural network processing unit (NPU) that may operate independently of or together with the main processor 121). : neural processing unit), image signal processor, sensor hub processor, or communication processor.
  • the auxiliary processor 123 may use less power than the main processor 121 or be set to be specialized for a designated function.
  • the secondary processor 123 may be implemented separately from or as part of the main processor 121 .
  • the secondary processor 123 may, for example, take the place of the main processor 121 while the main processor 121 is in an inactive (eg, sleep) state, or the main processor 121 is active (eg, running an application). ) state, together with the main processor 121, at least one of the components of the electronic device 101 (eg, the display module 160, the sensor module 176, or the communication module 190) It is possible to control at least some of the related functions or states.
  • the auxiliary processor 123 eg, image signal processor or communication processor
  • the auxiliary processor 123 may include a hardware structure specialized for processing an artificial intelligence model.
  • AI models can be created through machine learning. Such learning may be performed, for example, in the electronic device 101 itself where the artificial intelligence model is performed, or may be performed through a separate server (eg, the server 108).
  • the learning algorithm may include, for example, supervised learning, unsupervised learning, semi-supervised learning or reinforcement learning, but in the above example Not limited.
  • the artificial intelligence model may include a plurality of artificial neural network layers.
  • Artificial neural networks include deep neural networks (DNNs), convolutional neural networks (CNNs), recurrent neural networks (RNNs), restricted boltzmann machines (RBMs), deep belief networks (DBNs), bidirectional recurrent deep neural networks (BRDNNs), It may be one of deep Q-networks or a combination of two or more of the foregoing, but is not limited to the foregoing examples.
  • the artificial intelligence model may include, in addition or alternatively, software structures in addition to hardware structures.
  • the memory 130 may store various data used by at least one component (eg, the processor 120 or the sensor module 176) of the electronic device 101 .
  • the data may include, for example, input data or output data for software (eg, program 140) and commands related thereto.
  • the memory 130 may include volatile memory 132 or non-volatile memory 134 .
  • the program 140 may be stored as software in the memory 130 and may include, for example, an operating system 142 , middleware 144 , or an application 146 .
  • the input module 150 may receive a command or data to be used by a component (eg, the processor 120) of the electronic device 101 from the outside of the electronic device 101 (eg, a user).
  • the input module 150 may include, for example, a microphone, a mouse, a keyboard, a key (eg, a button), or a digital pen (eg, a stylus pen).
  • the sound output module 155 may output sound signals to the outside of the electronic device 101 .
  • the sound output module 155 may include, for example, a speaker or a receiver.
  • the speaker can be used for general purposes such as multimedia playback or recording playback.
  • a receiver may be used to receive an incoming call. According to one embodiment, the receiver may be implemented separately from the speaker or as part of it.
  • the display module 160 may visually provide information to the outside of the electronic device 101 (eg, a user).
  • the display module 160 may include, for example, a display, a hologram device, or a projector and a control circuit for controlling the device.
  • the display module 160 may include a touch sensor set to detect a touch or a pressure sensor set to measure the intensity of force generated by the touch.
  • the audio module 170 may convert sound into an electrical signal or vice versa. According to one embodiment, the audio module 170 acquires sound through the input module 150, the sound output module 155, or an external electronic device connected directly or wirelessly to the electronic device 101 (eg: Sound may be output through the electronic device 102 (eg, a speaker or a headphone).
  • the audio module 170 acquires sound through the input module 150, the sound output module 155, or an external electronic device connected directly or wirelessly to the electronic device 101 (eg: Sound may be output through the electronic device 102 (eg, a speaker or a headphone).
  • the sensor module 176 detects an operating state (eg, power or temperature) of the electronic device 101 or an external environmental state (eg, a user state), and generates an electrical signal or data value corresponding to the detected state. can do.
  • the sensor module 176 may include, for example, a gesture sensor, a gyro sensor, an air pressure sensor, a magnetic sensor, an acceleration sensor, a grip sensor, a proximity sensor, a color sensor, an IR (infrared) sensor, a bio sensor, It may include a temperature sensor, humidity sensor, or light sensor.
  • the interface 177 may support one or more designated protocols that may be used to directly or wirelessly connect the electronic device 101 to an external electronic device (eg, the electronic device 102).
  • the interface 177 may include, for example, a high definition multimedia interface (HDMI), a universal serial bus (USB) interface, an SD card interface, or an audio interface.
  • HDMI high definition multimedia interface
  • USB universal serial bus
  • SD card interface Secure Digital Card interface
  • audio interface audio interface
  • connection terminal 178 may include a connector through which the electronic device 101 may be physically connected to an external electronic device (eg, the electronic device 102).
  • the connection terminal 178 may include, for example, an HDMI connector, a USB connector, an SD card connector, or an audio connector (eg, a headphone connector).
  • the haptic module 179 may convert electrical signals into mechanical stimuli (eg, vibration or motion) or electrical stimuli that a user may perceive through tactile or kinesthetic senses.
  • the haptic module 179 may include, for example, a motor, a piezoelectric element, or an electrical stimulation device.
  • the camera module 180 may capture still images and moving images. According to one embodiment, the camera module 180 may include one or more lenses, image sensors, image signal processors, or flashes.
  • the power management module 188 may manage power supplied to the electronic device 101 .
  • the power management module 188 may be implemented as at least part of a power management integrated circuit (PMIC), for example.
  • PMIC power management integrated circuit
  • the battery 189 may supply power to at least one component of the electronic device 101 .
  • the battery 189 may include, for example, a non-rechargeable primary cell, a rechargeable secondary cell, or a fuel cell.
  • the communication module 190 is a direct (eg, wired) communication channel or a wireless communication channel between the electronic device 101 and an external electronic device (eg, the electronic device 102, the electronic device 104, or the server 108). Establishment and communication through the established communication channel may be supported.
  • the communication module 190 may include one or more communication processors that operate independently of the processor 120 (eg, an application processor) and support direct (eg, wired) communication or wireless communication.
  • the communication module 190 is a wireless communication module 192 (eg, a cellular communication module, a short-range wireless communication module, or a global navigation satellite system (GNSS) communication module) or a wired communication module 194 (eg, : a local area network (LAN) communication module or a power line communication module).
  • a wireless communication module 192 eg, a cellular communication module, a short-range wireless communication module, or a global navigation satellite system (GNSS) communication module
  • GNSS global navigation satellite system
  • wired communication module 194 eg, : a local area network (LAN) communication module or a power line communication module.
  • a corresponding communication module is a first network 198 (eg, a short-range communication network such as Bluetooth, wireless fidelity (WiFi) direct, or infrared data association (IrDA)) or a second network 199 (eg, legacy It may communicate with the external electronic device 104 through a cellular network, a 5G network, a next-generation communication network, the Internet, or a telecommunications network such as a computer network (eg, a LAN or a WAN).
  • a telecommunications network such as a computer network (eg, a LAN or a WAN).
  • These various types of communication modules may be integrated as one component (eg, a single chip) or implemented as a plurality of separate components (eg, multiple chips).
  • the wireless communication module 192 uses subscriber information (eg, International Mobile Subscriber Identifier (IMSI)) stored in the subscriber identification module 196 within a communication network such as the first network 198 or the second network 199.
  • subscriber information eg, International Mobile Subscriber Identifier (IMSI)
  • IMSI International Mobile Subscriber Identifier
  • the electronic device 101 may be identified or authenticated.
  • the wireless communication module 192 may support a 5G network after a 4G network and a next-generation communication technology, for example, NR access technology (new radio access technology).
  • NR access technologies include high-speed transmission of high-capacity data (enhanced mobile broadband (eMBB)), minimization of terminal power and access of multiple terminals (massive machine type communications (mMTC)), or high reliability and low latency (ultra-reliable and low latency (URLLC)).
  • eMBB enhanced mobile broadband
  • mMTC massive machine type communications
  • URLLC ultra-reliable and low latency
  • -latency communications can be supported.
  • the wireless communication module 192 may support a high frequency band (eg, mmWave band) to achieve a high data rate, for example.
  • the wireless communication module 192 uses various technologies for securing performance in a high frequency band, such as beamforming, massive multiple-input and multiple-output (MIMO), and full-dimensional multiplexing. Technologies such as input/output (FD-MIMO: full dimensional MIMO), array antenna, analog beam-forming, or large scale antenna may be supported.
  • the wireless communication module 192 may support various requirements defined for the electronic device 101, an external electronic device (eg, the electronic device 104), or a network system (eg, the second network 199).
  • the wireless communication module 192 is a peak data rate for eMBB realization (eg, 20 Gbps or more), a loss coverage for mMTC realization (eg, 164 dB or less), or a U-plane latency for URLLC realization (eg, Example: downlink (DL) and uplink (UL) each of 0.5 ms or less, or round trip 1 ms or less) may be supported.
  • eMBB peak data rate for eMBB realization
  • a loss coverage for mMTC realization eg, 164 dB or less
  • U-plane latency for URLLC realization eg, Example: downlink (DL) and uplink (UL) each of 0.5 ms or less, or round trip 1 ms or less
  • the antenna module 197 may transmit or receive signals or power to the outside (eg, an external electronic device).
  • the antenna module 197 may include an antenna including a radiator formed of a conductor or a conductive pattern formed on a substrate (eg, PCB).
  • the antenna module 197 may include a plurality of antennas (eg, an array antenna). In this case, at least one antenna suitable for a communication method used in a communication network such as the first network 198 or the second network 199 is selected from the plurality of antennas by the communication module 190, for example. can be chosen A signal or power may be transmitted or received between the communication module 190 and an external electronic device through the selected at least one antenna.
  • other components eg, a radio frequency integrated circuit (RFIC) may be additionally formed as a part of the antenna module 197 in addition to the radiator.
  • RFIC radio frequency integrated circuit
  • the antenna module 197 may form a mmWave antenna module.
  • the mmWave antenna module includes a printed circuit board, an RFIC disposed on or adjacent to a first surface (eg, a lower surface) of the printed circuit board and capable of supporting a designated high frequency band (eg, mmWave band); and a plurality of antennas (eg, array antennas) disposed on or adjacent to a second surface (eg, a top surface or a side surface) of the printed circuit board and capable of transmitting or receiving signals of the designated high frequency band. can do.
  • peripheral devices eg, a bus, general purpose input and output (GPIO), serial peripheral interface (SPI), or mobile industry processor interface (MIPI)
  • signal e.g. commands or data
  • commands or data may be transmitted or received between the electronic device 101 and the external electronic device 104 through the server 108 connected to the second network 199 .
  • Each of the external electronic devices 102 or 104 may be the same as or different from the electronic device 101 .
  • all or part of operations executed in the electronic device 101 may be executed in one or more external electronic devices among the external electronic devices 102 , 104 , or 108 .
  • the electronic device 101 when the electronic device 101 needs to perform a certain function or service automatically or in response to a request from a user or another device, the electronic device 101 instead of executing the function or service by itself.
  • one or more external electronic devices may be requested to perform the function or at least part of the service.
  • One or more external electronic devices receiving the request may execute at least a part of the requested function or service or an additional function or service related to the request, and deliver the execution result to the electronic device 101 .
  • the electronic device 101 may provide the result as at least part of a response to the request as it is or additionally processed.
  • cloud computing distributed computing, mobile edge computing (MEC), or client-server computing technology may be used.
  • the electronic device 101 may provide an ultra-low latency service using, for example, distributed computing or mobile edge computing.
  • the external electronic device 104 may include an internet of things (IoT) device.
  • Server 108 may be an intelligent server using machine learning and/or neural networks. According to one embodiment, the external electronic device 104 or server 108 may be included in the second network 199 .
  • the electronic device 101 may be applied to intelligent services (eg, smart home, smart city, smart car, or health care) based on 5G communication technology and IoT-related technology.
  • FIG. 2 is a block diagram of an electronic device 101 including a charging circuit 200 according to an embodiment of the present disclosure.
  • FIG. 2 may show an example of a configuration related to supporting a charging operation in the electronic device 101 and the external device 201 .
  • the electronic device 101 and the external device 201 may include all or at least some of the components of the electronic device 101 as described in the description with reference to FIG. 1 .
  • the electronic device 101 may be an electronic device capable of simultaneously supporting an input for internal charging and an output for external charging.
  • the electronic device 101 may be, for example, a device capable of a bidirectional charging operation.
  • the electronic device 101 may include, for example, a smart phone, a tablet PC, a TV, and/or a laptop computer capable of bidirectional charging.
  • the electronic device 101 according to an embodiment of the present disclosure is not limited to the above-described devices, and the electronic device 101 may be various types of devices including a battery 189 and capable of a bi-directional charging operation.
  • the electronic device 101 when the external device 201 is an on-the-go (OTG) device, the electronic device 101 supplies power from the battery 189 of the electronic device 101 to the external device 201 to externally
  • the device 201 may be charged, or the battery 189 of the electronic device 101 may be charged by receiving power from the external device 201 when the external device 201 is a universal serial bus (USB) charger.
  • the electronic device 101 wirelessly receives power from the external device 201 to charge the battery 189 of the electronic device 101, or wirelessly transmits power to the external device 201 Charging of the external device 201 may be supported.
  • the electronic device 101 is connected to the external device 201 and performs a charging operation with the external device 201 according to a wireless charging mode (eg, a wireless power transmission mode or a wireless power reception mode).
  • Wireless power may be transmitted or received with another external device (not shown).
  • Other external devices may include all or at least some of the components of the electronic device 101 as described in the description with reference to FIG. 1 .
  • the other external device may be the same device as the external device 201, and has a feature of transmitting/receiving power with the external device 201 of the electronic device 101 in a wireless charging mode during a charging operation. It may be a device for explanation.
  • the external device 201 is a device (eg, OTG device) capable of wired connection (eg, USB OTG connection) to the electronic device 101, and can exchange data with the electronic device 101 through direct communication.
  • OTG device e.g, OTG device
  • a battery (not shown) inside the external device 201 may be charged based on a voltage supplied from the electronic device 101.
  • the external device 201 may include, for example, a wearable device such as a watch (eg, smart watch), an earphone, a headset, and/or glasses (eg, AR glasses). .
  • the external device 201 may include various types of devices such as smart phones, tablet PCs, TVs, and/or charging pads.
  • the external device 201 is a USB charger (eg, a travel adapter (TA) that provides power through direct communication to the electronic device 101 through a wired connection (eg, USB connection). )) may be included.
  • a USB charger eg, a travel adapter (TA) that provides power through direct communication to the electronic device 101 through a wired connection (eg, USB connection).
  • TA travel adapter
  • the external device 201 wirelessly transmits power to the electronic device 101 to support wireless charging of the electronic device 101, or wirelessly receives power from the electronic device 101 to the external device ( 201) may include a device supporting charging of a battery (not shown).
  • the external device 201 is not limited to the above devices, and the external device 201 may be various types of devices capable of transmitting and/or receiving wireless power.
  • the electronic device 101 may include a processor 120 , a memory 130 , a battery 189 and/or a charging circuit 200 .
  • the processor 120 may control a signal transmitted from the switching control circuit 220 to the dual phase 3-level converter 210 .
  • the switching control circuit 220 performs an interleaving operation or reverse phase (or out-of-phase) operation of the first switching circuit 211 and the second switching circuit 212 for a first time in one cycle of the phase control signal.
  • a phase control signal may be generated so that an out-of-phase operation is performed and an in-phase operation is performed during the second time period.
  • the processor 120 may set a duty cycle of the phase control signal generated by the switching control circuit 220 .
  • the processor 120 may set the duty cycle of the phase control signal ( duty cycle) can be set.
  • a duty cycle of the phase control signal may be 75%.
  • the processor 120 supplies power to the battery 189 of the electronic device 101 when the external device 201 is an OTG device when the electronic device 101 is connected to the external device 201. to charge the external device 201, or, if the external device 201 is a USB charger, receive power from the external device 201 to charge the battery 189 of the electronic device 101. .
  • the processor 120 may control data communication (eg, transmission/reception of audio data) with the external device 201 when the external device 201 is an OTG device. According to an embodiment, the processor 120 wirelessly receives power from the external device 201 to charge the battery 189 of the electronic device 101 or wirelessly transmits power to the external device 201 It can be controlled to support charging of the external device 201 .
  • data communication eg, transmission/reception of audio data
  • the processor 120 wirelessly receives power from the external device 201 to charge the battery 189 of the electronic device 101 or wirelessly transmits power to the external device 201 It can be controlled to support charging of the external device 201 .
  • the processor 120 is connected to the external device 201 and performs a charging operation with the external device 201, depending on a wireless charging mode (eg, a wireless power transmission mode or a wireless power reception mode). It may be controlled to transmit or receive wireless power with an external device (not shown).
  • a wireless charging mode eg, a wireless power transmission mode or a wireless power reception mode. It may be controlled to transmit or receive wireless power with an external device (not shown).
  • the memory 130 may store various data related to a charging operation of the electronic device 101 .
  • various data may store duty cycle setting data of a phase control signal.
  • the battery 189 may supply power to at least one component of the electronic device 101 .
  • the battery 189 may be charged by receiving at least a portion of the power received from the external device 201 based on the charging circuit 200 .
  • the battery 189 may supply power to the external device 201 wired and/or wirelessly based on the charging circuit 200 .
  • the battery 189 may include a battery protection circuit (eg, protection circuit module (PCM)).
  • PCM protection circuit module
  • the battery protection circuit may perform various functions (eg, a pre-blocking function) to prevent deterioration or burnout of the battery 189 .
  • the battery protection circuit may additionally or alternatively be configured as at least part of a battery management system (BMS) for performing cell balancing, measuring capacity of a battery, measuring the number of charge/discharge times, measuring temperature, or measuring voltage. there is.
  • BMS battery management system
  • the charging circuit 200 may include a dual phase 3-level converter 210 and/or a switching control circuit 220 .
  • the dual phase 3-level converter 210 may include a first switching circuit 211 , a second switching circuit 212 and/or a filter circuit 213 .
  • the dual-phase 3-level converter 210 may refer to a DC/DC converter that changes the voltage of the DC power received and provides DC power having the changed voltage (or driving voltage).
  • the dual phase 3-level converter 210 may perform buck conversion and/or boost conversion.
  • the dual-phase 3-level converter 210 may have a form in which the 3-level converters are connected in parallel and the output voltage is connected through one inductor.
  • the dual phase 3-level converter 210 may be connected to the output voltage through one inductor and may have a power stage connected in parallel.
  • the dual-phase 3-level converter 210 performs an interleaving operation for a first time in one cycle according to the duty cycle of the phase control signal output from the switching control circuit 220 or the phase management control unit 223, , the in-phase operation can be performed for the second time.
  • Each of the first switching circuit 211 and the second switching circuit 212 may be a 3-level converter including a flying capacitor.
  • the flying capacitor may be charged or discharged according to the operation of a plurality of switching elements included in the dual phase 3-level converter 210 . Both ends of the flying capacitor may be connected to the switching element, and the cathode may not be attached to the ground.
  • the flying capacitor may reduce the ripple of the inductor current by reducing the voltage across the inductor included in the filter circuit 213 by maintaining the voltage across the flying capacitor at half (1/2) of the input voltage.
  • a phenomenon in which the voltage at both ends of the flying capacitor cannot be maintained at half of the input voltage may occur due to variations in gate drives included in a plurality of switching elements included in the dual phase 3-level converter 210 .
  • a separate balancing circuit is included to maintain the voltage across the flying capacitor at half of the input voltage, but the charging circuit 200 and the electronic device 101 according to the present disclosure do not include a separate balancing circuit.
  • the charging circuit 200 and the electronic device 101 according to the present disclosure may maintain the voltage across the flying capacitor at half of the input voltage by controlling the switching operation of the dual phase 3-level converter 210 .
  • the dual-phase 3-level converter 210 performs an interleaving operation for a first time during one period and performs an in-phase operation for a second time, , the voltage across the flying capacitor can be kept constant of the input voltage.
  • the filter circuit 213 may output an output voltage by smoothing output signals of the first switching circuit 211 and the second switching circuit 212 .
  • the filter circuit 213 may include an inductor and a capacitor. According to some embodiments, the filter circuit 213 may further include a resistor.
  • the inductor may charge energy according to the switching operation of the dual phase 3-level converter 210 or transfer (energy release) energy to an output terminal while maintaining current inertia.
  • the filter circuit 213 may form an LC filter (eg, a low pass filter (LPF)) using an inductor and a capacitor.
  • LPF low pass filter
  • an inductor and a capacitor may remove high-frequency components seen at an output stage and transmit only DC components to the output stage.
  • the switching control circuit 220 may be, for example, pulse width modulation (PWM).
  • the switching control circuit 220 may include a first driving signal generating circuit 221 , a second driving signal generating circuit 222 and/or a phase management controller 223 .
  • the first driving signal generating circuit 221 may generate a signal for controlling a switching operation of the first switching circuit 211 .
  • the first driving signal generating circuit 221 may generate a control signal by comparing the output voltage of the dual phase 3-level converter 210 with the reference voltage.
  • the first drive signal generation circuit 221 may generate a plurality of first drive signals for controlling the switching operation of the first switching circuit 211 by comparing a triangular wave-shaped voltage swinging at a constant frequency with a control signal.
  • the second driving signal generating circuit 222 may generate a signal for controlling a switching operation of the second switching unit 212 .
  • the second driving signal generation circuit 222 may generate a plurality of second driving signals based on the plurality of first driving signals and the phase control signal.
  • the second plurality of driving signals may be signals having a phase difference from the first plurality of driving signals according to the phase control signal.
  • the second plurality of driving signals may be signals having the same phase as the first plurality of driving signals according to the phase control signal.
  • the phase management controller 223 performs an interleaving operation or reverse phase (or out-of-phase) operation of the first switching circuit 211 and the second switching circuit 212 for a first time in one cycle of the phase control signal.
  • An out-of-phase operation may be performed, and a phase control signal for controlling an in-phase operation to be performed during the second time period may be generated.
  • FIG. 3 is a diagram illustrating an example circuit configuration of the dual-phase 3-level converter 210 of FIG. 2 according to an embodiment of the present disclosure.
  • the dual phase 3-level converter 210 may include a first switching circuit 211 , a second switching circuit 212 and a filter circuit 213 .
  • the first switching circuit 211 is a 3-level converter and may include a plurality of switching elements QA1 , QA2 , QA3 , and QA4 and a first flying capacitor C F1 .
  • the input voltage V IN may be disposed between the first node N1 and the ground.
  • the first switching element QA1 may be disposed between the first node N1 and the second node N2.
  • the second switching element QA2 may be disposed between the second node N2 and the third node N3.
  • the third switching element QA3 may be disposed between the third node N3 and the fourth node N4.
  • the fourth switching element QA4 may be disposed between the fourth node N4 and the ground.
  • the first flying capacitor C F1 may be disposed between the second node N2 and the fourth node N4.
  • the first flying capacitor C F1 is charged or discharged according to a switching operation of the plurality of switching elements QA1 , QA2 , QA3 , and QA4 to form a voltage across both ends of the first flying capacitor C F1 . It can be.
  • the voltage formed across the first flying capacitor C F1 may be 1/2 of the input voltage V IN .
  • the first switching element QA1, the second switching element QA2, the third switching element QA3, and the fourth switching element QA4 may be connected in series between the first node N1 and the ground. there is.
  • each of the first switching element QA1, the second switching element QA2, the third switching element QA3, and the fourth switching element QA4 is a transistor (eg, MOSFET, metal-oxide- A semiconductor field-effect transistor)) can be used.
  • the first plurality of driving signals output from the switching control circuit 220 or the first driving signal generating circuit 221 may be input to respective gate drives of the plurality of switching elements QA1 , QA2 , QA3 , and QA4 .
  • the plurality of switching elements QA1 , QA2 , QA3 , and QA4 are turned on or turned off based on the driving signal input to the gate, respectively, so that the input voltage V IN
  • the output voltage ( VO ) can be generated by changing the voltage level.
  • the second switching circuit 212 is a 3-level converter and may include a plurality of switching elements QB1 , QB2 , QB3 , and QB4 and a second flying capacitor C F2 .
  • the fifth switching element QB1 may be disposed between the first node N1 and the fifth node N5.
  • the sixth switching element QB2 may be disposed between the fifth node N2 and the third node N3.
  • the seventh switching element QB3 may be disposed between the third node N3 and the sixth node N6.
  • the eighth switching element QB4 may be disposed between the sixth node N6 and the ground.
  • the second flying capacitor C F2 may be disposed between the fifth node N5 and the sixth node N6.
  • the second flying capacitor (C F2 ) is charged or discharged according to the switching operation of the plurality of switching elements (QB1, QB2, QB3, QB4) to form a voltage across the second flying capacitor (C F2 ). It can be.
  • the voltage formed across the second flying capacitor C F2 may be 1/2 of the input voltage V IN .
  • the fifth switching element QB1, the sixth switching element QB2, the seventh switching element QB3, and the eighth switching element QB4 may be connected in series between the first node N1 and the ground. there is.
  • the first switching circuit 211 and the second switching circuit 212 may be connected in parallel between the first node N1 and the ground.
  • the filter circuit 213 of the first switching circuit 211 and the second switching circuit 212 may be connected between the third node N3 and the ground.
  • each of the fifth switching element QB1, sixth switching element QB2, seventh switching element QB3, and eighth switching element QB4 is a transistor (eg, MOSFET, metal-oxide- A semiconductor field-effect transistor)) can be used.
  • the plurality of second driving signals output from the switching control circuit 220 or the second driving signal generating circuit 222 may be input to respective gate drives of the plurality of switching elements QB1 , QB2 , QB3 , and QB4 .
  • the plurality of switching elements (QB1, QB2, QB3, QB4) are turned on or turned off based on the driving signal input to the respective gate to change the voltage level of the input voltage (V IN ) to change the output voltage (V O ) can be created.
  • the filter circuit 213 connects the inductor L between the third node N3 and the seventh node N7, and connects the capacitor C O between the seventh node N7 and the ground. can connect A voltage of the seventh node N7 may correspond to an output voltage of the filter circuit 213 .
  • capacitor C O may represent a rectifying capacitor.
  • the voltage (V LX ) across the inductor (L) may be a voltage obtained by subtracting the output voltage ( VO ) from the voltage of the third node (N3).
  • the seventh node N7 or the output voltage Vo may be electrically connected to the battery 189 .
  • FIG. 4 is a diagram showing an example of a circuit configuration of the switching control circuit 220 of FIG. 2 according to an embodiment of the present disclosure.
  • the switching control circuit 220 may include a first driving signal generating circuit 221 , a second driving signal generating circuit 222 and a phase management controller 223 .
  • the first driving signal generating circuit 221 may generate a signal for controlling a switching operation of the first switching circuit 211 .
  • the first driving signal generation circuit 221 may include a first comparator 2211 , a second comparator 2212 , and a third comparator 2213 .
  • the first driving signal generating circuit 221 may further include a filter unit 2214 between the output terminal of the first comparator 2211 and the ground.
  • the first driving signal generating circuit 221 may generate a control signal V cntrl by comparing the output voltage VO with the reference voltage VO_REF .
  • the first comparator 2211 may generate a control signal V cntrl by comparing the output voltage V O with the reference voltage V O_REF .
  • the reference voltage VO_REF may be applied to the inverting terminal (-) of the first comparator 2211 and the output voltage VO may be applied to the non-inverting terminal (+) of the first comparator 2211 .
  • the reference voltage VO_REF may be applied to the non-inverting terminal (+) of the first comparator 2211, and the output voltage VO may be applied to the inverting terminal (-) of the first comparator 2211.
  • the first driving signal generating circuit 221 compares the first voltage V ct1 having a triangular wave shape that swings at a constant frequency with the control signal V cntrl to generate the first switching element QA1. and a driving signal input to the fourth switching element QA4.
  • the driving signal input to the fourth switching element QA4 may be a signal obtained by inverting the driving signal input to the first switching element QA1 through an inverter.
  • a phase difference between a driving signal input to the first switching element QA1 and a driving signal input to the fourth switching element QA4 may be 180°.
  • the second comparator 2212 compares the first voltage (V ct1 ) and the control signal (V cntrl ) to obtain driving signals input to the first switching element (QA1) and the fourth switching element (QA4). can create
  • the first voltage Vct1 may be applied to the inverting terminal (-) of the second comparator 2212 and the control signal V cntrl may be applied to the non-inverting terminal (+) of the second comparator 2212 .
  • the first voltage V ct1 may be applied to the non-inverting terminal (+) of the first comparator 2211 and the control signal V cntrl may be applied to the inverting terminal (-) of the first comparator 2211 .
  • the first driving signal generating circuit 221 compares the second voltage V ct2 having a triangular wave shape voltage swinging at a constant frequency with the control signal V cntrl to generate the second switching element QA2. and a driving signal input to the third switching element QA3.
  • a phase difference between the second voltage V ct2 and the first voltage V ct1 may be 180°.
  • the driving signal input to the third switching element QA3 may be a signal obtained by inverting the driving signal input to the second switching element QA2 using an inverter.
  • a phase difference between a driving signal input to the second switching element QA2 and a driving signal input to the third switching element QA3 may be 180°.
  • the third comparator 2213 compares the second voltage V ct2 and the control signal V cntrl to obtain a driving signal input to the second switching element QA2 and the third switching element QA3. can create
  • the second voltage V ct2 may be applied to the inverting terminal (-) of the third comparator 2213 and the control signal V cntrl may be applied to the non-inverting terminal (+) of the third comparator 2213 .
  • the second voltage Vct2 may be applied to the non-inverting terminal (+) of the third comparator 2213, and the control signal V cntrl may be applied to the inverting terminal (-).
  • the second driving signal generating circuit 222 may include a first multiplexer (mux, multiplexer) 2221 and a second multiplexer 2222.
  • the first multiplexer 2221 and the second multiplexer 2222 may be 2 ⁇ 1 multiplexers. According to the selection signal, the first multiplexer 2221 and the second multiplexer 2222 may select and output one signal among the input signals.
  • the selection signal may be, for example, a phase control signal P ctrl output from the phase management controller 223 .
  • the phase control signal P ctrl is input as a selection signal to the selection terminal S, and the driving signal input to the first switching element QA1 is input to the first input terminal D0. ) and the driving signal input to the second switching element QA2 may be input to the second input terminal D1.
  • the phase control signal P ctrl is input to the selection terminal S as a selection signal, and the driving signal input to the first switching element QA1 is input to the second input terminal D1.
  • the driving signal input to the second switching element QA2 may be input to the first input terminal D0.
  • the first multiplexer 2221 and the second multiplexer 2222 receive a signal input to the second input terminal D1. can be printed out.
  • the first multiplexer 2221 and the second multiplexer 2222 receive a signal input to the first input terminal D0. can be printed out.
  • the voltage of the high level may be a first voltage level
  • the voltage of the low level may be a second voltage level
  • the second drive signal generation circuit 222 converts the signal output from the first multiplexer 2221 and the signal output from the first multiplexer 2221 into an inverter to the fifth switching element QB1 and the eighth switching element QB1. It can be output as a driving signal input to the switching element QB4.
  • the driving signal input to the eighth switching element QB4 may be a signal obtained by inverting the driving signal input to the fifth switching element QB1 using an inverter.
  • the second driving signal generating circuit 222 receives a signal output from the second multiplexer 2222 and a signal output from the second multiplexer 2222 by inverting the signal through an inverter and inputs the signal to the sixth switching element QB2. It can be output as a driving signal and a driving signal input to the seventh switching element QB3.
  • the driving signal input to the seventh switching element QB3 may be a signal obtained by inverting the driving signal input to the sixth switching element QB2 using an inverter.
  • the first multiplexer 2221 when the logic level of the phase control signal P ctrl is the high level (H), the first multiplexer 2221 operates on the fifth switching element (QA2) based on the driving signal input to the second switching element (QA2).
  • a drive signal input to QB1) can be output.
  • the driving signal input to the second switching element QA2 and the driving signal input to the fifth switching element QB1 are in phase may be the same.
  • the second multiplexer 2222 when the logic level of the phase control signal P ctrl is the high level (H), the second multiplexer 2222 operates on the sixth switching element (QA1) based on the driving signal input to the first switching element (QA1). A drive signal input to QB2) can be output.
  • the driving signal input to the first switching element QA1 and the driving signal input to the sixth switching element QB2 are in phase may be the same.
  • the first multiplexer 2221 when the logic level of the phase control signal P ctrl is the low level (L), the first multiplexer 2221 operates on the fifth switching element (QA1) based on the driving signal input to the first switching element (QA1). A drive signal input to QB1) can be output.
  • the driving signal input to the first switching element QA1 and the driving signal input to the fifth switching element QB1 may have the same phase. .
  • the second multiplexer 2222 transmits a driving signal input to the second switching element QA2 to the sixth switching element QB2. It can be output as a driving signal input to .
  • the driving signal input to the second switching element QA2 and the driving signal input to the sixth switching element QB2 are in phase may be the same.
  • the duty cycle of the phase control signal P ctrl is 75%, and the ratio of the high level (H) to the low level (L) of the logic level within one period may be 3:1.
  • One period of the phase control signal P ctrl may be equal to four periods of driving signals of the plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 .
  • the phase management controller 223 performs an interleaving operation or reverse phase (or out-of-phase) operation of the first switching circuit 211 and the second switching circuit 212 for a first time in one cycle of the phase control signal.
  • An out-of-phase operation may be performed, and a phase control signal P ctrl controlling to perform an in-phase operation during the second time period may be generated.
  • the processor 120 may set the duty cycle, frequency, and/or period of the phase control signal P ctrl generated by the phase management controller 223 .
  • 5A to 5D are graphs illustrating control operations of the charging circuit 200 according to an embodiment of the present disclosure.
  • 5A is a timing diagram of driving signals for a plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 output from the switching control circuit 220 according to an embodiment of the present disclosure.
  • 5B is a graph showing changes in inductor current IL according to switching operations of a plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 according to an embodiment of the present disclosure.
  • 5C is a graph showing a change in inductor voltage V LX according to switching operations of a plurality of switching devices QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 according to an embodiment of the present disclosure.
  • 5D shows the voltage 501 of the first flying capacitor C F1 according to the switching operation of the plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 according to an embodiment of the present disclosure. and a graph showing a change in the voltage 502 of the second flying capacitor C F2 .
  • the driving signals input to the plurality of switching elements QA1, QA2, QA3, QA4, QB1, QB2, QB3, and QB4 have one cycle. can have
  • the phase control signal P ctrl may have one period. In one embodiment, four cycles of driving signals input to the plurality of switching elements QA1, QA2, QA3, QA4, QB1, QB2, QB3, and QB4 may be equal to one cycle of the phase control signal P ctrl . .
  • the phase control signal (P ctrl ) is a driving signal input to the plurality of switching elements (QA1, QA2, QA3, QA4, QB1, QB2, QB3, QB4) while changing from the first period to the third period or
  • the logic level may be maintained at the high level (H) or 1 from the first time period (t1) to the fourth time period (t4).
  • the phase control signal (P ctrl ) is a driving signal input to the plurality of switching elements (QA1, QA2, QA3, QA4, QB1, QB2, QB3, QB4) while changing from 3 cycles to 4 cycles or
  • the logic level may be maintained at the low level (L) or 0 from the fourth time period (t4) to the fifth time period (t5).
  • phase control signal P ctrl is a high level (H) or 1
  • the dual or higher 3-level converter 210 operates in interleaving operation or in reverse phase (or out of phase). of phase)) can be performed.
  • the dual An operation of the phase 3-level converter 210 will be described as follows.
  • the driving signal input to the first switching element QA1 and the driving signal input to the fourth switching element QA4 among the first plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the first switching element QA1 and a driving signal input to the second switching element QA2 among the first plurality of driving signals have the same duty cycle and have a phase of 90° or 270° can have a difference.
  • a driving signal input to the second switching element QA2 and a driving signal input to the third switching element QA3 among the plurality of driving signals have the same duty cycle and have a phase difference of 180 degrees.
  • the driving signal input to the fifth switching element QB1 and the driving signal input to the eighth switching element QB4 among the second plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the fifth switching element QB1 and a driving signal input to the sixth switching element QB2 have the same duty cycle and have a phase of 90 ⁇ or 270 ⁇ . can have a difference.
  • the driving signal input to the sixth switching element QB2 and the driving signal input to the seventh switching element QB3 among the second plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the first switching element QA1 among the plurality of first driving signals and a driving signal input to the sixth switching element QB2 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the second switching element QA2 among the plurality of first driving signals and a driving signal input to the fifth switching element QB1 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the third switching element QA3 among the plurality of first driving signals and a driving signal input to the eighth switching element QB4 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the fourth switching element QA4 among the plurality of first driving signals and a driving signal input to the seventh switching element QB3 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • the dual or higher 3-level converter 210 may charge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the driving signals input to the first switching element QA1 and the third switching element QA3 among the first plurality of driving signals are respectively connected to the first switching element QA1 and the third switching element ( Driving signals having a voltage level (eg, high level (H)) capable of turning on QA3) and input to the second switching element QA2 and the fourth switching element QA4 are respectively driven by the second switching element It may have a voltage level (eg, a low level (L)) capable of turning off (QA2) and the fourth switching element (QA4).
  • Driving signals having a voltage level eg, high level (H)) capable of turning on QA3
  • Driving signals having a voltage level (eg, high level (H)) capable of turning on QA3 input to the second switching element QA2 and the fourth switching element QA4 are respectively driven by the second switching element It may have a voltage level (eg, a low level (L)) capable of turning off (QA2) and the fourth switching element (QA4).
  • the driving signals input to the sixth switching element QB2 and the eighth switching element QB4 among the second plurality of driving signals are respectively connected to the sixth switching element QB2 and the eighth switching element ( QB4) has a voltage level (for example, a high level (H)), and the drive signals input to the fifth switching element QB1 and the seventh switching element QB3 are respectively driven by the fifth switching element It may have a voltage level (eg, a low level (L)) capable of turning off (QB1) and the seventh switching element (QB3).
  • a voltage level for example, a high level (H)
  • L low level
  • the first switching element QA1, the third switching element QA3, the sixth switching element QB2, and the eighth switching element QB4 are turned on, and the second switching element ( QA2), the fourth switching element QA4, the fifth switching element QB1, and the seventh switching element QB3 may be turned off.
  • energy is released to the inductor L included in the filter circuit 213, and the first flying capacitor C F1 and the second flying capacitor C F2 may be charged.
  • the sum of the voltages of the first flying capacitor C F1 and the second flying capacitor C F2 may be equal to the input voltage V IN .
  • the first flying capacitor C F1 and the second flying capacitor C F2 may be connected in series between the input voltage V IN and the ground.
  • the dual or higher 3-level converter 210 may discharge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the driving signals input to the first switching element QA1 and the second switching element QA2 among the first plurality of driving signals are connected to the first switching element QA1 and the second switching element ( Driving signals having a voltage level capable of turning on QA2 (eg, high level (H)) and input to the third switching element QA3 and the fourth switching element QA4 are respectively driven by the third switching element It may have a voltage level (eg, a low level (L)) capable of turning off (QA3) and the fourth switching element (QA4).
  • a voltage level capable of turning on QA2 eg, high level (H)
  • L low level
  • the driving signals input to the fifth switching element QB1 and the sixth switching element QB2 among the second plurality of driving signals are connected to the fifth switching element QB1 and the sixth switching element (QB1), respectively.
  • QB2) has a voltage level (for example, a high level (H)), and the drive signals input to the seventh switching element QB3 and the eighth switching element QB4 are respectively connected to the seventh switching element. It may have a voltage level (eg, a low level (L)) capable of turning off (QB3) and the eighth switching element (QB4).
  • the first switching element QA1, the second switching element QA2, the fifth switching element QB1, and the sixth switching element QB2 are turned on, and the third switching element ( QA3), the fourth switching element QA4, the seventh switching element QB3, and the eighth switching element QB4 may be turned off.
  • energy is accumulated in the inductor L included in the filter circuit 213, and the first flying capacitor C F1 and the second flying capacitor C F2 may be discharged.
  • the dual or higher 3-level converter 210 may charge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the driving signals input to the second switching element QA2 and the fourth switching element QA4 among the first plurality of driving signals are transmitted to the second switching element QA2 and the fourth switching element ( QA4) has a voltage level (for example, a high level (H)), and the drive signals input to the first switching element QA1 and the third switching element QA3 are respectively connected to the first switching element It may have a voltage level (eg, a low level (L)) capable of turning off (QA1) and the third switching element (QA3).
  • a voltage level for example, a high level (H)
  • L low level
  • the driving signals input to the fifth switching element QB1 and the seventh switching element QB3 among the second plurality of driving signals are transmitted to the fifth switching element QB1 and the seventh switching element (QB1), respectively.
  • QB3) has a voltage level (for example, a high level (H)) and is input to the sixth switching element QB2 and the eighth switching element QB4, respectively. It may have a voltage level (eg, a low level (L)) capable of turning off QB2 and the eighth switching element QB4.
  • the second switching element QA2, the fourth switching element QA4, the fifth switching element QB1, and the seventh switching element QB3 are turned on, and the first switching element ( QA1), the third switching element QA3, the sixth switching element QB2, and the eighth switching element QB4 may be turned off.
  • energy is released to the inductor L included in the filter circuit 213, and the first flying capacitor C F1 and the second flying capacitor C F2 may be charged.
  • the sum of the voltages of the first flying capacitor C F1 and the second flying capacitor C F2 may be equal to the input voltage V IN .
  • the first flying capacitor C F1 and the second flying capacitor C F2 may be connected in series between the input voltage V IN and the ground.
  • the dual or higher 3-level converter 210 may discharge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the fourth operation of the interleaving operation may be the same as the above-described second operation of the interleaving operation.
  • the dual or higher 3-level converter 210 may charge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the fifth operation of the interleaving operation may be the same as the first operation of the above-described interleaving operation.
  • the interleaving operation of the double or higher 3-level converter 210 operates by crossing the first switching circuit 211 and the second switching circuit 212, thereby generating the first flying capacitor C F1 and the second flying capacitor C F2 .
  • ) is connected in series between the input voltage (V IN ) and the ground, and the sum of the voltages of the first flying capacitor (C F1 ) and the second flying capacitor (C F2 ) may be equal to the input voltage (V IN ) .
  • energy is supplied to the inductor L included in the filter circuit 213 by the switching control operation of the plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 .
  • the inductor voltage (V LX ) and inductor current (I L ) may be lowered in an operation in which .
  • the inductor voltage (V LX ) and inductor current (I L ) may increase.
  • the first flying capacitor C F1 and the second flying capacitor C F2 perform charging and discharging operations, but the voltage 501 of the first flying capacitor C F1 and the second flying capacitor C F2
  • the sum of the voltages 502 of (C F2 ) may be equal to the input voltage (V IN, for example 3V).
  • the dual or higher 3-level converter 210 may perform an in-phase operation.
  • the dual or higher 3-level converter 210 performs an in-phase operation from the fourth time t4 to the fifth time t5, the plurality of switching elements QA1, QA2, and QA3. , QA4, QB1, QB2, QB3, QB4), the operation of the dual phase 3-level converter 210 will be described based on the driving signals input.
  • the driving signal input to the first switching element QA1 and the driving signal input to the fourth switching element QA4 among the first plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the first switching element QA1 and a driving signal input to the second switching element QA2 among the first plurality of driving signals have the same duty cycle and have a phase of 90° or 270° can have a difference.
  • a driving signal input to the second switching element QA2 and a driving signal input to the third switching element QA3 among the plurality of driving signals have the same duty cycle and have a phase difference of 180 degrees.
  • the driving signal input to the fifth switching element QB1 and the driving signal input to the eighth switching element QB4 among the second plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the fifth switching element QB1 and a driving signal input to the sixth switching element QB2 have the same duty cycle and have a phase of 90 ⁇ or 270 ⁇ . can have a difference.
  • the driving signal input to the sixth switching element QB2 and the driving signal input to the seventh switching element QB3 among the second plurality of driving signals have the same duty cycle and a phase difference of 180 degrees.
  • a driving signal input to the first switching element QA1 among the plurality of first driving signals and a driving signal input to the fifth switching element QB1 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the second switching element QA2 among the plurality of first driving signals and a driving signal input to the sixth switching element QB2 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the third switching element QA3 among the plurality of first driving signals and a driving signal input to the seventh switching element QB3 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • a driving signal input to the fourth switching element QA4 among the plurality of first driving signals and a driving signal input to the eighth switching element QB4 among the plurality of second driving signals have the same duty cycle. may have the same phase.
  • the dual or higher 3-level converter 210 may charge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • driving signals input to the first switching element QA1 and the third switching element QA3 among the first plurality of driving signals are respectively connected to the first switching element QA1 and the third switching element QA3.
  • Driving signals having a voltage level capable of turning on QA3 eg, high level (H)
  • input to the second switching element QA2 and the fourth switching element QA4 are respectively driven by the second switching element QA4. It may have a voltage level (eg, a low level (L)) capable of turning off the device QA2 and the fourth switching device QA4.
  • driving signals input to the fifth switching element QB1 and the seventh switching element QB3 among the second plurality of driving signals are respectively driven by the fifth switching element QB1 and the seventh switching element QB1.
  • Driving signals having a voltage level (eg, high level (H)) capable of turning on QB3 and input to the sixth switching element QB2 and the eighth switching element QB4 are respectively driven by the sixth switching element QB4. It may have a voltage level (eg, a low level (L)) capable of turning off the device QB2 and the eighth switching device QB4.
  • the first switching element QA1, the third switching element QA3, the fifth switching element QB1, and the seventh switching element QB3 are turned on, and the second switching element (QA2), the fourth switching element (QA4), the sixth switching element (QB2), and the eighth switching element (QB4) can be turned off.
  • energy is released to the inductor L included in the filter circuit 213, and the first flying capacitor C F1 and the second flying capacitor C F2 may be charged.
  • the first flying capacitor C F1 and the second flying capacitor C F2 may be connected in parallel between the input voltage V IN and the third node N3.
  • the dual or higher 3-level converter 210 may discharge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the driving signals input to the first switching element QA1 and the second switching element QA2 among the first plurality of driving signals are connected to the first switching element QA1 and the second switching element, respectively.
  • Driving signals having a voltage level capable of turning on QA2 eg, high level (H)
  • input to the third switching element QA3 and the fourth switching element QA4 are respectively driven by the third switching element QA3 and the fourth switching element QA4.
  • It may have a voltage level (eg, a low level (L)) capable of turning off the device QA3 and the fourth switching device QA4.
  • driving signals input to the fifth switching element QB1 and the sixth switching element QB2 among the second plurality of driving signals are connected to the fifth switching element QB1 and the sixth switching element, respectively.
  • Driving signals having a voltage level capable of turning on QB2 eg, a high level (H)
  • QB2 e.g. a high level (H)
  • DSL low level
  • the first switching element QA1, the second switching element QA2, the fifth switching element QB1, and the sixth switching element QB2 are turned on, and the third switching element (QA3), the fourth switching element (QA4), the seventh switching element (QB3) and the eighth switching element (QB4) can be turned off.
  • energy is accumulated in the inductor L included in the filter circuit 213, and the first flying capacitor C F1 and the second flying capacitor C F2 may be discharged.
  • the dual or higher 3-level converter 210 may discharge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the driving signals input to the second switching element QA2 and the fourth switching element QA4 among the first plurality of driving signals are driven by the second switching element QA2 and the fourth switching element, respectively.
  • Driving signals having a voltage level (eg, high level (H)) capable of turning on QA4 and input to the first switching element QA1 and the third switching element QA3 are respectively connected to the first switching element QA1 and QA3. It may have a voltage level (eg, a low level (L)) capable of turning off the device QA1 and the third switching device QA3.
  • the driving signals input to the sixth switching element QB2 and the eighth switching element QB4 among the second plurality of driving signals are connected to the sixth switching element QB2 and the eighth switching element, respectively.
  • Driving signals having a voltage level capable of turning on QB4 eg, high level (H)
  • QB4 high level
  • Driving signals having a voltage level capable of turning on QB4 and input to the fifth switching element QB1 and the seventh switching element QB3 are respectively driven by the fifth switching element QB1. It may have a voltage level (eg, a low level (L)) capable of turning off the device QB1 and the seventh switching device QB3.
  • the second switching element QA2, the fourth switching element QA4, the sixth switching element QB2, and the eighth switching element QB4 are turned on, and the first switching element (QA1), the third switching element (QA3), the fifth switching element (QB1), and the seventh switching element (QB3) can be turned off.
  • energy is released to the inductor L included in the filter circuit 213, and in the third operation of the same-phase operation, the first flying capacitor C F1 and the second flying capacitor C F2 A parallel connection may be made between node N3 and ground.
  • the first flying capacitor C F1 and the second flying capacitor C F2 may be discharged. In this case, referring to FIG.
  • all the energy accumulated in the first flying capacitor C F1 and the second flying capacitor C F2 from the first time t1 to the fourth time t4 is released through the ground.
  • the voltage 501 of the first flying capacitor C F1 and the voltage 502 of the second flying capacitor C F2 may have the same voltage level.
  • the dual or higher 3-level converter 210 may discharge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the fourth operation of the in-phase operation may be the same as the above-described second operation of the same-phase operation.
  • the dual or higher 3-level converter 210 may charge the first flying capacitor C F1 and the second flying capacitor C F2 .
  • the fifth operation of the in-phase operation may be the same as the first operation of the above-described in-phase operation.
  • the in-phase operation of the dual or more 3-level converter 210 operates according to a drive signal in which the first switching circuit 211 and the second switching circuit 212 have the same phase, so that the first flying capacitor C F1 and The second flying capacitor C F2 may be connected in parallel, and the voltages of the first flying capacitor C F1 and the second flying capacitor C F2 may be the same.
  • energy is supplied to the inductor L included in the filter circuit 213 by the switching control operation of the plurality of switching elements QA1 , QA2 , QA3 , QA4 , QB1 , QB2 , QB3 , and QB4 .
  • the inductor voltage (V LX ) and inductor current (I L ) may be lowered in an operation in which .
  • the inductor voltage (V LX ) and inductor current (I L ) may increase.
  • the first flying capacitor C F1 and the second flying capacitor C F2 perform charging and discharging operations to obtain a voltage 501 of the first flying capacitor C F1 and a voltage 501 of the second flying capacitor (
  • the voltage 502 of C F2 can be the same.
  • An electronic device 101 includes a battery 189; It includes a charging circuit 200, wherein the charging circuit 200 includes two 3-level converters 210 connected in parallel, a switching control circuit 220, an inductor and a capacitor, and the 3-level converters
  • the first 3-level converter includes a first switching circuit 211 including a first plurality of switching elements QA1, QA2, QA3, and QA4 and a first flying capacitor C F1
  • the second 3-level converter includes a second switching circuit 212 including a second plurality of switching elements (QB1, QB2, QB3, QB4) and a second flying capacitor (C F2 )
  • the switching control circuit 220 includes a first drive signal generation circuit 221 for generating a plurality of first drive signals for controlling the operation of the first switching circuit 211; A phase for controlling the first switching circuit 211 and the second switching circuit 212 to operate out of phase for a first time and to operate in phase for a second time a phase management controller 223 generating a control signal P ct
  • the 3-level converters 210 include the first switching circuit 211 and the second switching circuit 212 between an input voltage V IN and the ground. are connected in parallel, and an output voltage obtained by converting the input voltage (V IN ) may be output.
  • the first flying capacitor C F1 and the second flying capacitor C F2 may operate the same as the input voltage (V IN ).
  • the first flying capacitor C F1 and the second flying capacitor C F2 can operate in the same way.
  • the 3-level converters 210 perform the interleaving operation when the phase control signal Pctrl is a first voltage level (high level H). And, if the phase control signal (P ctrl ) is the second voltage level (low level (L)), the operation can be performed in the same phase.
  • the electronic device 101 further includes a memory 130, and the memory 130 stores information about the duty cycle of the phase control signal P ctrl . can be saved
  • the first driving signal generating circuit 221 compares the output voltage Vo of the 3-level converters 210 with the reference voltage VO_REF for control.
  • a signal V cntrl may be generated, and the first plurality of driving signals may be generated based on the control signal V cntrl .
  • the first driving signal generating circuit 221 compares the control signal Vcntrl with a first voltage V ct1 in the form of a triangular wave swinging at a constant frequency to generate a voltage 1 generates a first driving signal input to the switching element QA1, and compares the control signal V cntrl with a second voltage V ct2 having a phase difference of 180 degrees from the first voltage V ct1
  • a second driving signal input to the second switching element QA2 may be generated.
  • the first driving signal generating circuit 221 is a first comparator 2211 outputting the control signal V cntrl by comparing the output voltage with the reference voltage. ; a second comparator 2212 generating the first driving signal by comparing the control signal V cntrl and the first voltage V ct1 ; and a third comparator 2213 generating the second driving signal by comparing the control signal V cntrl and the second voltage V ct2 .
  • the second driving signal generating circuit 222 selects some of the first plurality of driving signals based on the phase control signal P ctrl to generate the second driving signal.
  • a plurality of driving signals may be generated.
  • the second driving signal generation circuit 222 selects one of the first driving signal and the second driving signal based on the phase control signal P ctrl a first multiplexer 2221 for generating a driving signal input to the second switching element QA2; and a second multiplexer 2222 generating a driving signal input to the second switching element QA2 by selecting one of the first driving signal and the second driving signal based on the phase control signal P ctrl .
  • a first multiplexer 2221 for generating a driving signal input to the second switching element QA2
  • a second multiplexer 2222 generating a driving signal input to the second switching element QA2 by selecting one of the first driving signal and the second driving signal based on the phase control signal P ctrl .
  • the first multiplexer 2221 generates the second driving signal when the phase control signal P ctrl is a first voltage level (high level H).
  • the second multiplexer 2222 may select and output the first driving signal.
  • the first multiplexer 2221 generates the first driving signal when the phase control signal P ctrl is a second voltage level (low level L).
  • the second multiplexer 2222 may select and output the second driving signal.
  • Charging circuit 200 includes two 3-level converters 210 connected in parallel; and a switching control circuit 220, wherein among the 3-level converters 210, a first 3-level converter includes a first plurality of switching elements QA1 connected in series between an input voltage V IN and a ground.
  • the first switching circuit 211 including QA2, QA3, and QA4 and a first flying capacitor (C F1 ), and a second 3-level converter are connected in series between the input voltage (V IN ) and the ground.
  • a second switching circuit 212 including a second plurality of switching elements QB1, QB2, QB3, and QB4 and a second flying capacitor C F2 connected in parallel with the first switching circuit 211, and a filter circuit 213 outputting an output voltage based on the voltages received from the first switching circuit 211 and the second switching circuit 212, wherein the switching control circuit 220 includes the first switching
  • the circuit 211 and the second switching circuit 212 may be controlled to operate out of phase for a first time and in phase for a second time.
  • the first switching circuit 211 includes a first switching element QA1 connected between the input voltage V IN and a first node; a second switching element (QA2) connected between the first node and the second node; a third switching element (QA3) connected between the second node and the third node; and a fourth switching element QA3 connected between the third node and ground, and the first flying capacitor C F1 may be connected between the first node and the third node.
  • the second switching circuit 212 includes a fifth switching element QB1 connected between the input voltage V IN and a fourth node; a sixth switching element (QB2) connected between the fourth node and the second node; a seventh switching element (QB3) connected between the second node and the fifth node; and an eighth switching element QB4 connected between the fifth node and ground, and the second flying capacitor C F2 may be connected between the fourth node and the fifth node.
  • the switching control circuit 220 includes a first driving signal generating circuit 221; a second driving signal generating circuit 222; and a phase control signal (P ctrl ) outputting a phase control signal (P ctrl ), wherein the first drive signal generation circuit 221 compares the output voltage with a reference voltage to output a control signal (V cntrl ) a first comparator 2211 that does; A second comparator 2212 generating a first driving signal input to the first switching element QA1 by comparing the control signal V cntrl with a triangular wave-shaped first voltage V ct1 swinging at a constant frequency.
  • a first inverter inverting the second driving signal to generate a third driving signal input to a third switching element QA3 out of phase by 180 degrees
  • the second driving signal input to the second switching element QA2 is generated by comparing the control signal Vcntrl with a second voltage V ct2 having a phase difference of 180 degrees from the first voltage V ct1 a third comparator 2213 that does; and a second inverter generating a fourth driving signal input to the fourth switching element QA3 having a phase difference of 180 degrees by inverting the first driving signal.
  • the second driving signal generating circuit 222 is configured to generate the second driving signal when the phase control signal P ctrl is a first voltage level (high level (H)).
  • a first multiplexer 2221 outputting a fifth driving signal input to the fifth switching element QB1 having the same phase as the driving signal; and a second multiplexer 2222 outputting the fifth driving signal having the same phase as the first driving signal when the phase control signal P ctrl is at the first voltage level (high level (H)).
  • a first multiplexer 2221 outputting a fifth driving signal input to the fifth switching element QB1 having the same phase as the driving signal
  • a second multiplexer 2222 outputting the fifth driving signal having the same phase as the first driving signal when the phase control signal P ctrl is at the first voltage level (high level (H)).
  • the second driving signal generating circuit 222 is configured to generate the first voltage level when the phase control signal P ctrl is a second voltage level (low level L).
  • a first multiplexer 2221 outputting a fifth driving signal input to the fifth switching element QB1 having the same phase as the driving signal; and when the phase control signal P ctrl is at the second voltage level (low level (L)), outputting the fifth driving signal having the same phase as the second driving signal and operating a second multiplexer 2222.
  • An electronic device may be a device of various types.
  • the electronic device may include, for example, a portable communication device (eg, a smart phone), a computer device, a portable multimedia device, a portable medical device, a camera, a wearable device, or a home appliance.
  • a portable communication device e.g, a smart phone
  • a computer device e.g., a smart phone
  • a portable multimedia device e.g., a portable medical device
  • a camera e.g., a camera
  • a wearable device e.g., a smart bracelet
  • first, second, or first or secondary may simply be used to distinguish a given component from other corresponding components, and may be used to refer to a given component in another aspect (eg, importance or order) is not limited.
  • a (e.g., first) component is said to be “coupled” or “connected” to another (e.g., second) component, with or without the terms “functionally” or “communicatively.”
  • the certain component may be connected to the other component directly (eg by wire), wirelessly, or through a third component.
  • module used in one embodiment of this document may include a unit implemented in hardware, software, or firmware, and is interchangeable with terms such as, for example, logic, logical blocks, parts, or circuits.
  • a module may be an integrally constructed component or a minimal unit of components or a portion thereof that performs one or more functions.
  • the module may be implemented in the form of an application-specific integrated circuit (ASIC).
  • ASIC application-specific integrated circuit
  • One embodiment of this document is one or more instructions stored in a storage medium (eg, internal memory 136 or external memory 138) readable by a machine (eg, electronic device 101). It may be implemented as software (eg, the program 140) including them.
  • a processor eg, the processor 120
  • a device eg, the electronic device 101
  • the one or more instructions may include code generated by a compiler or code executable by an interpreter.
  • the device-readable storage medium may be provided in the form of a non-transitory storage medium.
  • the storage medium is a tangible device and does not contain a signal (e.g. electromagnetic wave), and this term refers to the case where data is stored semi-permanently in the storage medium. It does not discriminate when it is temporarily stored.
  • a signal e.g. electromagnetic wave
  • the method according to one embodiment disclosed in this document may be included and provided in a computer program product.
  • Computer program products may be traded between sellers and buyers as commodities.
  • a computer program product is distributed in the form of a device-readable storage medium (e.g. compact disc read only memory (CD-ROM)), or through an application store (e.g. Play Store TM ) or on two user devices (e.g. It can be distributed (eg downloaded or uploaded) online, directly between smart phones.
  • a device e.g. compact disc read only memory (CD-ROM)
  • an application store e.g. Play Store TM
  • It can be distributed (eg downloaded or uploaded) online, directly between smart phones.
  • at least part of the computer program product may be temporarily stored or temporarily created in a storage medium readable by a device such as a manufacturer's server, an application store server, or a relay server's memory.
  • each component (eg, module or program) of the above-described components may include a single object or a plurality of objects, and some of the plurality of objects may be separately disposed in other components. there is.
  • one or more components or operations among the corresponding components described above may be omitted, or one or more other components or operations may be added.
  • a plurality of components eg modules or programs
  • the integrated component may perform one or more functions of each of the plurality of components identically or similarly to those performed by a corresponding component of the plurality of components prior to the integration. .
  • the actions performed by a module, program or other component are executed sequentially, in parallel, iteratively, or heuristically, or one or more of the operations are executed in a different order, or omitted. or one or more other actions may be added.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Charge And Discharge Circuits For Batteries Or The Like (AREA)

Abstract

La présente divulgation concerne un dispositif électronique qui comprend : une batterie ; et un circuit de charge. Le circuit de charge comprend : deux convertisseurs à trois niveaux connectés en parallèle ; un circuit de commande de commutation ; un inducteur ; et un condensateur, parmi les convertisseurs à trois niveaux, le premier convertisseur à trois niveaux comprenant un premier circuit de commutation comprenant une pluralité de premiers éléments de commutation et un premier condensateur volant, et le deuxième convertisseur à trois niveaux comprend un deuxième circuit de commutation comprenant une pluralité de deuxièmes éléments de commutation et un deuxième condensateur volant, et le circuit de commande de commutation peut comprendre : un premier circuit de génération de signal d'attaque qui génère une pluralité de premiers signaux d'attaque pour commander une opération du premier circuit de commutation ; une unité de commande de gestion de phase qui génère un signal de commande de phase pour commander le premier circuit de commutation et le deuxième circuit de commutation pour fonctionner hors phase pendant un premier temps et en phase pendant un deuxième temps ; et un deuxième circuit de génération de signal d'attaque qui génère une pluralité de deuxièmes signaux d'attaque pour commander le deuxième circuit de commutation sur la base de la pluralité de premiers signaux d'attaque et du signal de commande de phase.
PCT/KR2022/013012 2021-09-09 2022-08-31 Circuit de charge comprenant un convertisseur à trois niveaux à double phase, et dispositif électronique WO2023038361A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2021-0120089 2021-09-09
KR1020210120089A KR20230037144A (ko) 2021-09-09 2021-09-09 이중 위상 3-레벨 컨버터를 포함하는 충전회로 및 전자 장치

Publications (1)

Publication Number Publication Date
WO2023038361A1 true WO2023038361A1 (fr) 2023-03-16

Family

ID=85506744

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/KR2022/013012 WO2023038361A1 (fr) 2021-09-09 2022-08-31 Circuit de charge comprenant un convertisseur à trois niveaux à double phase, et dispositif électronique

Country Status (2)

Country Link
KR (1) KR20230037144A (fr)
WO (1) WO2023038361A1 (fr)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2016059132A (ja) * 2014-09-08 2016-04-21 株式会社東芝 電力変換装置
US10622914B2 (en) * 2017-01-11 2020-04-14 Murata Manufacturing Co., Ltd. Multi-stage DC-AC inverter
CN112448579A (zh) * 2019-09-02 2021-03-05 力智电子股份有限公司 多相切换电容式电源转换器及其控制方法
US20210083573A1 (en) * 2019-09-18 2021-03-18 Qualcomm Incorporated Constant gate-to-source-voltage-driving driver architecture for switched-mode power supplies
US20210194364A1 (en) * 2019-12-19 2021-06-24 Qualcomm Incorporated Buck converter

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2016059132A (ja) * 2014-09-08 2016-04-21 株式会社東芝 電力変換装置
US10622914B2 (en) * 2017-01-11 2020-04-14 Murata Manufacturing Co., Ltd. Multi-stage DC-AC inverter
CN112448579A (zh) * 2019-09-02 2021-03-05 力智电子股份有限公司 多相切换电容式电源转换器及其控制方法
US20210083573A1 (en) * 2019-09-18 2021-03-18 Qualcomm Incorporated Constant gate-to-source-voltage-driving driver architecture for switched-mode power supplies
US20210194364A1 (en) * 2019-12-19 2021-06-24 Qualcomm Incorporated Buck converter

Also Published As

Publication number Publication date
KR20230037144A (ko) 2023-03-16

Similar Documents

Publication Publication Date Title
WO2021075916A1 (fr) Dispositif électronique comprenant un circuit de charge à résonance
WO2022030912A1 (fr) Dispositif électronique comprenant une batterie et procédé de charge de batterie associé
WO2022071687A1 (fr) Nouveau procédé pwm pour système de charge sans fil
WO2022203207A1 (fr) Circuit de régulation comprenant une pluralité de régulateurs linéaires et son procédé de fonctionnement
WO2022114615A1 (fr) Dispositif de transmission de puissance et procédé de suivi de point de fonctionnement à efficacité maximale d'un système comprenant ledit dispositif de transmission de puissance et un dispositif de réception de puissance
WO2021075914A1 (fr) Dispositif électronique comprenant un circuit de charge résonant
WO2023063786A1 (fr) Circuit de charge ayant des convertisseurs à trois niveaux, et procédé de commande d'équilibrage associé
WO2023038255A1 (fr) Dispositif électronique et son procédé de commande
WO2023038361A1 (fr) Circuit de charge comprenant un convertisseur à trois niveaux à double phase, et dispositif électronique
WO2022131569A1 (fr) Appareil électronique et procédé d'économie d'énergie destiné à un appareil électronique
WO2022025526A1 (fr) Procédé de fourniture de données d'entrée et dispositif électronique le prenant en charge
WO2022131443A1 (fr) Dispositif électronique pour le transfert d'énergie sans fil
WO2024101824A1 (fr) Dispositif électronique comprenant une pluralité de batteries et son procédé de fonctionnement
WO2020004836A1 (fr) Structure de bobine empilée et dispositif électronique la comprenant
WO2023080594A1 (fr) Dispositif électronique comprenant un circuit d'alimentation électrique
WO2023239040A1 (fr) Dispositif électronique et son procédé de fonctionnement
WO2023043051A1 (fr) Procédé de transfert de puissance et appareil électronique pour exécuter un procédé de transfert de puissance
WO2024035139A1 (fr) Dispositif électronique et procédé de prise en charge d'une recharge sans fil à l'aide d'une structure de commutation parallèle
WO2024117854A1 (fr) Dispositif électronique de commande d'un convertisseur cc/cc et son procédé de fonctionnement
WO2023054856A1 (fr) Appareil de réception d'énergie et procédé de commande de charge d'appareil de réception d'énergie
WO2024071709A1 (fr) Procédé de conversion d'énergie et dispositif électronique pour la mise en œuvre de ce procédé
WO2023043148A1 (fr) Procédé de commande de puissance fournie à un signal de transmission, et dispositif électronique
WO2022220447A1 (fr) Appareil électronique à fonction de recharge sans fil, et son procédé de commande
WO2023153769A1 (fr) Dispositif électronique et procédé de fonctionnement associé
WO2022216054A1 (fr) Dispositif électronique pour charger une pluralité de batteries

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22867630

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE