WO2023003678A1 - Power converter with asymmetric switch levels - Google Patents

Power converter with asymmetric switch levels Download PDF

Info

Publication number
WO2023003678A1
WO2023003678A1 PCT/US2022/035464 US2022035464W WO2023003678A1 WO 2023003678 A1 WO2023003678 A1 WO 2023003678A1 US 2022035464 W US2022035464 W US 2022035464W WO 2023003678 A1 WO2023003678 A1 WO 2023003678A1
Authority
WO
WIPO (PCT)
Prior art keywords
terminal
transistors
current
turn
coupled
Prior art date
Application number
PCT/US2022/035464
Other languages
French (fr)
Inventor
Alvaro Aguilar
Yutian CUI
Original Assignee
Texas Instruments Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US17/588,365 external-priority patent/US11996764B2/en
Application filed by Texas Instruments Incorporated filed Critical Texas Instruments Incorporated
Priority to CN202280041182.XA priority Critical patent/CN117480715A/en
Publication of WO2023003678A1 publication Critical patent/WO2023003678A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0095Hybrid converter topologies, e.g. NPC mixed with flying capacitor, thyristor converter mixed with MMC or charge pump mixed with buck
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/14Arrangements for reducing ripples from dc input or output
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • H02M3/072Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps adapted to generate an output voltage whose value is lower than the input voltage
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0043Converters switched with a phase shift, i.e. interleaved

Definitions

  • This description relates to power converters, and particularly to buck voltage regulators.
  • the conversion ratio of a power converter is the ratio of the input voltage to the output voltage.
  • Buck voltage regulators having power conversion ratios of three or greater are gaining in popularity.
  • an integrated circuit for limiting power converter output ripple includes a first transistor having first and second current terminals.
  • the first current terminal is coupled to an input voltage terminal and the second current terminal is adapted to be coupled to a first terminal of a first capacitor.
  • a second transistor has third and fourth current terminals.
  • the third current terminal is adapted to be coupled to a second terminal of the first capacitor, and the fourth current terminal is adapted to be coupled to the first terminal of a second capacitor.
  • a third transistor has fifth and sixth current terminals.
  • the fifth current terminal is adapted to be coupled to a second terminal of the second capacitor, and the sixth terminal is adapted to be coupled to an input of a filter.
  • a fourth transistor has seventh and eighth current terminals.
  • the seventh current terminal is coupled to the second current terminal, and the eighth current terminal is adapted to be coupled to the input of the filter.
  • a fifth transistor has ninth and tenth current terminals.
  • the ninth current terminal is coupled to the fourth current terminal.
  • the tenth current terminal is adapted to be coupled to the input of the filter.
  • a circuit for limiting power converter output ripple includes a first capacitor having first and second capacitor terminals, and a second capacitor having third and fourth capacitor terminals.
  • a first transistor has first and second current terminals. The first current terminal is coupled to an input voltage terminal, and the second current terminal is coupled to the first capacitor terminal.
  • a second transistor has third and fourth current terminals. The third current terminal is coupled to a second capacitor terminal, and the fourth current terminal is coupled to the third capacitor terminal.
  • a third transistor has fifth and sixth current terminals.
  • the fifth current terminal is coupled to the fourth capacitor terminal, and the sixth terminal coupled to an input of a filter.
  • a fourth transistor has seventh and eighth current terminals. The seventh current terminal is coupled to the second current terminal, and the eighth current terminal is coupled to the sixth current terminal.
  • a fifth transistor has ninth and tenth current terminals. The ninth current terminal is coupled to the fourth current terminal, and the tenth current terminal is coupled to the sixth current terminal.
  • FIG. 1 shows a block diagram for an example mobile phone battery charger system including a power converter.
  • FIG. 2 shows a schematic diagram for a buck power converter having two switching voltage levels.
  • FIG. 3 shows a schematic diagram for a symmetric three-level buck power converter.
  • FIG. 4 shows a schematic diagram for an asymmetric three-level buck power converter.
  • Buck power converters have an input voltage that is higher than the regulated output voltage.
  • the conversion ratio of a power converter is the ratio of the input voltage to the output voltage.
  • Numerous applications today call for a buck power converter having a conversion ratio of three or greater.
  • An example of an application requiring a high conversion ratio is a mobile phone battery charger.
  • FIG 1. shows a block diagram for an example mobile phone battery charger system 100 that includes a power converter.
  • Mobile phone battery charging system 100 has two switchable sources for input power, USB connector 102 and wireless receiver 104.
  • USB connector 102 is connected to a USB cable that delivers power derived from an AC power source through a power conversion adapter.
  • wireless receiver 104 may deliver power from a charging mat or a similar wireless power source.
  • Power converter 108 includes the following terminals: VBUS 110, GND 112, VOUT 114, and BAT 116. Power is supplied from USB connector 102 or wireless receiver 104 to VBUS 110 at a voltage VIN. A system ground reference can be connected to GND 112. A battery 118 can be connected to the BAT terminal 116. Power converter 108 has output VOUT 114 which can be coupled to power input terminals of other devices in the system, providing a regulated voltage source.
  • FIG. 2 shows a schematic diagram for a buck converter 200 having two switching voltage levels.
  • Transistor Qi is coupled between an input voltage terminal at a voltage VIN and a switching node 210, which is at a voltage Vsw.
  • Transistor Q2 is coupled between the switching node 210 and ground.
  • An output terminal VOUT has a load impedance ZL.
  • the control terminal of Qi is coupled to a controller that provides control signal CNTL1.
  • the control terminal of Q2 is coupled to the controller and receives control signal CNTL2.
  • Signals CNTL1 and CNTL2 turn transistors Qi and Q2 on and off, modulating the on times of Qi and Q2 to maintain a desired regulated output voltage at VOUT while ensuring that Qi and Q2 are never on at the same time.
  • An inductor Lo is coupled between the switching node 210 and output terminal VOUT.
  • Capacitor Co is connected in parallel with load impedance ZL and is coupled to inductor Lo.
  • Capacitor Co and inductor Lo provide filtering for the output voltage VOUT, filtering ripple present on the signal Vsw.
  • the inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
  • Vsw the voltage at switching node 210, Vsw, switches approximately between VIN and ground. Because the magnitude of the ripple voltage on VOUT is proportional to the magnitude of the voltage swing at Vsw, reducing this voltage swing reduces the magnitude of the ripple voltage present on Vsw.
  • FIG. 3 shows a schematic diagram for a symmetric three-level buck converter 300.
  • the symmetric three-level buck converter switches the voltage Vsw at the switch node 310 between three voltage levels: Vin, Vin/2, and ground.
  • the symmetric three-level buck converter 300 produces a ripple that is one-quarter the ripple produced by a two-level buck converter. This reduction in ripple is due to reducing the voltage swing at the switch node 310.
  • Transistor Qi is coupled between an input voltage terminal having a voltage VIN and transistor Q3.
  • Transistor Qi is coupled to transistor Q3 at node 306, which is at a voltage VTOP.
  • Transistor Q2 is coupled between ground and transistor Q4.
  • Transistor Q4 is coupled to transistor Q3 at switching node 310, which is at a voltage Vsw.
  • Transistor Q2 is coupled between the switching node 210 and ground.
  • Transistor Q4 is coupled to transistor Q2 at node 314, which is at a voltage VBOT.
  • a capacitor CFLY is coupled between node 306 and node 314. The voltage across capacitor CFLY is equal to VTOP minus VBOT.
  • An output voltage terminal VOUT has a load impedance ZL.
  • the control terminal of Qi is coupled to a controller that provides control signal CNTL1.
  • the control terminal of Q2 is coupled to the controller and receives control signal CNTL2.
  • the control terminal of Q3 is coupled to the controller and receives control signal CNTL3.
  • the control terminal of Q4 is coupled to the controller and receives control signal CNTL4.
  • Signals CNTL1, CNTL2, CNTL3 and CNTL4 turn transistors Qi, Q2, Q3, and Q4, respectively, on and off, modulating the transistor on times to maintain a desired regulated output voltage at VOUT while ensuring that VIN and ground are never shorted.
  • An inductor Lo is coupled between the switching node 310 and output terminal VOUT.
  • Capacitor Co is connected in parallel with load impedance ZL, and is coupled between inductor Lo and ground.
  • Capacitor Co and inductor Lo provide filtering to the output voltage VOUT, filtering the ripple present on Vsw.
  • the inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
  • Vsw approximately equal to VIN/2 minus the drain-to-source voltage drops across Qi and Q3.
  • Capacitor CFLY holds the voltage at nodes 306 and 314 at three-quarters VIN and at one-quarter VIN, respectively.
  • Turning off Qi and Q3 and turning on Q2 and Q4 makes Vsw equal to ground plus the drain-to-source voltage drops across Q2 and Q4.
  • the voltage at switching node 310, Vsw switches approximately between VIN/2 and ground. Reducing the voltage swing at Vsw by half reduces the magnitude of the ripple voltage on VOUT to one-quarter of the ripple magnitude from the two-level buck converter. Further reduction in the ripple voltage on VOUT can be achieved in cases where the input voltage is three or more times greater than the output voltage.
  • FIG. 4 shows a schematic diagram for an asymmetric three-level buck converter 400.
  • the asymmetric three-level buck converter switches the voltage Vsw at the switch node 410 between three voltage levels: Vin, Vin/3, and ground.
  • the asymmetric three-level buck converter 400 produces a ripple voltage on Vsw that is lower than the ripple voltage produced by a two-level buck converter or a symmetric three-level buck converter. This reduction in the ripple is due to reducing the voltage swing at the switch node 410 to a lower voltage than the switch node voltage swing with either the two-level buck converter or the symmetric three-level buck converter.
  • a lower voltage swing at the switch node produces lower ripple on the switching voltage signal Vsw.
  • Transistor Qi is coupled between an input voltage terminal having a voltage VIN and a first terminal of a capacitor CFLYI.
  • Transistor Q3 is coupled between a second terminal of capacitor CFLYI and ground.
  • Transistor Q4 is coupled between the second terminal of capacitor CFLYI and a first terminal of capacitor CFLY2.
  • Transistor Q6 is coupled between a second terminal of capacitor CFLY2 and ground.
  • Q7 is coupled between the second terminal of capacitor CFLY2 and switching node 410, which is at a voltage Vsw.
  • Transistor Qs is coupled between the first terminal of capacitor CFLY2 and switching node 410.
  • Transistor Q2 is coupled between the first terminal of capacitor CFLYI and switching node 410.
  • An output terminal VOUT has a load impedance ZL.
  • Capacitors CFLYI and CFLY2 can be external to the device, or may be integrated into the same package as transistors Qi, Q2, Q3, Q4, Qs, Qe, and Q7.
  • the control terminal of Qi is coupled to a controller providing control signal CNTL1.
  • the control terminal of Q2 is coupled to the controller and receives control signal CNTL2.
  • the control terminal of Q3 is coupled to the controller and receives control signal CNTL3.
  • the control terminal of Q4 is coupled to the controller and receives control signal CNTL4.
  • the control terminal of Q5 is coupled to a controller providing control signal CNTL5.
  • the control terminal of Q6 is coupled to the controller and receives control signal CNTL6.
  • the control terminal of Q7 is coupled to the controller and receives control signal CNTL7.
  • Signals CNTL1, CNTL2, CNTL3, CNTL4, CNTL5, CNTL6 and CNTL7 turn transistors Qi, Q2, Q3, Q4, Qs, Q6, and Q7, respectively, on and off, modulating the on times of transistors Qi, Q2, Q3, Q4, Qs, Qe, and Q7 to maintain a desired regulated output voltage at VOUT while ensuring that VIN and ground are never shorted.
  • Transistors Qi, Q2, Q3, Q4, Q5, Qe, and Q7 can be field effect transistors (FETs) or can be bipolar junction transistors (BJTs).
  • An inductor Lo is coupled between the switching node 410 and output terminal VOUT.
  • Capacitor Co is connected in parallel with load impedance ZL, and is coupled between inductor Lo and ground.
  • Capacitor Co and inductor Lo provide filtering to the output voltage VOUT, filtering ripple present on Vsw.
  • the inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
  • Asymmetric three-level buck converter 400 operates in a continuously recurring cycle having four segments.
  • Asymmetric three-level buck converter 400 operates to maintain charge balance on capacitors CFLYI and CFLY2, and produce the desired regulated output voltage at VOUT.
  • the voltage Vsw at switch node 410 switches between VIN/3 and ground.
  • VIN is connected to VOUT through capacitors CFLYI and CFLY2 during the first segment of the cycle.
  • the voltage drop across each of capacitors CFLYI and CFLY2 is VIN/3. Therefore, the voltage Vsw at the switching node 410 is VIN/3.
  • the voltage at VC2TOP is 2/3 VIN and the voltage VCITOP is at VIN.
  • the voltage Vsw is greater than VOUT, SO the inductor current II is charging up during the first segment of the cycle.
  • Capacitors CFLYI and CFLY2 are also being charged during the first segment of the cycle.
  • transistors Q6 and Q7 are turned on while transistors Qi, Q2, Q3, Q4 and Qs are turned off.
  • the voltage Vsw at switch node 410 is held at approximately ground through transistors Q7 and Qe.
  • the inductor current II is discharging through the load ZL and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the first segment.
  • capacitors CFLYI and CFLY2 are discharged to keep the capacitor charge balanced, allowing the voltage Vsw at the switching node 410 to remain at VIN/3.
  • capacitors CFLYI and CFLY2 are connected in parallel through transistor combinations Q2-Q3 and Q5-Q6. Capacitors CFLYI and CFLY2 act as a power supply supplying current to the circuit during the third segment. The inductor current II charges up and capacitors CFLYI and CFLY2 slowly discharge during the third segment of the cycle.
  • the fourth segment of the cycle is similar to the second segment of the cycle.
  • transistors Q6 and Q7 are turned on while transistors Qi, Q2, Q3, Q4 and Qs are turned off.
  • the voltage Vsw at switch node 410 is brought back to approximately ground through transistors Q7 and Qe.
  • the inductor current II discharges through the load impedance ZL and the charges on capacitors CFLYI and CFLY2 remains as they were at the end of the third segment.
  • the cycle goes back to the first segment and the cycle continues repeating.
  • the circuit operation of the first and third segments of the cycle are the same as the case where the voltage at VIN is more than three times the voltage at VOUT, but the second and fourth segments of the cycle operates differently.
  • transistors Qi, Q4 and Q7 are turned on while transistors Q2, Q3, Qs and Q6 are turned off.
  • VIN is connected to VOUT through capacitors CFLYI and CFLY2 and the voltage drop across each of CFLYI and CFLY2 is VIN/3. Therefore, the voltage Vsw at the switching node 410 is VIN/3.
  • the voltage at VC2TOP is at 2/3 VIN and VCITOP is at VIN.
  • the voltage Vsw is lower than VOUT, SO the inductor current II is negative as inductor Lo charges up during the first segment of the cycle. Capacitors CFLYI and CFLY2 are also being charged during this segment of the cycle.
  • transistors Qi and Q2 are turned on while transistors Q3, Q4, Qs, Q6 and Q7 are turned off.
  • the voltage Vsw at switch node 410 is held at approximately VIN through transistors Qi and Q2.
  • the inductor current II is charging, and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the first segment.
  • the inductor Lo discharges because VOUT is at a higher voltage than the switch node voltage Vsw.
  • the inductor current decreases and capacitors CFLYI and CFLY2 discharge during the third segment.
  • the charge that was stored in capacitors CFLYI and CFLY2 during segment 1 is discharged in segment 3 of the cycle.
  • the fourth segment of the cycle is similar to the second segment.
  • transistors Qi and Q2 are turned on while transistors Q3, Q4, Qs, Q 6 and Q7 are turned off.
  • the voltage Vsw at switch node 410 is held at approximately VIN through transistors Qi and Q2.
  • the inductor current II is charged, and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the third segment.
  • the cycle goes back to the first segment and the cycle continues repeating.
  • Asymmetric three-level buck converter 400 is optimized for use in high input voltage, low output voltage applications. However, the design is still useful for other power converter applications, albeit possibly with reduced benefits.
  • the asymmetric three-level buck converter provides approximately the same ripple reduction as a four-level buck converter.
  • the asymmetric three-level buck converter 400 has only two transistors in series between VIN and VOUT, while the four-level buck converter has three transistors in series which current must pass through between VIN and VOUT. Therefore, the asymmetric three-level buck converter has less DC resistance than the four-level buck converter due to having fewer drain- to-source resistances in series with the filter inductance.
  • the higher series resistance of the four- level converter means the four-level converter has a higher power loss, and thus a lower power efficiency, than the asymmetric three-level buck converter.
  • a benefit of the asymmetric three-level converter over a two-level converter, or even a symmetric three-level converter, is that a smaller inductor is needed to achieve the same ripple reduction because the voltage swing levels at the switching node are smaller with the asymmetric three-level converter. Therefore, the ripple that is generated by the switching is smaller with the asymmetric three-level converter.
  • the filter inductor Lo is sized proportional to the ripple, so a smaller inductor is needed with the asymmetric three-level converter. If the inductance is reduced, the DC resistance of the inductor is reduced, thereby decreasing the power loss in the inductor.
  • terminal As used herein, “terminal”, “node”, “interconnection”, “lead” and “pin” are used interchangeably. Unless specifically stated to the contrary, these terms generally mean an interconnection between or a terminus of a device element, a circuit element, an integrated circuit, a device, or other electronics or semiconductor component.
  • ground includes a chassis ground, an Earth ground, a floating ground, a virtual ground, a digital ground, a common ground, and/or any other form of ground connection applicable to, or suitable for, the teachings of this description.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)

Abstract

Described embodiments include a circuit for limiting power converter output ripple (400). A first transistor (QI) has a first transistor current terminal receiving an input voltage, and a second transistor current terminal coupled to a first capacitor (CFLY1). A second transistor (Q4) has a third transistor current terminal coupled to the first capacitor, and a fourth transistor current terminal is coupled to a second capacitor (CFLY2). A third transistor (Q7) has a fifth transistor current terminal coupled to the second capacitor, and a sixth transistor terminal coupled to a filter input (LO, CO). A fourth transistor (Q2) has a seventh transistor current terminal coupled to the second transistor current terminal, and an eighth transistor current terminal coupled to the sixth transistor current terminal. A fifth transistor (Q5) has a ninth transistor current terminal coupled to the fourth transistor current terminal, and a tenth transistor current terminal coupled to the sixth transistor current terminal.

Description

POWER CONVERTER WITH ASYMMETRIC SWITCH LEVELS BACKGROUND
[0001] This description relates to power converters, and particularly to buck voltage regulators. Increasingly, there is a requirement for efficient power converters having a high conversion ratio. The conversion ratio of a power converter is the ratio of the input voltage to the output voltage. Buck voltage regulators having power conversion ratios of three or greater are gaining in popularity.
[0002] Applications where a ratio of the input voltage to the output voltage of three or greater include wired and wireless mobile phone charging and computer servers. Power requirements for wired mobile phone charging are driven at least in part by Universal Serial Bus (USB) power standards. Requirements for wireless mobile phone chargers are driven in part by charging efficiency optimization. The charging efficiency of wireless mobile phone chargers can be improved by providing a high voltage input to the charging coil of the mobile phone, which is then brought down to a lower voltage to match the battery voltage. Servers are increasingly moving to a 48-volt distribution bus that may require a voltage conversion from 48V to 1.8V.
[0003] Achieving high conversion ratios by using existing circuit architectures can lead to low power efficiency due to the energy lost as a portion of the current from the higher voltage source is dissipated to ground. Existing architectures may require large inductors to remove the ripple on the output voltage. A larger inductors can lead to a larger inductor power loss due to its higher DC resistance, and thereby lower efficiency.
SUMMARY
[0004] In a first example, an integrated circuit for limiting power converter output ripple includes a first transistor having first and second current terminals. The first current terminal is coupled to an input voltage terminal and the second current terminal is adapted to be coupled to a first terminal of a first capacitor. A second transistor has third and fourth current terminals. The third current terminal is adapted to be coupled to a second terminal of the first capacitor, and the fourth current terminal is adapted to be coupled to the first terminal of a second capacitor. [0005] A third transistor has fifth and sixth current terminals. The fifth current terminal is adapted to be coupled to a second terminal of the second capacitor, and the sixth terminal is adapted to be coupled to an input of a filter. A fourth transistor has seventh and eighth current terminals. The seventh current terminal is coupled to the second current terminal, and the eighth current terminal is adapted to be coupled to the input of the filter.
[0006] A fifth transistor has ninth and tenth current terminals. The ninth current terminal is coupled to the fourth current terminal. The tenth current terminal is adapted to be coupled to the input of the filter.
[0007] In a second example, a circuit for limiting power converter output ripple includes a first capacitor having first and second capacitor terminals, and a second capacitor having third and fourth capacitor terminals. A first transistor has first and second current terminals. The first current terminal is coupled to an input voltage terminal, and the second current terminal is coupled to the first capacitor terminal. A second transistor has third and fourth current terminals. The third current terminal is coupled to a second capacitor terminal, and the fourth current terminal is coupled to the third capacitor terminal.
[0008] A third transistor has fifth and sixth current terminals. The fifth current terminal is coupled to the fourth capacitor terminal, and the sixth terminal coupled to an input of a filter. A fourth transistor has seventh and eighth current terminals. The seventh current terminal is coupled to the second current terminal, and the eighth current terminal is coupled to the sixth current terminal. A fifth transistor has ninth and tenth current terminals. The ninth current terminal is coupled to the fourth current terminal, and the tenth current terminal is coupled to the sixth current terminal.
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] FIG. 1 shows a block diagram for an example mobile phone battery charger system including a power converter.
[0010] FIG. 2 shows a schematic diagram for a buck power converter having two switching voltage levels.
[0011] FIG. 3 shows a schematic diagram for a symmetric three-level buck power converter. [0012] FIG. 4 shows a schematic diagram for an asymmetric three-level buck power converter. DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
[0013] In this description, the same reference numbers depict the same or similar (by function and/or structure) features. The drawings are not necessarily drawn to scale.
[0014] Buck power converters have an input voltage that is higher than the regulated output voltage. The conversion ratio of a power converter is the ratio of the input voltage to the output voltage. Numerous applications today call for a buck power converter having a conversion ratio of three or greater. An example of an application requiring a high conversion ratio is a mobile phone battery charger.
[0015] FIG 1. shows a block diagram for an example mobile phone battery charger system 100 that includes a power converter. Mobile phone battery charging system 100 has two switchable sources for input power, USB connector 102 and wireless receiver 104. In at least one case, USB connector 102 is connected to a USB cable that delivers power derived from an AC power source through a power conversion adapter. Alternatively, wireless receiver 104 may deliver power from a charging mat or a similar wireless power source.
[0016] Power converter 108 includes the following terminals: VBUS 110, GND 112, VOUT 114, and BAT 116. Power is supplied from USB connector 102 or wireless receiver 104 to VBUS 110 at a voltage VIN. A system ground reference can be connected to GND 112. A battery 118 can be connected to the BAT terminal 116. Power converter 108 has output VOUT 114 which can be coupled to power input terminals of other devices in the system, providing a regulated voltage source.
[0017] FIG. 2 shows a schematic diagram for a buck converter 200 having two switching voltage levels. Transistor Qi is coupled between an input voltage terminal at a voltage VIN and a switching node 210, which is at a voltage Vsw. Transistor Q2 is coupled between the switching node 210 and ground. An output terminal VOUT has a load impedance ZL.
[0018] The control terminal of Qi is coupled to a controller that provides control signal CNTL1. The control terminal of Q2 is coupled to the controller and receives control signal CNTL2. Signals CNTL1 and CNTL2 turn transistors Qi and Q2 on and off, modulating the on times of Qi and Q2 to maintain a desired regulated output voltage at VOUT while ensuring that Qi and Q2 are never on at the same time.
[0019] An inductor Lo is coupled between the switching node 210 and output terminal VOUT. Capacitor Co is connected in parallel with load impedance ZL and is coupled to inductor Lo. Capacitor Co and inductor Lo provide filtering for the output voltage VOUT, filtering ripple present on the signal Vsw. The inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
[0020] Turning on Qi while Q2 is turned off makes Vsw equal to VIN minus the drain-to-source voltage drop across Qi. Turning off Qi and turning Q2 on makes Vsw equal to ground plus the drain-to-source voltage drop across Q2. Hence, the voltage at switching node 210, Vsw, switches approximately between VIN and ground. Because the magnitude of the ripple voltage on VOUT is proportional to the magnitude of the voltage swing at Vsw, reducing this voltage swing reduces the magnitude of the ripple voltage present on Vsw.
[0021] FIG. 3 shows a schematic diagram for a symmetric three-level buck converter 300. The symmetric three-level buck converter switches the voltage Vsw at the switch node 310 between three voltage levels: Vin, Vin/2, and ground. The symmetric three-level buck converter 300 produces a ripple that is one-quarter the ripple produced by a two-level buck converter. This reduction in ripple is due to reducing the voltage swing at the switch node 310.
[0022] Transistor Qi is coupled between an input voltage terminal having a voltage VIN and transistor Q3. Transistor Qi is coupled to transistor Q3 at node 306, which is at a voltage VTOP. Transistor Q2 is coupled between ground and transistor Q4. Transistor Q4 is coupled to transistor Q3 at switching node 310, which is at a voltage Vsw. Transistor Q2 is coupled between the switching node 210 and ground. Transistor Q4 is coupled to transistor Q2 at node 314, which is at a voltage VBOT. A capacitor CFLY is coupled between node 306 and node 314. The voltage across capacitor CFLY is equal to VTOP minus VBOT. An output voltage terminal VOUT has a load impedance ZL.
[0023] The control terminal of Qi is coupled to a controller that provides control signal CNTL1. The control terminal of Q2 is coupled to the controller and receives control signal CNTL2. The control terminal of Q3 is coupled to the controller and receives control signal CNTL3. The control terminal of Q4 is coupled to the controller and receives control signal CNTL4. Signals CNTL1, CNTL2, CNTL3 and CNTL4 turn transistors Qi, Q2, Q3, and Q4, respectively, on and off, modulating the transistor on times to maintain a desired regulated output voltage at VOUT while ensuring that VIN and ground are never shorted.
[0024] An inductor Lo is coupled between the switching node 310 and output terminal VOUT. Capacitor Co is connected in parallel with load impedance ZL, and is coupled between inductor Lo and ground. Capacitor Co and inductor Lo provide filtering to the output voltage VOUT, filtering the ripple present on Vsw. The inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
[0025] Turning on Qi and Q3 with Q2 and Q4 turned off makes Vsw approximately equal to VIN/2 minus the drain-to-source voltage drops across Qi and Q3. Capacitor CFLY holds the voltage at nodes 306 and 314 at three-quarters VIN and at one-quarter VIN, respectively. Turning off Qi and Q3 and turning on Q2 and Q4 makes Vsw equal to ground plus the drain-to-source voltage drops across Q2 and Q4. Hence, the voltage at switching node 310, Vsw, switches approximately between VIN/2 and ground. Reducing the voltage swing at Vsw by half reduces the magnitude of the ripple voltage on VOUT to one-quarter of the ripple magnitude from the two-level buck converter. Further reduction in the ripple voltage on VOUT can be achieved in cases where the input voltage is three or more times greater than the output voltage.
[0026] FIG. 4 shows a schematic diagram for an asymmetric three-level buck converter 400. The asymmetric three-level buck converter switches the voltage Vsw at the switch node 410 between three voltage levels: Vin, Vin/3, and ground. The asymmetric three-level buck converter 400 produces a ripple voltage on Vsw that is lower than the ripple voltage produced by a two-level buck converter or a symmetric three-level buck converter. This reduction in the ripple is due to reducing the voltage swing at the switch node 410 to a lower voltage than the switch node voltage swing with either the two-level buck converter or the symmetric three-level buck converter. A lower voltage swing at the switch node produces lower ripple on the switching voltage signal Vsw. [0027] Transistor Qi is coupled between an input voltage terminal having a voltage VIN and a first terminal of a capacitor CFLYI. Transistor Q3 is coupled between a second terminal of capacitor CFLYI and ground. Transistor Q4 is coupled between the second terminal of capacitor CFLYI and a first terminal of capacitor CFLY2. Transistor Q6 is coupled between a second terminal of capacitor CFLY2 and ground. Q7 is coupled between the second terminal of capacitor CFLY2 and switching node 410, which is at a voltage Vsw. Transistor Qs is coupled between the first terminal of capacitor CFLY2 and switching node 410. Transistor Q2 is coupled between the first terminal of capacitor CFLYI and switching node 410. An output terminal VOUT has a load impedance ZL. Capacitors CFLYI and CFLY2 can be external to the device, or may be integrated into the same package as transistors Qi, Q2, Q3, Q4, Qs, Qe, and Q7.
[0028] The control terminal of Qi is coupled to a controller providing control signal CNTL1. The control terminal of Q2 is coupled to the controller and receives control signal CNTL2. The control terminal of Q3 is coupled to the controller and receives control signal CNTL3. The control terminal of Q4 is coupled to the controller and receives control signal CNTL4. The control terminal of Q5 is coupled to a controller providing control signal CNTL5. The control terminal of Q6 is coupled to the controller and receives control signal CNTL6. The control terminal of Q7 is coupled to the controller and receives control signal CNTL7. Signals CNTL1, CNTL2, CNTL3, CNTL4, CNTL5, CNTL6 and CNTL7 turn transistors Qi, Q2, Q3, Q4, Qs, Q6, and Q7, respectively, on and off, modulating the on times of transistors Qi, Q2, Q3, Q4, Qs, Qe, and Q7 to maintain a desired regulated output voltage at VOUT while ensuring that VIN and ground are never shorted. Transistors Qi, Q2, Q3, Q4, Q5, Qe, and Q7 can be field effect transistors (FETs) or can be bipolar junction transistors (BJTs).
[0029] An inductor Lo is coupled between the switching node 410 and output terminal VOUT. Capacitor Co is connected in parallel with load impedance ZL, and is coupled between inductor Lo and ground. Capacitor Co and inductor Lo provide filtering to the output voltage VOUT, filtering ripple present on Vsw. The inductance value of inductor Lo is chosen to be proportional to the magnitude of the ripple on the signal Vsw. A larger ripple voltage on Vsw requires a larger inductor to absorb the ripple.
[0030] Asymmetric three-level buck converter 400 operates in a continuously recurring cycle having four segments. Asymmetric three-level buck converter 400 operates to maintain charge balance on capacitors CFLYI and CFLY2, and produce the desired regulated output voltage at VOUT. The voltage Vsw at switch node 410 switches between VIN/3 and ground.
[0031] In the case where the voltage at VIN is more than three times the voltage at VOUT, transistors Qi, Q4 and Q7 are turned on while transistors Q2, Q3, Qs and Q6 are off during the first segment of the cycle. VIN is connected to VOUT through capacitors CFLYI and CFLY2 during the first segment of the cycle. The voltage drop across each of capacitors CFLYI and CFLY2 is VIN/3. Therefore, the voltage Vsw at the switching node 410 is VIN/3. The voltage at VC2TOP is 2/3 VIN and the voltage VCITOP is at VIN. The voltage Vsw is greater than VOUT, SO the inductor current II is charging up during the first segment of the cycle. Capacitors CFLYI and CFLY2 are also being charged during the first segment of the cycle.
[0032] During the second segment of the cycle, in the case where the voltage at VIN is more than three times the voltage at VOUT, transistors Q6 and Q7 are turned on while transistors Qi, Q2, Q3, Q4 and Qs are turned off. The voltage Vsw at switch node 410 is held at approximately ground through transistors Q7 and Qe. During the second segment, the inductor current II is discharging through the load ZL and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the first segment.
[0033] During the third segment of the cycle, in the case where the voltage at VIN is more than three times the voltage at VOUT, transistors Q2, Q3, Qs and Q6 are turned on while transistors Qi, Q4 and Q7 are turned off. The voltage Vsw at the switching node 410 is at VIN/3. During the third segment, capacitors CFLYI and CFLY2 are discharged to keep the capacitor charge balanced, allowing the voltage Vsw at the switching node 410 to remain at VIN/3. During the third segment, capacitors CFLYI and CFLY2 are connected in parallel through transistor combinations Q2-Q3 and Q5-Q6. Capacitors CFLYI and CFLY2 act as a power supply supplying current to the circuit during the third segment. The inductor current II charges up and capacitors CFLYI and CFLY2 slowly discharge during the third segment of the cycle.
[0034] The fourth segment of the cycle is similar to the second segment of the cycle. During the fourth segment of the cycle, in the case where the voltage at VIN is more than three times the voltage at VOUT, transistors Q6 and Q7 are turned on while transistors Qi, Q2, Q3, Q4 and Qs are turned off. The voltage Vsw at switch node 410 is brought back to approximately ground through transistors Q7 and Qe. During the fourth segment, the inductor current II discharges through the load impedance ZL and the charges on capacitors CFLYI and CFLY2 remains as they were at the end of the third segment. Following the fourth segment of the cycle, the cycle goes back to the first segment and the cycle continues repeating.
[0035] In the case where the voltage at VIN is less than three times the voltage at VOUT, the circuit operation of the first and third segments of the cycle are the same as the case where the voltage at VIN is more than three times the voltage at VOUT, but the second and fourth segments of the cycle operates differently. When the voltage at VIN is less than three time the voltage at VOUT, transistors Qi, Q4 and Q7 are turned on while transistors Q2, Q3, Qs and Q6 are turned off. VIN is connected to VOUT through capacitors CFLYI and CFLY2 and the voltage drop across each of CFLYI and CFLY2 is VIN/3. Therefore, the voltage Vsw at the switching node 410 is VIN/3. The voltage at VC2TOP is at 2/3 VIN and VCITOP is at VIN. The voltage Vsw is lower than VOUT, SO the inductor current II is negative as inductor Lo charges up during the first segment of the cycle. Capacitors CFLYI and CFLY2 are also being charged during this segment of the cycle. [0036] During the second segment of the cycle, in the case where the voltage at VIN is less than three times the voltage at VOUT, transistors Qi and Q2 are turned on while transistors Q3, Q4, Qs, Q6 and Q7 are turned off. The voltage Vsw at switch node 410 is held at approximately VIN through transistors Qi and Q2. During the second segment, the inductor current II is charging, and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the first segment.
[0037] During the third segment of the cycle, in the case where the voltage at VIN is more than three times the voltage at VOUT, transistors Q2, Q3, Qs and Q6 are turned on while transistors Qi, Q4 and Q7 are turned off. The voltage Vsw at the switching node 410 is at VIN/3. During the third segment, capacitors CFLYI and CFLY2 are discharged to keep the capacitor charges balanced, allowing the voltage Vsw at the switching node 410 to remain at VIN/3. Capacitors CFLYI and CFLY2 are connected in parallel through transistors Q2-Q3 and Q5-Q6. Capacitors CFLYI and CFLY2 act as a power supply to the circuit during the third segment. The inductor Lo discharges because VOUT is at a higher voltage than the switch node voltage Vsw. The inductor current decreases and capacitors CFLYI and CFLY2 discharge during the third segment. The charge that was stored in capacitors CFLYI and CFLY2 during segment 1 is discharged in segment 3 of the cycle.
[0038] The fourth segment of the cycle is similar to the second segment. During the fourth segment of the cycle, in the case where the voltage at VIN is less than three times the voltage at VOUT, transistors Qi and Q2 are turned on while transistors Q3, Q4, Qs, Q6 and Q7 are turned off. The voltage Vsw at switch node 410 is held at approximately VIN through transistors Qi and Q2. During the fourth segment, the inductor current II is charged, and the charges on capacitors CFLYI and CFLY2 remain as they were at the end of the third segment. Following the fourth segment of the cycle, the cycle goes back to the first segment and the cycle continues repeating.
[0039] Asymmetric three-level buck converter 400 is optimized for use in high input voltage, low output voltage applications. However, the design is still useful for other power converter applications, albeit possibly with reduced benefits.
[0040] Additional ripple reduction may be obtained by adding additional switching voltage levels, but with compromised performance in other parameters. For example, the asymmetric three-level buck converter provides approximately the same ripple reduction as a four-level buck converter. However, the asymmetric three-level buck converter 400 has only two transistors in series between VIN and VOUT, while the four-level buck converter has three transistors in series which current must pass through between VIN and VOUT. Therefore, the asymmetric three-level buck converter has less DC resistance than the four-level buck converter due to having fewer drain- to-source resistances in series with the filter inductance. The higher series resistance of the four- level converter means the four-level converter has a higher power loss, and thus a lower power efficiency, than the asymmetric three-level buck converter.
[0041] A benefit of the asymmetric three-level converter over a two-level converter, or even a symmetric three-level converter, is that a smaller inductor is needed to achieve the same ripple reduction because the voltage swing levels at the switching node are smaller with the asymmetric three-level converter. Therefore, the ripple that is generated by the switching is smaller with the asymmetric three-level converter. The filter inductor Lo is sized proportional to the ripple, so a smaller inductor is needed with the asymmetric three-level converter. If the inductance is reduced, the DC resistance of the inductor is reduced, thereby decreasing the power loss in the inductor. [0042] As used herein, “terminal”, “node”, “interconnection”, “lead” and “pin” are used interchangeably. Unless specifically stated to the contrary, these terms generally mean an interconnection between or a terminus of a device element, a circuit element, an integrated circuit, a device, or other electronics or semiconductor component.
[0043] In this description, “ground” includes a chassis ground, an Earth ground, a floating ground, a virtual ground, a digital ground, a common ground, and/or any other form of ground connection applicable to, or suitable for, the teachings of this description.
[0044] In this description, even if operations are described in a particular order, some operations may be optional, and the operations are not necessarily required to be performed in that particular order to achieve desirable results. In some examples, multitasking and parallel processing may be advantageous. Moreover, a separation of various system components in the embodiments described above does not necessarily require such separation in all embodiments.
[0045] Modifications are possible in the described embodiments, and other embodiments are possible, within the scope of the claims.

Claims

CLAIMS What is claimed is:
1. An integrated circuit for limiting power converter output ripple, the integrated circuit comprising: a first transistor having first and second current terminals, the first current terminal coupled to an input voltage terminal, the second current terminal coupled to a first capacitive terminal; a second transistor having third and fourth current terminals, the third current terminal coupled to a second capacitive terminal, and the fourth current terminal coupled to a third capacitive terminal; a third transistor having fifth and sixth current terminals, the fifth current terminal coupled to a fourth capacitive terminal, and the sixth terminal coupled to a filter input terminal; a fourth transistor having seventh and eighth current terminals, the seventh current terminal coupled to the second current terminal, and the eighth current terminal coupled to the filter input terminal; and a fifth transistor having ninth and tenth current terminals, the ninth current terminal coupled to the fourth current terminal, and the tenth current terminal coupled to the filter input terminal.
2. The integrated circuit of claim 1, further comprising: a sixth transistor having eleventh and twelfth current terminals, the eleventh current terminal coupled to the third current terminal, and the twelfth current terminal coupled to a ground terminal; and a seventh transistor having thirteenth and fourteenth current terminals, the thirteenth current terminal coupled to the fifth current terminal, and the fourteenth current terminal coupled to the ground terminal.
3. The integrated circuit of claim 1, wherein an output voltage terminal is adapted to be coupled to a first terminal of an inductor, and the filter input terminal is adapted to be coupled to a second terminal of the inductor.
4. The integrated circuit of claim 2, wherein the integrated circuit is configured to operate on a cycle having first, second, third and fourth sequential operating stages that recur.
5. The integrated circuit of claim 4, wherein the first, second and third transistors are configured to turn on, and the fourth, fifth, sixth and seventh transistors are configured to turn off during the first operating stage if a voltage at the input voltage terminal is at least three times a voltage at the output voltage terminal.
6. The integrated circuit of claim 5, wherein the third and seventh transistors are configured to turn on, and the first, second, fourth, fifth and sixth transistors are configured to turn off during the second operating stage.
7. The integrated circuit of claim 6, wherein the fourth, fifth, sixth and seventh transistors are configured to turn on, and the first, second and third transistors are configured to turn off during the third operating stage.
8. The integrated circuit of claim 7, wherein the third and seventh transistors are configured to turn on, and the first, second, fourth, fifth and sixth transistors are configured to turn off during the fourth operating stage.
9. The integrated circuit of claim 1 , in which the first, second, third, fourth, fifth, sixth and seventh transistors are FETs.
10. The integrated circuit of claim 4, wherein, responsive to a voltage at the input voltage terminal being less than three times a voltage at the output voltage terminal: the first, second and third transistors are configured to turn on, and the fourth, fifth, sixth and seventh transistors are configured to turn off during the first operating stage; the first and fourth transistors are configured to turn on, and the second, third, fifth, sixth and seventh transistors are configured to turn off during the second operating stage; the fourth, fifth, sixth and seventh transistors are configured to turn on, and the first, second and third transistors are configured to turn off during the third operating stage; and the first and fourth transistors are configured to turn on, and the second, third, fifth, sixth and seventh transistors are configured to turn off during the fourth operating stage.
11. A circuit for limiting power converter output ripple, comprising: a first capacitor having first and second capacitor terminals; a second capacitor having third and fourth capacitor terminals; a first transistor having first and second current terminals, the first current terminal coupled to an input voltage terminal, the second current terminal coupled to the first capacitor terminal; a second transistor having third and fourth current terminals, the third current terminal coupled to a second capacitor terminal, and the fourth current terminal coupled to the third capacitor terminal; a third transistor having fifth and sixth current terminals, the fifth current terminal coupled to the fourth capacitor terminal, and the sixth current terminal coupled to an input of a filter; a fourth transistor having seventh and eighth current terminals, the seventh current terminal coupled to the second current terminal, and the eighth current terminal coupled to the sixth current terminal; and a fifth transistor having ninth and tenth current terminals, the ninth current terminal coupled to the fourth current terminal, and the tenth current terminal coupled to the sixth current terminal.
12. The integrated circuit of claim 11, further comprising: a sixth transistor having eleventh and twelfth current terminals, the eleventh current terminal coupled to the third current terminal, and the twelfth current terminal coupled to a ground terminal; and a seventh transistor having thirteenth and fourteenth current terminals, the thirteenth current terminal coupled to the fifth current terminal, and the fourteenth current terminal coupled to the ground terminal.
13. The integrated circuit of claim 11, wherein the filter includes: an inductor having first and second inductor terminals, the first inductor terminal coupled to the eighth current terminal, and the second inductor current terminal coupled to an output voltage terminal; and a third capacitor coupled between the output voltage terminal and the ground terminal.
14. The integrated circuit of claim 12, wherein the integrated circuit is configured to operate on a cycle having first, second, third and fourth sequential operating stages that recur.
15. The integrated circuit of claim 14, wherein the first, second and third transistors are configured to turn on, and the fourth, fifth, sixth and seventh transistors are configured to turn off during the first operating stage responsive to a voltage at the input voltage terminal being at least three times a voltage at the output voltage terminal.
16. The integrated circuit of claim 15, wherein the third and seventh transistors are configured to turn on, and the first, second, fourth, fifth and sixth transistors are configured to turn off during the second operating stage.
17. The integrated circuit of claim 16, wherein the fourth, fifth, sixth and seventh transistors are configured to turn on, and the first, second and third transistors are configured to turn off during the third operating stage.
18. The integrated circuit of claim 17, wherein the third and seventh transistors are configured to turn on, and the first, second, fourth, fifth and sixth transistors are configured to turn off during the fourth operating stage.
19. The integrated circuit of claim 11, in which the first, second, third, fourth, fifth, sixth and seventh transistors are FETs.
20. The integrated circuit of claim 14, wherein responsive to a voltage at the input voltage terminal being less than three times a voltage at the output voltage terminal: the first, second and third transistors are configured to turn on, and the fourth, fifth, sixth and seventh transistors are configured to turn off during the first operating stage; the first and fourth transistors are configured to turn on, and the second, third, fifth, sixth and seventh transistors are configured to turn off during the second operating stage; the fourth, fifth, sixth and seventh transistors are configured to turn on, and the first, second and third transistors are configured to turn off during the third operating stage; and the first and fourth transistors are configured to turn on, and the second, third, fifth, sixth and seventh transistors are configured to turn off during the fourth operating stage.
PCT/US2022/035464 2021-07-22 2022-06-29 Power converter with asymmetric switch levels WO2023003678A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202280041182.XA CN117480715A (en) 2021-07-22 2022-06-29 Power converter with asymmetric switching levels

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US202163224738P 2021-07-22 2021-07-22
US63/224,738 2021-07-22
US17/588,365 US11996764B2 (en) 2021-07-22 2022-01-31 Power converter with asymmetric switch levels
US17588365 2022-01-31

Publications (1)

Publication Number Publication Date
WO2023003678A1 true WO2023003678A1 (en) 2023-01-26

Family

ID=83447770

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2022/035464 WO2023003678A1 (en) 2021-07-22 2022-06-29 Power converter with asymmetric switch levels

Country Status (1)

Country Link
WO (1) WO2023003678A1 (en)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10903738B2 (en) * 2018-05-14 2021-01-26 Analog Devices International Unlimited Company High conversion-ratio hybrid switched power converter

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10903738B2 (en) * 2018-05-14 2021-01-26 Analog Devices International Unlimited Company High conversion-ratio hybrid switched power converter

Similar Documents

Publication Publication Date Title
US10468965B2 (en) Multi-stage multilevel DC-DC step-down converter
CN113572242B (en) Charging circuit and integrated chip
EP3691100A1 (en) Switched capacitor conversion circuit, and charging control system and control method
US20240055881A1 (en) Hybrid-mode charging circuit, and charging method
CN101083431A (en) Charge pump circuit
US20210359606A1 (en) Power conversion circuit, power conversion system and power chip
US11522466B1 (en) Power conversion structure, power conversion method, electronic device including power conversion structure, and chip unit
CN113824196B (en) Battery charging circuit, device and terminal equipment
KR20030027729A (en) Dc-dc converter
CN114793059B (en) Voltage control circuit of voltage reduction circuit, voltage reduction device and electronic equipment
US11588391B1 (en) Power conversion structure, system, method, electronic device including power conversion structure, and chip unit
CN113595215B (en) Battery charging system and integrated chip
US10312813B2 (en) Multi-phase converter
US20240079956A1 (en) Hybrid power converter
CN111313707A (en) DC/DC power supply conversion system
CN114552975B (en) Power conversion system, electronic equipment comprising same and integrated circuit
CN101980435B (en) Direct current/alternating-current converter for acquiring stable low voltage and telephone power supply circuit
CN113794373B (en) Multi-level direct current converter and power supply system
US20230089638A1 (en) Versatile Battery Charging System and Control Method
CN113013956A (en) Charging and discharging circuit and electronic equipment
US11996764B2 (en) Power converter with asymmetric switch levels
WO2023003678A1 (en) Power converter with asymmetric switch levels
CN115800731A (en) Switched capacitor voltage conversion circuit and switched capacitor voltage converter
CN116207976A (en) Step-down circuit and power management device
CN117480715A (en) Power converter with asymmetric switching levels

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22777372

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 202280041182.X

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE