WO2020189300A1 - Redresseur et système d'alimentation électrique sans contact - Google Patents

Redresseur et système d'alimentation électrique sans contact Download PDF

Info

Publication number
WO2020189300A1
WO2020189300A1 PCT/JP2020/009346 JP2020009346W WO2020189300A1 WO 2020189300 A1 WO2020189300 A1 WO 2020189300A1 JP 2020009346 W JP2020009346 W JP 2020009346W WO 2020189300 A1 WO2020189300 A1 WO 2020189300A1
Authority
WO
WIPO (PCT)
Prior art keywords
switching element
voltage
terminal
alternating current
flip
Prior art date
Application number
PCT/JP2020/009346
Other languages
English (en)
Japanese (ja)
Inventor
佐々木 正人
Original Assignee
シャープ株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by シャープ株式会社 filed Critical シャープ株式会社
Priority to JP2021507184A priority Critical patent/JPWO2020189300A1/ja
Publication of WO2020189300A1 publication Critical patent/WO2020189300A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J50/00Circuit arrangements or systems for wireless supply or distribution of electric power
    • H02J50/10Circuit arrangements or systems for wireless supply or distribution of electric power using inductive coupling
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/12Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/21Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/217Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M7/219Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only in a bridge configuration

Definitions

  • One aspect of the present disclosure relates to a rectifier and a non-contact power supply system.
  • One aspect of the present disclosure is to suppress chattering generated in a switching element while suppressing an increase in power consumption.
  • the rectifying device is connected in series with a feeding unit that supplies an alternating current, a first switching element that switches between a conductive state and a non-conducting state with respect to the alternating current, and the first switching element.
  • a detection circuit to which an AC voltage corresponding to the AC current is applied, and a control circuit for switching between the conductive state and the non-conducting state of the first switching element based on the AC voltage.
  • chattering generated in the switching element can be suppressed while suppressing an increase in power consumption.
  • FIG. 1 An example of the time change of the drive state of the voltage detection element, the first switching element, and the second switching element in the rectifier shown in FIG. 1 is shown, and in particular, the time change of the AC voltage applied to the voltage detection element. It is a figure which shows the state. An example of the time change of the drive state of the voltage detection element, the first switching element, and the second switching element in the rectifier shown in FIG. 1 is shown, and in particular, the alternating current flowing through the first switching element and the gate drive are shown. It is a figure which shows the state of the time change of a voltage.
  • FIG. 5 is a diagram showing an example of an alternating current flow in a state where the first switching element is on and the second switching element is off in the rectifier device shown in FIG. 1.
  • FIG. 5 is a diagram showing an example of an alternating current flow in a state where the first switching element is off and the second switching element is on in the rectifier device shown in FIG. 1.
  • FIG. 1 is a diagram showing an example of the configuration of the non-contact power supply system 1 according to the first embodiment.
  • the non-contact power supply system 1 includes a power transmission device 2 and a rectifier device 5.
  • the non-contact power supply system 1 is an example of a system that wirelessly supplies electric power from the power transmission device 2 to the rectifier device 5.
  • various methods such as an electromagnetic induction method and a magnetic resonance method can be adopted.
  • the rectifying device 5 may be used for mobile devices such as smartphones and drones, and may be used for various electronic devices other than mobile devices.
  • the circuit configurations of the power transmission device 2 and the rectifier device 5 shown in FIG. 1 are examples, and the circuit configurations other than those shown in FIG. 1 may be used.
  • the power transmission device 2 wirelessly supplies electric power to the rectifier device 5, for example.
  • the power transmission device 2 includes, for example, a drive power supply 3, a power transmission coil L2, and a resonance capacitor C4.
  • the drive power supply 3 outputs an AC voltage.
  • the drive power supply 3 is realized by, for example, an inverter circuit.
  • the frequency of the drive power supply 3 is, for example, 150 kHz to 200 kHz in the case of the electromagnetic induction method and the ISM band band (for example, 6.78 MHz) in the case of the magnetic resonance method.
  • the resonance capacitor C4 is a capacitor for resonating with the power transmission coil L2.
  • the power transmission coil L2 transmits electric power to the rectifier 5 based on the AC voltage supplied from the drive power source 3.
  • one terminal of the resonance capacitor C4 is connected to the drive power supply 3, and the other terminal is connected to the power transmission coil L2.
  • the terminal of the power transmission coil L2 opposite to the terminal connected to the resonance capacitor C4 is connected to the drive power supply 3.
  • a closed circuit is formed by connecting a drive power supply 3, a resonance capacitor C4, and a power transmission coil L2 in series in order.
  • the rectifier 5 includes a half-wave rectifier circuit.
  • the rectifier 5 includes, for example, a power receiving coil (feeding unit) L1, a detection circuit 7, a first switching element M1, a second switching element M2, a storage capacitor (third storage unit) C3, and a control circuit 10.
  • the detection circuit 7 includes a first resonance capacitor (first storage unit) C1, a second resonance capacitor (second storage unit) C2, and a voltage detection element R1.
  • the ground GND1 to GND4 which will be described later, are reference potential points.
  • the power receiving coil L1 generates an alternating current by magnetically coupling with the power transmission coil L2 when the power transmission coil L2 of the power transmission device 2 is brought close to the power receiving coil L1.
  • the power receiving coil L1 is an element that wirelessly receives power from the power transmitting coil L2.
  • the power receiving coil L1 is an element that supplies an alternating current to the circuit in the rectifier device 5.
  • the rectifying device 5 may be provided with an AC power supply that outputs an AC voltage or an AC current instead of the power receiving coil L1. In this case, the power transmission device 2 is unnecessary.
  • the detection circuit 7 is a circuit for detecting a voltage for turning off the first switching element M1 as described later, based on the alternating current generated in the power receiving coil L1.
  • the detection circuit 7 is interposed between the power receiving coil L1 and the first switching element M1 and is connected in series with each of them.
  • the first resonance capacitor C1 is a capacitor for resonating with the power receiving coil L1 by being connected in series with the power receiving coil L1.
  • the first resonance capacitor C1 is interposed between the power receiving coil L1 and the first switching element M1 and is connected in series with each of them. That is, one terminal of the first resonant capacitor C1 is connected to the power receiving coil L1, and the other terminal is connected to the connection point P1 between the source terminal M1s of the first switching element M1 and the ground GND1 which will be described later. Has been done.
  • the second resonance capacitor C2 is connected in parallel with the first resonance capacitor C1 and the capacitance is adjusted between the second resonance capacitor C2 and the first resonance capacitor C1 to adjust the amount of alternating current flowing through the voltage detection element R1.
  • the voltage detection element R1 By connecting the voltage detection element R1 in series with the second resonance capacitor C2 and the first switching element M1, an AC voltage corresponding to the AC current flowing through the voltage detection element R1 is applied.
  • the voltage detection element R1 causes the first switching element M1 to detect a change in the AC voltage value according to a change in the AC current value inflow or outflow.
  • the detection circuit 7 for example, by connecting the first resonance capacitor C1 and the second resonance capacitor C2 in parallel, the alternating current flowing in or out of the first switching element M1 is diverted to cause a voltage detection element. It can be sent to R1. Therefore, a minute AC current that has been split can be passed through the voltage detection element R1, and power consumption can be reduced.
  • the detection circuit 7 may have a configuration in which the second resonance capacitor C2 is omitted and the voltage detection element R1 is provided between the first resonance capacitor C1 and the source terminal M1s of the first switching element M1.
  • the voltage detection element R1 is, for example, a resistor, but is not limited to the resistor, and may be a component capable of detecting or detecting an AC voltage based on an AC current.
  • the second resonance capacitor C2 and the voltage detection element R1 are connected in series.
  • the series circuit in which the second resonance capacitor C2 and the voltage detection element R1 are connected is connected in parallel with the first resonance capacitor C1.
  • one terminal is connected to the connection point P2 between the connection point P1 and one terminal of the first resonance capacitor C1
  • the other terminal is one terminal of the second resonance capacitor C2. Is connected to.
  • the terminal on the opposite side to the terminal connected to the voltage detection element R1 is connected to the connection point P3 between the power receiving coil L1 and the first resonance capacitor C1.
  • the connection point where the voltage detection element R1 and the second resonance capacitor C2 are connected is referred to as a connection point P4.
  • the first switching element M1 is, for example, a transistor such as a MOSFET (metal-oxide-semiconductor field-effect transistor).
  • the first switching element M1 has a source terminal M1s, a drain terminal M1d, and a gate terminal M1g.
  • the first switching element M1 is turned on between the source terminal M1s and the drain terminal M1d with respect to the alternating current flowing through the power receiving coil L1 by controlling the gate drive voltage supplied to the gate terminal M1g by the control circuit 10. It switches between conductive state) and off (non-conducting state).
  • the source terminal M1s is connected to the ground GND1 and is also connected to the first resonance capacitor C1 and the voltage detection element R1 via the connection points P1 and P2.
  • the drain terminal M1d is connected to the source terminal M2s of the second switching element M2, and is also connected to the power receiving coil L1 via the connection point P5 between the drain terminal M1d and the source terminal M2s.
  • the gate terminal M1g is connected to the output terminal of the RS flip-flop circuit 11 via a buffer BUF1 provided in the control circuit 10 described later.
  • the second switching element M2 is connected in series with each of the first switching element M1 and the power receiving coil L1.
  • the second switching element M2 is, for example, a transistor such as a MOSFET.
  • the second switching element M2 has a source terminal M2s, a drain terminal M2d, and a gate terminal M2g.
  • the second switching element M2 is turned on between the source terminal M2s and the drain terminal M2d with respect to the alternating current flowing through the power receiving coil L1 by controlling the gate drive voltage supplied to the gate terminal M2g by the control circuit 10. It switches between conductive state) and off (non-conducting state).
  • the source terminal M2s is connected to the drain terminal M1d of the first switching element M1 via the connection point P5, and is also connected to the power receiving coil L1.
  • the drain terminal M2d is connected to the connection point P6 and branches in two directions at the connection point P6. While branching in two directions at the connection point P6, one path is connected to the storage capacitor C3, and the other path is connected to the negative input terminal of the comparator CMP3 described later.
  • the gate terminal M2g is connected to the output terminal of the RS flip-flop circuit 12 via the buffer BUF2 included in the control circuit 10.
  • the storage capacitor C3 is, for example, a rechargeable power source for operating an electronic device equipped with a rectifier device 5.
  • the power storage capacitor C3 is connected to the power receiving coil L1 and the first switching element M1 via the second switching element M2.
  • one terminal is connected to the drain terminal M2d of the second switching element M2 and the negative input terminal of the comparator CMP3 via the connection point P6, and the other terminal is connected.
  • the terminal is connected to the ground GND4.
  • the control circuit 10 switches between on (conducting state) and off (non-conducting state) of the first switching element M1 based on the AC voltage applied to the voltage detection element R1, and turns on (non-conducting state) of the second switching element M2. It switches between conductive state) and off (non-conducting state).
  • the control circuit 10 controls each of the first switching element M1 and the second switching element M2 so that on and off are reversed.
  • the control circuit 10 includes, for example, comparators CMP1 to CMP3, RS flip-flop circuits 11 and 12, a level shift circuit 13, an inverter INV1, and buffers BUF1 and BUF2.
  • the comparator CMP1 monitors the AC voltage applied to the voltage detection element R1.
  • the comparator CMP11 controls the reset input of the RS flip-flop circuits 11 and 12 based on the comparison result between the AC voltage applied to the voltage detection element R1 and the threshold voltage Vth1 (first threshold voltage).
  • the negative side input terminal is connected to the connection point P4 between the second resonance capacitor C2 and the voltage detection element R1
  • the positive side input terminal is via the voltage source VTH1 that outputs the threshold voltage Vth1. Is connected to the ground GND2.
  • the output terminal of the comparator CMP1 branches in two directions at the connection point P7, one path is connected to the reset input terminal of the RS flip-flop circuit 11, and the other path is the inverter INV1 and the level shift connected in order. It is connected to the reset input terminal of the RS flip-flop circuit 12 via the circuit 13.
  • the comparator CMP2 controls the set input of the RS flip-flop circuit 11 based on the comparison result between the voltage between the drain terminal M1d and the source terminal M1s of the first switching element M1 and the threshold voltage Vth2.
  • the comparator CMP2 detects the timing at which the first switching element M1 turns on.
  • the negative side input terminal is connected to the connection point P8 between the connection point P5 and the drain terminal M1d of the first switching element M1, and the positive side input terminal is a voltage that outputs the threshold voltage Vth2. It is connected to the ground GND3 via the source VTH2.
  • the output terminal of the comparator CMP2 is connected to the set input terminal of the RS flip-flop circuit 11.
  • the comparator CMP3 controls the set input of the RS flip-flop circuit 12 based on the comparison result between the voltage between the drain terminal M2d and the source terminal M2s of the second switching element M2 and the threshold voltage Vth3.
  • the positive side input terminal is connected to the connection point P5 via the voltage source VTH3 that outputs the threshold voltage Vth3, and the negative side input terminal is connected to the connection point P6.
  • the output terminal of the comparator CMP3 is connected to the set input terminal of the RS flip-flop circuit 12.
  • the RS flip-flop circuit 11 controls the gate drive voltage of the first switching element M1 based on the outputs of the comparator CMP1 and the comparator CMP2, respectively.
  • the set input terminal is connected to the output terminal of the comparator CMP2
  • the reset input terminal is connected to the output terminal of the comparator CMP1 via the connection point P7
  • the output terminal is the first via the buffer BUF1. It is connected to the gate terminal M1g of the switching element M1.
  • the RS flip-flop circuit 12 controls the gate drive voltage of the second switching element M2 based on the outputs of the comparator CMP2 and the comparator CMP3, respectively.
  • the set input terminal is connected to the output terminal of the comparator CMP3
  • the reset input terminal is connected to the output terminal of the comparator CMP1 via the level shift circuit 13 and the inverter INV1, and the output terminal is the buffer BUF2. It is connected to the gate terminal M2g of the second switching element M2 via.
  • the level shift circuit 13 and the inverter INV1 are connected between the output terminal of the comparator CMP1 and the reset input terminal of the RS flip-flop circuit 12.
  • the level shift circuit 13 matches the ground potentials of the first switching element M1 and the second switching element M2.
  • the circuit configuration of the control circuit 10 described with reference to FIG. 1 is an example, and the control circuit 10 has the first switching element M1 and the second switching element based on the AC voltage applied to the voltage detection element R1. Any circuit configuration may be used as long as it can be controlled so as to invert the on and off of each of the M2.
  • a transistor such as the first switching element M1 and the second switching element M2 as an element for rectifying an alternating current, it is possible to reduce power consumption as compared with the case where a diode is used.
  • the second switching element M2 may be formed of a diode instead of a transistor.
  • FIG. 2A to 2C are diagrams showing an example of the time change of the drive state of the voltage detection element R1, the first switching element M1, and the second switching element M2 in the rectifier device 5 shown in FIG. ..
  • FIG. 2A shows a state of time change of the AC voltage applied to the voltage detection element R1
  • FIG. 2B shows a state of time change of the AC current flowing through the first switching element M1 and the gate drive voltage
  • FIG. 2C shows the state of time change.
  • the state of the time change of the alternating current flowing through the second switching element M2 and the gate drive voltage is shown.
  • FIG. 3 is a diagram showing an example of an alternating current flow in a rectifier 5 shown in FIG. 1 in a state where the first switching element M1 is on and the second switching element M2 is off.
  • FIG. 4 is a diagram showing an example of an alternating current flow in a rectifier 5 shown in FIG. 1 in a state where the first switching element M1 is off and the second switching element M2 is on.
  • the path of the alternating current when the first switching element M1 is on and the path of the alternating current when the first switching element M1 is off will be described in order.
  • FIG. 3 shows the flow of alternating current during the period from time t0 to t1 and the period from time t2 to t3 in FIGS. 2A to 2C. Since the period from time t2 to t3 is the same as the period from time t0 to t1, the description thereof will be omitted.
  • the control circuit 10 turns on the first switching element M1 and turns off the second switching element M2.
  • the drain source voltage M1_Vds which is the voltage between the terminals M1s, has a low level (negative level), and the source / drain current M1_Isd flows from the source terminal M1s to the drain terminal M1d. Further, since the second switching element M2 is off during the period from time t0 to t1 in FIG. 2C and as shown in FIG. 3, the drain terminal M2d and the drain terminal M2d in the second switching element M2 are based on the connection point P5.
  • the drain source voltage M2_Vds which is the voltage between the source terminals M2s, has a high level (positive level), and no current (source / drain current M2_Isd) flows from the source terminal M2s to the drain terminal M2d.
  • the alternating current flowing through the power receiving coil L1 is the alternating current I1 during the period from time t0 to t1
  • the alternating current I1 flows from the source terminal M1s of the first switching element M1 to the drain terminal M1d and reaches the connection point P5. Therefore, it does not flow in the direction of the second switching element M2, but flows from the connection point P5 through the power receiving coil L1, and at the connection point P3, branches in the direction of flowing to the first resonance capacitor C1 and the direction of flow to the second resonance capacitor C2.
  • the shunt current of the alternating current I1 flowing through the second resonance capacitor C2 further flows through the voltage detection element R1 and merges with the shunt current of the alternating current I1 flowing through the first resonance capacitor C1 at the connection point P2. Then, the alternating current I1 flows into the source terminal M1s of the first switching element M1 via the connection point P1.
  • control circuit 10 since the control circuit 10 turns off the second switching element M2 when the first switching element M1 is turned on, the alternating current I1 does not flow to the storage capacitor C3, and the storage capacitor C3 Will not be charged.
  • FIG. 4 shows the flow of alternating current during the period from time t1 to t2 in FIGS. 2A to 2C.
  • the control circuit 10 turns off the first switching element M1 and turns on the second switching element M2. Then, the power receiving coil L1 receives power from the power transmission coil L2 (see FIG. 1) and the like.
  • the polarity of the AC current flowing through the voltage detection element R1 changes, that is, the AC voltage applied to the voltage detection element R1 decreases, and the threshold value The voltage becomes less than Vth1.
  • the drain source voltage M1_Vds is set in the first switching element M1 with reference to the ground GND1. It is a high level (positive level), and no current (source / drain current M1_Isd) flows from the source terminal M1s to the drain terminal M1d. Further, as shown in FIGS.
  • the drain source voltage M2_Vds is low level (negative level) in the second switching element M2 with reference to the connection point P5.
  • the source / drain current M2_Isd flows from the source terminal M2s to the drain terminal M2d.
  • the alternating current flowing through the power receiving coil L1 is the alternating current I2 during the period from time t1 to t2
  • the alternating current I2 does not flow from the connection point P1 toward the source terminal M1s of the first switching element M1 and is connected.
  • the current branches into the direction of flow to the first resonance capacitor C1 and the direction of flow to the voltage detection element R1 and the second resonance capacitor C2.
  • the shunt currents flowing through the first resonance capacitor C1 and the voltage detection element R1 and the second resonance capacitor C2 merge at the connection point P3, pass through the power receiving coil L1 and the connection point P5, and then switch to the second.
  • the alternating current I2 flowing between the source terminal M2s and the drain terminal M2d is also referred to as a source drain current M2_Isd). Then, the alternating current I2 output from the drain terminal M2d is supplied to the storage capacitor C3 via the connection point P6.
  • the rectifier 5 includes the second switching element M2 connected in series with the first switching element M1. Further, the rectifier 5 includes a power storage capacitor C3 which is connected to the power receiving coil L1 and the first switching element M1 via the second switching element M2 and stores electricity based on the alternating current I2. Then, the control circuit 10 switches the on and off of the second switching element M2 so as to be inverted with the on and off of the first switching element M1. As a result, when the first switching element M1 is turned off and the second switching element M2 is turned on, the storage capacitor C3 can be charged based on the alternating current I2 passing through the second switching element M2.
  • FIG. 5 is a diagram showing an example of the operation of the control circuit 10 in the rectifier device 5 shown in FIG. Using FIGS. 2A to 5, the operation of the control circuit 10 when turning on the first switching element M1 from off to on, and the control circuit when turning off the first switching element M1 from on to off. The 10 operations will be described in order.
  • the AC voltage V_R1 of the voltage detection element R1 becomes equal to or higher than the threshold voltage Vth1 supplied by the voltage source VTH1.
  • the comparator CMP1 detects that the AC voltage V_R1 of the voltage detection element R1 becomes equal to or higher than the threshold voltage Vth1 and outputs a low-level output signal CP1.
  • the comparator CMP1 inputs the low-level output signal CP1 to the reset input terminal of the RS flip-flop circuit 11, and level-shifts the high-level output signal CP1 inverted signal in which the output signal CP1 is inverted by the inverter INV1.
  • Input is made to the reset input terminal of the RS flip-flop circuit 12 via the circuit 13.
  • the comparator CMP1 monitors whether or not the AC voltage of the voltage detecting element R1 connected in series with the first switching element M1 becomes less than the threshold voltage Vth1. Since the level shift circuit 13 is provided between the output terminal of the comparator CMP1 and the reset input terminal of the RS flip-flop circuit 12, the ground potentials of the first switching element M1 and the second switching element M2 are matched. be able to.
  • the drain source voltage M1_Vds between the drain terminal M1d and the source terminal M1s of the first switching element M1 falls and the voltage source VTH2 supplies the voltage source VTH2 with reference to the ground GND1.
  • the threshold voltage is less than Vth2.
  • the comparator CMP2 detects that the drain source voltage M1_Vds of the first switching element M1 has become less than the threshold voltage Vth2, and outputs a high-level output signal CP2. To do.
  • the comparator CMP2 inputs the high-level output signal CP2 to the set input terminal of the RS flip-flop circuit 11. In this way, the comparator CMP2 monitors whether or not the drain source voltage M1_Vds between the drain terminal M1d and the source terminal M1s of the first switching element M1 becomes less than the threshold voltage Vth2.
  • the low level output signal CP1 is input to the reset input terminal by the comparator CMP1, and the high level output signal CP2 is set by the comparator CMP2. Since it has been input to the input terminal, a high-level output signal Q1 is output, and a high-level gate drive voltage M1_Vg is applied to the gate terminal M1g of the first switching element M1 via the buffer BUF1. As a result, the first switching element M1 is turned on. Then, as shown in FIGS. 2B and 3, the source / drain current M1_Isd begins to flow between the source terminal M1s and the drain terminal M1d of the first switching element M1. In this way, the first switching element M1 controls the rise of the gate drive voltage based on the change in the drain source voltage M1_Vds of the switching element M1 monitored by the comparator CMP2.
  • the drain source voltage M2_Vds between the drain terminal M2d and the source terminal M2s of the second switching element M2 rises with reference to the connection point P5, and the voltage source VTH3 is supplied.
  • the threshold voltage is Vth3 or higher.
  • the comparator CMP3 detects that the drain source voltage M2_Vds of the second switching element M2 becomes equal to or higher than the threshold voltage Vth3, and outputs a low-level output signal CP3. Output.
  • the comparator CMP3 inputs the low-level output signal CP3 to the set input terminal of the RS flip-flop circuit 12. In this way, the comparator CMP3 monitors whether or not the drain source voltage M2_Vds between the drain terminal M2d and the source terminal M2s of the second switching element M2 becomes less than the threshold voltage Vth3.
  • a high level output signal CP1 inverting signal is input to the reset input terminal by the comparator CMP1 and the inverter INV1, and the low level is input by the comparator CMP3. Since the output signal CP3 is input to the set input terminal, the low-level output signal Q2 is output, and the low-level gate drive voltage M2_Vg is applied to the gate terminal M2g of the second switching element M2 via the buffer BUF2. As a result, the second switching element M2 is turned off. Then, as shown in FIGS. 2C and 3, the source / drain current M2_Isd does not flow between the source terminal M2s and the drain terminal M2d of the second switching element M2.
  • the comparator CMP1 and the RS flipflop circuit 12 are applied to the voltage detection element R1 connected in series to the source terminal M2s and the drain terminal M2d of the second switching element M2 via the first switching element M1.
  • the second switching element M2 is turned off based on the AC voltage V_R1.
  • the inverter INV1 is provided between the output terminal of the comparator CMP1 and the reset input terminal of the RS flip-flop circuit 12, the first switching element M1 is turned on and off based on the output signal from the comparator CMP1. , The on and off of the second switching element M2 can be inverted.
  • the voltage detection element R1 is not parallel to the source terminal M2s and the drain terminal M2d of the second switching element M2, but is connected in series via the first switching element M1.
  • the comparator CMP1 and the RS flipflop circuit 12 are based on the alternating current input or output to the source terminal M2s and the drain terminal M2d of the second switching element M2 (that is, the alternating current flowing through the voltage detection element R1). Turn off the switching element M2. Therefore, immediately before the second switching element M2 is turned off, the second switching element M2 is turned off where the current was flowing between the source terminal M2s and the drain terminal M2d, so that the voltage between the source terminal M2s and the drain terminal M2d is increased.
  • the second switching element M2 can be turned off without being affected by the voltage change.
  • the comparator CMP1 and the RS flip-flop circuit 12 can suppress the occurrence of chattering and turn off the second switching element M2.
  • the AC voltage V_R1 of the voltage detection element R1 becomes less than the threshold voltage Vth1 supplied by the voltage source VTH1.
  • the comparator CMP1 detects that the AC voltage V_R1 of the voltage detection element R1 has become less than the threshold voltage Vth1, and outputs a high-level output signal CP1.
  • the comparator CMP1 inputs the high-level output signal CP1 to the reset input terminal of the RS flip-flop circuit 11, and level-shifts the low-level output signal CP1 inverted signal in which the output signal CP1 is inverted by the inverter INV1.
  • Input is made to the reset input terminal of the RS flip-flop circuit 12 via the circuit 13.
  • the comparator CMP1 monitors whether or not the AC voltage of the voltage detecting element R1 connected in series with the first switching element M1 becomes less than the threshold voltage Vth1.
  • the drain source voltage M1_Vds between the drain terminal M1d and the source terminal M1s of the first switching element M1 rises and is supplied by the voltage source VTH2 with reference to the ground GND1.
  • the threshold voltage is Vth2 or higher.
  • the comparator CMP2 detects that the drain source voltage M1_Vds of the first switching element M1 becomes equal to or higher than the threshold voltage Vth2, and outputs a low-level output signal CP2. To do.
  • the comparator CMP2 inputs the low-level output signal CP2 to the set input terminal of the RS flip-flop circuit 11. In this way, the comparator CMP2 monitors whether or not the drain source voltage M1_Vds between the drain terminal M1d and the source terminal M1s of the first switching element M1 becomes less than the threshold voltage Vth2.
  • the high level output signal CP1 is input to the reset input terminal by the comparator CMP1, and the low level output signal CP2 is set by the comparator CMP2. Since it is input to the input terminal, the low-level output signal Q1 is output, and the low-level gate drive voltage M1_Vg is applied to the gate terminal M1g of the first switching element M1 via the buffer BUF1. As a result, the first switching element M1 is turned off. Then, as shown in FIGS. 2B and 4, the source / drain current M1_Isd does not flow between the source terminal M1s and the drain terminal M1d of the first switching element M1.
  • the comparator CMP1 and the RS flip-flop circuit 11 turn off the first switching element M1 based on the AC voltage V_R1 applied to the voltage detection element R1 connected in series with the source terminal M1s and the drain terminal M1d. ..
  • the switching element when the switching element is turned off based on the AC voltage applied to the voltage detection element connected in parallel to the source terminal and the drain terminal of the switching element, the source terminal and the source terminal and the drain terminal immediately before the switching element is turned off Chattering occurs due to the influence of the voltage change between the source terminal and the drain terminal that occurs when the switching element is turned off where the current is flowing between the drain terminals.
  • the voltage detection element R1 is connected in series with the source terminal M1s and the drain terminal M1d of the first switching element M1 instead of in parallel. Then, the comparator CMP1 and the RS flipflop circuit 11 are first based on the alternating current input or output to the source terminal M1s and the drain terminal M1d of the first switching element M1 (that is, the alternating current flowing through the voltage detection element R1). Turn off the switching element M1. Therefore, immediately before the first switching element M1 is turned off, the voltage changes between the source terminal M1s and the drain terminal M1d by turning off the first switching element M1 where the current was flowing between the source terminal M1s and the drain terminal M1d. Even if the above occurs, the first switching element M1 can be turned off without being affected by the voltage change. Therefore, the comparator CMP1 and the RS flip-flop circuit 11 can suppress the occurrence of chattering and turn off the first switching element M1.
  • the drain source voltage M2_Vds between the drain terminal M2d and the source terminal M2s of the second switching element M2 falls with reference to the connection point P5, and the voltage source VTH3 becomes The supplied threshold voltage is less than Vth3.
  • the comparator CMP3 detects that the drain source voltage M2_Vds of the second switching element M2 has become less than the threshold voltage Vth3, and outputs a high-level output signal CP3. To do.
  • the comparator CMP3 inputs the high-level output signal CP3 to the set input terminal of the RS flip-flop circuit 12. In this way, the comparator CMP3 monitors whether or not the drain source voltage M2_Vds between the drain terminal M2d and the source terminal M2s of the second switching element M2 becomes less than the threshold voltage Vth3.
  • the low level output signal CP1 inverting signal is input to the reset input terminal by the comparator CMP1 and the inverter INV1, and the high level is input by the comparator CMP3. Since the output signal CP3 is input to the set input terminal, the high level output signal Q2 is output, and the high level gate drive voltage M2_Vg is applied to the gate terminal M2g of the second switching element M2 via the buffer BUF2. As a result, the second switching element M2 is turned on. Then, as shown at time t1 and FIG. 4 in FIG. 2C, the source / drain current M2_Isd begins to flow between the source terminal M2s and the drain terminal M2d of the second switching element M2. As a result, the storage capacitor C3 can be charged through the second switching element M2.
  • the threshold voltage Vth1 0V
  • the threshold voltage Vth2 0V
  • the threshold voltage Vth1 is preferably a potential at which the first switching element M1 turns off before the AC voltage V_R1 becomes zero (positive state). Further, the threshold voltage Vth3 and the threshold voltage Vth2 are preferably negative potentials.
  • the inversion timing of the output signal of the comparator CMP1 can be more reliably and earlier than the inversion timing of the output signals of the comparator CMP2 and the comparator CMP3. That is, the rectifier 5 can be operated more reliably so that the comparators CMP2 and CMP3 invert the output signal after the comparator CMP1 inverts the output signal.
  • the comparators CMP2 and CMP3 operate after the comparator CMP1 operates, even if the signal delay in the control circuit 10 is taken into consideration, the malfunction of the control circuit 10 can be prevented more reliably.
  • the on and off timings of the first switching element M1 and the second switching element M2 can be controlled based on the change in the AC voltage of the voltage detecting element R1.
  • the values of the threshold voltage Vth1, the threshold voltage Vth2, and the threshold voltage Vth3 may be determined based on the characteristics of the comparators CMP1, CMP2, and CMP3, and the characteristics of the first switching element M1 and the second switching element M2. By adjusting each of the threshold voltages Vth1 to Vth3 in this way, it is possible to control the inversion timing of the output signals of the comparators CMP1 to CMP3.
  • the threshold voltage Vth1 can be set to about several mV to several tens of mV
  • the threshold voltage Vth2 can be set to about ⁇ 50 mV to ⁇ 300 mV
  • the threshold voltage Vth3 can be set to about ⁇ 50 mV to ⁇ 300 mV.
  • the voltage detection element R1 to which the AC voltage V_R1 as a reference for turning off the first switching element M1 is applied is the first switching. It is connected to the drain terminal M1d and the source terminal M1s of the element M1 in series instead of in parallel. Therefore, when the first switching element M1 turns off, it is possible to suppress the occurrence of chattering due to a voltage change between the drain terminal M1d and the source terminal M1s of the first switching element M1.
  • the voltage detection element R1 is also connected to the drain terminal M2d and the source terminal M2s of the second switching element M2 in series via the first switching element M1 instead of in parallel. Therefore, it is possible to suppress the occurrence of chattering due to the voltage change between the drain terminal M2d and the source terminal M2s of the second switching element M2 when the second switching element M2 turns off.
  • the rectifier 5 unlike the full-wave rectifier circuit described in Patent Document 1, a sub synchronous rectifier transistor for preventing chattering is provided for each of the first switching element M1 and the second switching element M2. It is not necessary to install them in parallel. Therefore, according to the rectifier 5, a half-wave rectifier circuit that is driven with lower power consumption and suppresses the occurrence of chattering in a smaller circuit area than the full-wave rectifier circuit described in Patent Document 1 is provided. Can be configured. As a result, by mounting the rectifier 5 on various electronic devices, it is possible to obtain a miniaturized electronic device with low power consumption. In particular, by mounting the rectifier 5 on a mobile device, it is possible to obtain a mobile device with low power consumption and miniaturization.
  • FIG. 6 is a diagram showing an example of the configuration of the rectifying device 5A according to the second embodiment.
  • the non-contact power feeding system 1 shown in FIG. 1 or the like may include the rectifying device 5A shown in FIG. 6 instead of the rectifying device 5.
  • the rectifying device 5A includes a control circuit 10A in place of the control circuit 10 provided in the rectifying device 5 (FIG. 1 and the like).
  • the control circuit 10A includes a comparator CMP4 instead of the inverter INV1 provided in the control circuit 10 (FIG. 1 and the like).
  • the output terminal of the comparator CMP1 is connected to the reset input terminal of the RS flip-flop circuit 11 without branching in two directions, and is not connected to the reset input terminal of the RS flip-flop circuit 12. ..
  • the positive input terminal is connected to the connection point P8 between the negative input terminal of the comparator CMP1 and the connection point P4, and the negative input terminal has a threshold voltage Vth4 (second threshold voltage). It is connected to the ground GND5 via the output voltage source VTH4.
  • the output terminal of the comparator CMP4 is connected to the reset input terminal of the RS flip-flop circuit 12 via the level shift circuit 13.
  • the other configuration of the rectifier 5A is the same as that of the rectifier 5 (FIG. 1 and the like).
  • the comparator CMP1 controls the reset input of the RS flip-flop circuit 11 based on the comparison result between the AC voltage of the voltage detection element R1 and the threshold voltage Vth1. Specifically, when the AC voltage of the voltage detection element R1 becomes less than the threshold voltage Vth1, the comparator CMP1 inputs a high level output signal to the reset input terminal of the RS flip flop circuit 11, and the AC voltage of the voltage detection element R1. When the threshold voltage Vth1 or higher is reached, a low-level output signal is input to the reset input terminal of the RS flip-flop circuit 11.
  • the comparator CMP4 controls the reset input of the RS flip-flop circuit 12 based on the comparison result between the AC voltage of the voltage detection element R1 and the threshold voltage Vth4. Specifically, when the AC voltage of the voltage detection element R1 becomes less than the threshold voltage Vth4, the comparator CMP4 inputs a high level output signal to the reset input terminal of the RS flip flop circuit 12, and the AC voltage of the voltage detection element R1. When the threshold voltage Vth4 or higher is reached, a low-level output signal is input to the reset input terminal of the RS flip-flop circuit 11.
  • the reset input timing of the RS flip-flop circuit 11 and the reset input timing of the RS flip-flop circuit 12 can be individually adjusted by the separate threshold voltages Vth1 and Vth4. it can. That is, according to the rectifier 5A, the turn-off timing of the first switching element M1 and the turn-off timing of the second switching element M2 can be adjusted by different threshold voltages Vth1 and Vth4.
  • the turn-off timing of the first switching element M1 and the turn-off timing of the second switching element M2 can be more accurately matched. As a result, it is possible to obtain a rectifier 5A that can be charged efficiently.
  • the output terminal of the comparator CMP1 is directly connected to the reset input terminal of the RS flip-flop circuit 11, while the output terminal of the comparator CMP4 resets the RS flip-flop circuit 12 via the level shift circuit 13. It is connected to the input terminal. Therefore, the reset input of the RS flip-flop circuit 12 is more likely to be delayed than the reset input of the RS flip-flop circuit 11. In other words, the turn-off timing of the second switching element M2 is more likely to be delayed than the turn-off timing of the first switching element M1.
  • the threshold voltage Vth2 of the comparator CMP2 is set to be smaller than the threshold voltage Vth4 of the comparator CMP4 by about several tens of mV to several hundreds of mV.
  • the threshold voltage Vth4 is made larger than the threshold voltage Vth1.
  • the comparator CMP4 can output an inverted signal from the output terminal before the comparator CMP2.
  • the turn-off timing of the second switching element M2 can be matched with the turn-off timing of the first switching element M1.
  • FIG. 7 is a diagram showing an example of an alternating current flow in a state where the first switching element M1 and the fourth switching element M4 are on in the rectifier device 5B according to the third embodiment.
  • FIG. 8 is a diagram showing an example of an alternating current flow in a state where the second switching element M2 and the third switching element M3 are on in the rectifier device 5B according to the third embodiment.
  • the non-contact power feeding system 1 shown in FIG. 1 and the like may include the rectifying device 5B shown in FIGS. 7 and 8 in place of the rectifying device 5.
  • the rectifier 5B is a full-wave rectifier circuit.
  • the rectifying device 5B includes a control circuit 10B in place of the control circuit 10 provided in the rectifying device 5 (FIG. 1 and the like), and further includes a third switching element M3 and a fourth switching element M4.
  • the control circuit 10B includes, for example, the level shift circuits 13B1, 13B2, 13B3 and the inverter INV1B in place of the level shift circuit 13 and the inverter INV1 provided in the control circuit 10 (FIG. 1 and the like).
  • the connection relationship between the power receiving coil L1, the first resonance capacitor C1, the second resonance capacitor C2, and the voltage detection element R1 is the same as that of the control circuit 10 (FIG. 1 and the like).
  • the source terminal M1s is connected to the ground GND1.
  • the drain terminal M1d is branched in three directions via the connection point P11, and the first path is connected from the connection point P11 to the voltage detection element R1 and the first resonance capacitor C1 via the connection point P2, respectively.
  • the second path is connected from the connection point P11 to the source terminal M2s of the second switching element M2, and the third path is connected from the connection point P11 to the negative input terminal of the comparator CMP2.
  • the gate terminal M1g is connected to the connection point P12 via the buffer BUF1, branches in two directions from the connection point P12, and the first path is connected to the output terminal of the RS flip-flop circuit 11 from the connection point P12.
  • the second path is connected to the level shift circuit 13B2 from the connection point P12.
  • the source terminal M2s is connected to each of the voltage detection element R1 and the first resonance capacitor C1 via the connection point P11, and is also connected to the drain terminal M1d of the first switching element M1. There is.
  • the drain terminal M2d is connected to one terminal of the storage capacitor C3 via the connection point P13.
  • the gate terminal M2g is connected to the output terminal of the RS flip-flop circuit 12 via the buffer BUF4, the level shift circuit 13B3, and the connection point P14.
  • the third switching element M3 is a transistor such as a MOSFET.
  • the third switching element M3 has a source terminal M3s, a drain terminal M3d, and a gate terminal M3g.
  • the third switching element M3 is turned on between the source terminal M3s and the drain terminal M3d with respect to the alternating current flowing through the power receiving coil L1 by controlling the gate drive voltage supplied to the gate terminal M3g by the control circuit 10B. It switches between conductive state) and off (non-conducting state).
  • the source terminal M3s is connected to the ground GND6 which is a reference potential point.
  • the drain terminal M3d is connected to the source terminal M4s of the fourth switching element M4 via the connection point P15, and is also connected to one terminal of the power receiving coil L1.
  • the gate terminal M3g is connected to the output terminal of the RS flip-flop circuit 12 via the buffer BUF3 and the connection point P14.
  • the fourth switching element M4 is, for example, a transistor such as a MOSFET.
  • the fourth switching element M4 has a source terminal M4s, a drain terminal M4d, and a gate terminal M4g.
  • the fourth switching element M4 is turned on between the source terminal M4s and the drain terminal M4d with respect to the alternating current flowing through the power receiving coil L1 by controlling the gate drive voltage supplied to the gate terminal M4g by the control circuit 10B. It switches between conductive state) and off (non-conducting state).
  • the source terminal M4s is connected to the drain terminal M3d of the third switching element M3 via the connection point P15, and is also connected to one terminal of the power receiving coil L1.
  • the drain terminal M4d is connected to one terminal of the storage capacitor C3 via the connection point P13.
  • the gate terminal M4g is connected to the output terminal of the RS flip-flop circuit 11 via the buffer BUF2, the level shift circuit 13B2, and the connection point P12.
  • the comparator CMP1 is connected to the connection point P16 between the connection point P2 and the connection point P11 via the voltage source VTH1 whose negative input terminal outputs the threshold voltage Vth1.
  • the positive input terminal of the comparator CMP1 is connected to the connection point P4.
  • the output terminal of the comparator CMP1 is connected to the connection point P17 via the level shift circuit 13B1 and branches in two directions from the connection point P17.
  • the first path is connected to the reset input terminal of the RS flip-flop circuit from the connection point P17, and the second path is connected to the reset input terminal of the RS flip-flop circuit 12 from the connection point P17 via the inverter INV1B. ..
  • the comparator CMP2 is connected to the ground GND3 via the voltage source VTH2 whose positive input terminal outputs the threshold voltage Vth2.
  • the negative input terminal of the comparator CMP2 is connected to the connection point P11.
  • the output terminal of the comparator CMP2 is connected to the set input terminal of the RS flip-flop circuit 11.
  • the comparator CMP3 is connected to the ground GND7, which is the reference potential point, via the voltage source VTH3 whose positive input terminal outputs the threshold voltage Vth3.
  • the negative input terminal of the comparator CMP3 is connected to the connection point P18 between the connection point P15 and the drain terminal M3d of the third switching element M3.
  • the output terminal of the comparator CMP3 is connected to the set input terminal of the RS flip-flop circuit 12.
  • the set input terminal is connected to the output terminal of the comparator CMP2, and the reset input terminal is connected to the output terminal of the comparator CMP1 via the connection point P17 and the level shift circuit 13B1.
  • the output terminal of the RS flip-flop circuit 11 branches in two directions via the connection point P12, the first path is connected to the gate terminal M1g of the first switching element M1 via the buffer BUF1, and the second path is a level shift circuit. It is connected to the gate terminal M4g of the fourth switching element M4 via 13B2 and the buffer BUF2.
  • the set input terminal is connected to the output terminal of the comparator CMP3, and the reset input terminal is connected to the output terminal of the comparator CMP1 via the inverter INV1B, the connection point P17 and the level shift circuit 13B1. ..
  • the output terminal of the RS flip-flop circuit 12 branches in two directions via the connection point P14, the first path is connected to the gate terminal M3g of the third switching element M3 via the buffer BUF3, and the second path is level-shifted. It is connected to the gate terminal M4g of the fourth switching element M4 via the circuit 13B3 and the buffer BUF4.
  • the comparator CMP2 When the drain-source voltage of the first switching element M1 becomes low level and becomes less than the threshold voltage Vth2, the comparator CMP2 outputs a high level output signal to the set input terminal of the RS flip-flop circuit 11. At this time, the AC voltage applied to the voltage detection element R1 becomes less than the threshold voltage Vth1, and the comparator CMP1 outputs a low-level output signal to the level shift circuit 13B1. Then, the low level output signal output from the level shift circuit 13B1 is input to the reset input terminal of the RS flip-flop circuit 11, and the inverted signal inverted to the high level by the inverter INV1B through the connection point P17 is transmitted. It is input to the reset input terminal of the RS flip-flop circuit 12.
  • the RS flip-flop circuit 11 outputs a high-level output signal because the low-level output signal is input to the reset input terminal by the comparator CMP1 and the high-level output signal is input to the set input terminal by the comparator CMP2. Then, the RS flip-flop circuit 11 applies a high-level gate drive voltage to the gate terminal M1g of the first switching element M1 via the buffer BUF1, and applies a high-level gate drive voltage via the level shift circuit 13B2 and the buffer BUF2 to the fourth switching element M4. A high level gate drive voltage is applied to the gate terminal M4g of the above. As a result, the RS flip-flop circuit 11 turns on the first switching element M1 and the fourth switching element M4.
  • the comparator CMP3 outputs a low level output signal to the set input terminal of the RS flip-flop circuit 12.
  • the RS flip-flop circuit 12 outputs a low-level output signal because the high-level inverted signal is input to the reset input terminal by the comparator CMP1 and the low-level output signal is input to the set input terminal by the comparator CMP3. .. Then, the RS flip-flop circuit 12 applies a low-level gate drive voltage to the gate terminal M3g of the third switching element M3 via the buffer BUF3, and applies a low-level gate drive voltage via the level shift circuit 13B3 and the buffer BUF4 to the second switching element M2. A low-level gate drive voltage is applied to the gate terminal M2g of the above. As a result, the S flip-flop circuit 12 turns off the second switching element M2 and the third switching element M3.
  • the alternating current I1B becomes the source terminal M1s of the first switching element M1. Flows from the drain terminal M1d, does not flow from the connection point P11 toward the second switching element M2, and flows into the connection point P2. Then, the alternating current I1B branches from the connection point P2, flows through the first resonance capacitor C1 in one path, flows through the voltage detection element R1 and the second resonance capacitor C2 in the other path, and merges at the connection point P3. To do.
  • the alternating current I1B merged at the connection point P3 flows through the power receiving coil L1 and the connection point P15, flows from the source terminal M4s of the fourth switching element M4 to the drain terminal M4d, passes through the connection point P13, and reaches the storage capacitor C3. Be supplied. As a result, the storage capacitor C3 is charged.
  • the comparator CMP1 When the AC voltage applied to the voltage detection element R1 becomes the threshold voltage Vth1 or higher, the comparator CMP1 outputs a high-level output signal to the level shift circuit 13B1. Then, the high-level output signal output from the level shift circuit 13B1 is input to the reset input terminal of the RS flip-flop circuit 11, and the inverted signal inverted to the low level by the inverter INV1B through the connection point P17 is transmitted. It is input to the reset input terminal of the RS flip-flop circuit 12. At this time, since the voltage between the drain sources of the first switching element M1 becomes high level and becomes the threshold voltage Vth2 or more, the comparator CMP2 outputs a low level output signal to the set input terminal of the RS flip-flop circuit 11.
  • the RS flip-flop circuit 11 outputs the low-level output signal because the high-level output signal is input to the reset input terminal by the comparator CMP1 and the low-level output signal is input to the set input terminal by the comparator CMP2. .. Then, the RS flip-flop circuit 11 applies a low-level gate drive voltage to the gate terminal M1g of the first switching element M1 via the buffer BUF1, and applies a low-level gate drive voltage via the level shift circuit 13B2 and the buffer BUF2 to the fourth switching element M4. A low-level gate drive voltage is applied to the gate terminal M4g of the above. As a result, the RS flip-flop circuit 11 turns off the first switching element M1 and the fourth switching element M4.
  • the comparator CMP3 when the voltage between the drain sources of the third switching element M3 becomes low level and becomes less than the threshold voltage Vth3, the comparator CMP3 outputs a high level output signal to the set input terminal of the RS flip-flop circuit 12.
  • the RS flip-flop circuit 12 outputs a high-level output signal because the low-level inverted signal is input to the reset input terminal by the comparator CMP1 and the high-level output signal is input to the set input terminal by the comparator CMP3. To do. Then, the RS flip-flop circuit 12 applies a high-level gate drive voltage to the gate terminal M3g of the third switching element M3 via the buffer BUF3, and applies a high-level gate drive voltage via the level shift circuit 13B3 and the buffer BUF4 to the second switching element M2. A high level gate drive voltage is applied to the gate terminal M2g of the above. As a result, the RS flip-flop circuit 12 turns on the second switching element M2 and the third switching element M3.
  • the alternating current I2B becomes the source terminal M3s of the third switching element M3. Flows from the drain terminal M3d, does not flow from the connection point P15 in the direction of the fourth switching element M4, and flows into the connection point P3 via the power receiving coil L1. Then, the alternating current I2B branches from the connection point P3, flows through the first resonance capacitor C1 in one path, flows through the second resonance capacitor C2 and the voltage detection element R1 in the other path, and merges at the connection point P2. To do. Then, the alternating current I2B merged at the connection point P2 flows into the connection point P11.
  • the alternating current I2B does not flow from the connection point P11 in the direction of the first switching element M1, but flows from the source terminal M4s of the fourth switching element M4 to the drain terminal M4d, and is supplied to the storage capacitor C3 via the connection point P13. Will be done. As a result, the storage capacitor C3 is charged.
  • the control circuit 10B is operated so as to invert the on and off of the first switching element M1 and the fourth switching element M4 and the second switching element M2 and the third switching element M3. Since the reference potential (potential of the connection point P4) detected by the comparator CMP1 based on the voltage detection element R1 is different from the reference potential of each of the first switching element M1 and the third switching element M3, the comparator CMP1 is the level shift circuit 13B1. The output signal is input to each of the RS flip-flop circuits 11 and 12 via. Further, since the fourth switching element M4 has a different reference potential from the first switching element M1, the RS flip-flop circuit 11 operates the fourth switching element M4 via the level shift circuit 13B1. Further, since the second switching element M2 has a different reference potential from the third switching element M3, the RS flip-flop circuit 12 operates the second switching element M2 via the level shift circuit 13B3.
  • the first switching element M1 is connected in series with the voltage detection element R1. Further, the second switching element M2 is connected in series with the voltage detection element R1. Then, the comparator CMP1 and the RS flip-flop circuit 11 turn off the first switching element M1 and the fourth switching element M4 based on the change in the AC voltage applied to the voltage detection element R1. Therefore, the first switching element M1 and the fourth switching element M4 can be turned off while suppressing chattering.
  • the third switching element M3 is connected in series to the voltage detection element R1 via the power receiving coil L1 and the second resonance capacitor C2. Further, the fourth switching element M4 is connected in series via a power receiving coil L1 and a second resonance capacitor C2. Then, the comparator CMP1 and the RS flip-flop circuit 12 turn off the second switching element M2 and the third switching element M3 based on the change in the AC voltage applied to the voltage detection element R1. Therefore, the second switching element M2 and the third switching element M3 can be turned off while suppressing chattering.
  • the present disclosure is not limited to the above-described embodiment, and is substantially the same as the configuration shown in the above-described embodiment, a configuration that exhibits the same action and effect, or a configuration that can achieve the same purpose. May be replaced with.
  • Non-contact power supply system 2 Power transmission device 3 Drive power supply 5, 5A, 5B Rectifier 7 Detection circuit 10, 10A, 10B Control circuit 11, 12 Flip-flop circuit 13, 13B1 to 13B3 Level shift circuit BUF1 to BUF4 Buffer C1 1st Resonant capacitor (first power storage unit) C2 2nd resonant capacitor (2nd storage unit) C3 power storage capacitor (third power storage unit) C4 Resonant capacitor CMP1 to CMP4 Comparator INV1, INV1B Inverter L1 Power receiving coil (feeding unit) L2 Power transmission coil M1 1st switching element M2 2nd switching element M3 3rd switching element M4 4th switching element R1 Voltage detection element

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Rectifiers (AREA)

Abstract

Ce redresseur comprend un dispositif d'alimentation électrique pour apporter un courant alternatif, un premier élément de commutation dans lequel un commutation est effectuée entre un état de conduction et un état de non-conduction par rapport au courant alternatif, un circuit de détection qui est connecté en série au premier élément de commutation et auquel une tension alternative qui correspond au courant alternatif est appliquée, et un circuit de commande pour alterner entre l'état de conduction et l'état de non-conduction du premier élément de commutation sur la base de la tension alternative. Le cliquetis se produisant dans un élément de commutation est ainsi supprimé tandis qu'une augmentation de la consommation d'énergie est limitée.
PCT/JP2020/009346 2019-03-20 2020-03-05 Redresseur et système d'alimentation électrique sans contact WO2020189300A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2021507184A JPWO2020189300A1 (fr) 2019-03-20 2020-03-05

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2019052085 2019-03-20
JP2019-052085 2019-03-20

Publications (1)

Publication Number Publication Date
WO2020189300A1 true WO2020189300A1 (fr) 2020-09-24

Family

ID=72520860

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2020/009346 WO2020189300A1 (fr) 2019-03-20 2020-03-05 Redresseur et système d'alimentation électrique sans contact

Country Status (2)

Country Link
JP (1) JPWO2020189300A1 (fr)
WO (1) WO2020189300A1 (fr)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2014195387A (ja) * 2013-03-29 2014-10-09 Fuji Electric Co Ltd 給電装置
JP2017169268A (ja) * 2016-03-14 2017-09-21 株式会社東芝 全波整流回路

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2014195387A (ja) * 2013-03-29 2014-10-09 Fuji Electric Co Ltd 給電装置
JP2017169268A (ja) * 2016-03-14 2017-09-21 株式会社東芝 全波整流回路

Also Published As

Publication number Publication date
JPWO2020189300A1 (fr) 2020-09-24

Similar Documents

Publication Publication Date Title
US9812983B2 (en) Synchronous rectifier circuit
US10511222B2 (en) Wireless power transmitter having low noise and high efficiency, and related methods
US20180358844A1 (en) Wireless power receiving terminal and wireless charging system
US9712077B2 (en) Active rectifier and circuit for compensating for reverse current leakage using time delay scheme for zero reverse leakage current
US9998180B2 (en) Apparatuses and related methods for modulating power of a wireless power receiver
US9998003B2 (en) DC-DC converter, power receiving device, and power feeding system
EP3108581B1 (fr) Commande de commutateur avec circuit de validation pour immunité améliorée au bruit
JP6266207B2 (ja) 受電装置
US9362963B2 (en) Radio-frequency signal reception circuit and isolated signal transmission apparatus
US7994737B2 (en) Drive circuit of DC/DC converter, light emitting apparatus and electronic device using the same
CN111327214A (zh) 用于无线充电系统的同步整流器
JP5324009B2 (ja) 受電装置及びそれを用いた非接触電力伝送システム
US20170264210A1 (en) Chattering-less rectification circuit
US9106071B2 (en) Apparatus and methods of bootstrap and over voltage combination clamp for wireless power receiver
US20160322967A1 (en) Circuit constant variable circuit
US20120133419A1 (en) Trigger circuit and rectifier, in particular for a self-powered microsystem having a piezoelectric microgenerator
WO2020189300A1 (fr) Redresseur et système d'alimentation électrique sans contact
US20150097439A1 (en) Apparatus and Methods of N-Type Load Switch Using Bootstrap Gate Drive for Wireless Power Receiver
JP7470185B2 (ja) 整流装置および非接触給電システム
CN113206604A (zh) 用于在次级同步整流器中产生控制信号和充电直流电源的方法与装置
US10680462B2 (en) High frequency oscillator and wireless power supply device
KR101944387B1 (ko) 무선전력전송 및 mst 데이터 전송을 위한 제어방법 및 이를 위한 장치
EP3355457A1 (fr) Appareil de transfert de puissance sans contact
JP2021040465A (ja) 送電装置及び電力伝送システム
US20150311812A1 (en) Active clamp forward dc-dc converter circuit

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 20772558

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2021507184

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 20772558

Country of ref document: EP

Kind code of ref document: A1