WO2018128867A1 - Émission et réception de signal de synchronisation - Google Patents

Émission et réception de signal de synchronisation Download PDF

Info

Publication number
WO2018128867A1
WO2018128867A1 PCT/US2017/068349 US2017068349W WO2018128867A1 WO 2018128867 A1 WO2018128867 A1 WO 2018128867A1 US 2017068349 W US2017068349 W US 2017068349W WO 2018128867 A1 WO2018128867 A1 WO 2018128867A1
Authority
WO
WIPO (PCT)
Prior art keywords
sequence
sequences
cyclic
sss
bpsk
Prior art date
Application number
PCT/US2017/068349
Other languages
English (en)
Inventor
Daewon Lee
Seunghee Han
Gregory Morozov
Alexei Davydov
Hong He
Original Assignee
Intel IP Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel IP Corporation filed Critical Intel IP Corporation
Priority to CN202210354971.0A priority Critical patent/CN114726473A/zh
Priority to CN201780077424.XA priority patent/CN110073616B/zh
Publication of WO2018128867A1 publication Critical patent/WO2018128867A1/fr

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2602Signal structure
    • H04L27/261Details of reference signals
    • H04L27/2613Structure of the reference signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J11/00Orthogonal multiplex systems, e.g. using WALSH codes
    • H04J11/0069Cell search, i.e. determining cell identity [cell-ID]
    • H04J11/0076Acquisition of secondary synchronisation channel, e.g. detection of cell-ID group
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/0007Code type
    • H04J13/0022PN, e.g. Kronecker
    • H04J13/0025M-sequences
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/10Code generation
    • H04J13/102Combining codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2689Link with other circuits, i.e. special connections between synchronisation arrangements and other circuits for achieving synchronisation
    • H04L27/2692Link with other circuits, i.e. special connections between synchronisation arrangements and other circuits for achieving synchronisation with preamble design, i.e. with negotiation of the synchronisation sequence with transmitter or sequence linked to the algorithm used at the receiver

Definitions

  • Embodiments of the present disclosure generally relate to the field of networks, and more particularly, to apparatuses, systems, and methods for synchronization signal transmission and reception. Background
  • a base station may enable a device, such as, for example, a user equipment (UE), to access a cellular network, which may also be referred to as a cell, supported by the base station.
  • a base station may transmit a synchronization signal (SS) for each cell available for the UE to access.
  • SS synchronization signal
  • a UE may engage in a cell search procedure.
  • the cell search procedure may include a synchronization procedure that includes detection of the SS’s for available cells.
  • Fig.1 illustrates an example of an SSS structure.
  • Fig.2 illustrates an example of false cell detection.
  • Fig.3 illustrates an example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Fig.4 illustrates another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Fig.5 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Fig.6 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Fig.7 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Fig.8 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • Figs.9A and 9B illustrate example SSS sequence mappings according to some embodiments, where:
  • Fig.9A illustrates an example SSS sequence mapping of a length 127 sequence
  • Fig.9B illustrates an example SSS sequence mapping of a length 255 sequence.
  • Fig.10 illustrates an example operation flow/algorithmic structure of a base station according to some embodiments.
  • Fig.11 illustrates another example operation flow/algorithmic structure of a base station according to some embodiments.
  • Fig.12 illustrates yet another example operation flow/algorithmic structure of a base station according to some embodiments.
  • Fig.13 illustrates an example detected transmitted SSS sequence according to some embodiments.
  • Fig.14 illustrates an example operation flow/algorithmic structure of a UE according to some embodiments.
  • Fig.15 illustrates yet another example operation flow/algorithmic structure of a base station according to some embodiments.
  • Fig.16 illustrates another example operation flow/algorithmic structure of a UE according to some embodiments.
  • Fig.17 illustrates an example architecture of a system of a network according to some embodiments.
  • Fig.18 illustrates example components of a device according to some
  • Fig.19 illustrates example interfaces of baseband circuitry according to some embodiments.
  • Fig.20 is a block diagram illustrating example components according to some embodiments. Detailed Description
  • Example embodiments may be described as a process depicted as a flowchart, a flow diagram, a data flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations may be performed in parallel, concurrently, or simultaneously. In addition, the order of the operations may be re-arranged. A process may be terminated when its operations are completed, but may also have additional operations not included in the figure(s). A process may correspond to a method, a function, a procedure, a subroutine, a subprogram, and the like. When a process corresponds to a function, its termination may correspond to a return of the function to the calling function and/or the main function.
  • processor circuitry refers to, is part of, or includes circuitry capable of sequentially and automatically carrying out a sequence of arithmetic or logical operations; recording, storing, and/or transferring digital data.
  • processor circuitry may refer to one or more application processors, one or more baseband processors, a physical central processing unit (CPU), a single-core processor, a dual-core processor, a triple-core processor, a quad-core processor, and/or any other device capable of executing or otherwise operating computer-executable instructions, such as program code, software modules, and/or functional processes.
  • interface circuitry refers to, is part of, or includes circuitry providing for the exchange of information between two or more components or devices.
  • the term“interface circuitry” may refer to one or more hardware interfaces (for example, buses, input/output (I/O) interfaces, peripheral component interfaces, and the like).
  • the term“user equipment” or“UE” may be considered
  • UE user equipment
  • IoT Internet of Things
  • PDA personal digital assistants
  • ANs access nodes
  • BSs base stations
  • NodeBs evolved NodeBs
  • gNB next Generation NodeBs
  • RAN radio access node
  • ground stations e.g., terrestrial access points
  • satellite stations providing coverage within a geographic area (e.g., a cell).
  • a base station may be a device that is consistent with cellular communications protocols, such as a Global System for Mobile Communications (GSM) protocol, a code- division multiple access (CDMA) network protocol, a Push-to-Talk (PTT) protocol, a PTT over Cellular (POC) protocol, a Universal Mobile Telecommunications System (UMTS) protocol, a 3GPP Long Term Evolution (LTE) protocol, a fifth generation (5G) protocol or a protocol that is consistent with other existing generations, generations in development or to be developed in the future (e.g., second generation (2G), sixth generation (6G), etc.), a New Radio (NR) protocol, and the like.
  • GSM Global System for Mobile Communications
  • CDMA code- division multiple access
  • PTT Push-to-Talk
  • POC PTT over Cellular
  • UMTS Universal Mobile Telecommunications System
  • LTE 3GPP Long Term Evolution
  • 5G fifth generation
  • 5G fifth generation
  • NR New Radio
  • an SS may enable a UE to detect and identify cells with which to connect. Further, an SS may be used to correct frequency offset and find an orthogonal frequency division multiplex (OFDM) symbol boundary or a transmission subframe boundary. For example, an SS may coarsely correct frequency offset between a transmitter and a receiver and may derive a coarse timing estimation. The timing estimation may be used to determine the OFDM symbol boundary and subframe boundary.
  • a transmission subframe may refer to the smallest number of groups of OFDM symbols that may be used for control and data transmission. This may be referred to as a scheduling unit.
  • a UE may communicate with a base station in order to access a cell supported by the base station.
  • Downlink communication may refer to a communication link from the base station to the UE, and uplink communication may refer to the communication link from the UE to the base station.
  • a UE and a base station may transmit data at their physical layers, which may also be referred to as the PHY layer, of for example, the Open System Interconnection (which may be known as OSI), or Transmission Control
  • a channel defined for the physical layer in the downlink may include a physical broadcast channel (PBCH).
  • PBCH physical broadcast channel
  • the PBCH may be a physical channel that carries system information used by UEs in order to access a network.
  • the detection of the SS’s may provide a UE with the physical cell identities of available cells.
  • An SS may include multiple components, including, for example, a primary synchronization signal (PSS), a secondary synchronization signal (SSS), and possibly a tertiary synchronization signal (TSS).
  • PSS primary synchronization signal
  • SSS secondary synchronization signal
  • TSS tertiary synchronization signal
  • a UE may undertake a cell search procedure.
  • the cell search procedure may include detection of SS’s and thus detection of SSS’s.
  • SSS’s which may be a signal defined for the physical layer in the downlink, may include the physical cell identities of available cells.
  • Fig.1 illustrates an example of an SSS structure.
  • the SSS structure in Fig.1 may be consistent with the 3 rd Generation Partnership Project’s (3GPP) Long Term Evolution (LTE) standard.
  • 3GPP 3 rd Generation Partnership Project
  • LTE Long Term Evolution
  • an LTE SSS structure 100 may include two maximum length sequences (M-sequences), x 1 through x N and y 1 through y N that may be interlaced in an SS bandwidth.
  • SSS structure 100 may further include a number of guard subcarriers prior to and following the interlaced M-sequences.
  • An M-sequence (which may also be referred to as a maximum run length sequence) may be a type of pseudorandom sequence (which may also be referred to as a pseudorandom binary sequence) that may be created by cycling through possible states of a shift register of a length and may result in a sequence of that length.
  • An M-sequence may have a length of L bits, each of which may have a value of either 0 or 1, and the M- sequence may repeat after every L bits.
  • an M-sequence that has a length L of 255 may have a sequence of 255 bits that repeats itself after every 255 bits.
  • Two M-sequences in an SSS may be interlaced in the sense that, for example, both M- sequences may be mapped in an SS bandwidth, with a portion of each M-sequence mapped in an alternating manner, as shown in Fig.1. Because an SSS structure may include two M-sequences that may be interlaced, a UE that receives SSS’s from multiple cells simultaneously may have an issue with false cell detection.
  • Fig.2 illustrates an example of false cell detection.
  • four cells may each provide a UE 200 with a cell identity that includes two information components in an SSS, one representing a first sequence and the other representing a second sequence interlaced with the first sequence.
  • a sequence for a cell is selected from a pool of sequences for the first and second sequence, respectively.
  • the first and second M-sequences, respectively, for cell #1202 may be ⁇ 1,1 ⁇
  • for the cell #2204 may be ⁇ 1,2 ⁇
  • for the cell #3206 may be ⁇ 2,3 ⁇
  • for cell #4 208 may be ⁇ 2,3 ⁇ .
  • ⁇ X,Y ⁇ refers to an X th sequence among the pool of sequences for the first sequence, and a Y th sequence among the pool of sequences for the second sequence.
  • An issue with false cell detection may arise if the UE 200 detects a cell that does not exist, where the UE 200 may combine the detected sequence index of one cell and the detected sequence index of a different cell, to detect a cell identity for a cell that does not exist.
  • the UE 200 in Fig.2 may detect a first sequence of 1 and a second sequence of 3, for a cell identity of ⁇ 1,3 ⁇ , which is not the cell identity of any of the four cells that transmitted cell identities to the UE 200. This may happen if, for example, one cell, such as, for example, cell #1202 or cell #2204, transmits a 1 as the first sequence, and another cell, such as, for example, cell #3206 or cell #4208 transmits a 3 as the second sequence.
  • the UE 200 may create a cell that may be referred to as a ghost cell having the cell identity ⁇ 1,3 ⁇ , and thus have an issue with false cell detection, where the UE 200 may detect a cell that does not exist as one of the cells transmitting a cell identity to the UE 200.
  • Embodiments herein may include an SSS structure that may include a single, long sequence that may span an SS bandwidth.
  • the single, long sequence may be generated, for example, by combining multiple M-sequences, and for example, using a complex scrambling code.
  • Embodiments herein may include an SS that includes a sequence of length N that may occupy the central N subcarriers of an SS bandwidth, where a sequence may be generated from one of a plurality of primitive polynomials of M-sequences.
  • SSS structures may be generated from one or more primitive polynomials.
  • a primitive polynomial may be a polynomial that cannot be factored into the product of two polynomials, has a non-zero constant term, and (other than the primitive polynomial x+1) has an odd number of terms.
  • An SSS structure generated from one or more primitive polynomials may, among other things, prevent or reduce the occurrence of false cell detection, because one sequence is transmitted to the UE, rather than two interlaced M-sequences. Additionally or alternatively, such an SSS structure may provide large cell identities. A large cell identity may, for example, increase the number of available physical cell identities.
  • Fig.3 illustrates an example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • an M-sequence may be chosen from a set of M-sequences and mapped within an SS bandwidth.
  • an M- sequence of length L may be generated from a primitive polynomial, G(x), such as, for example, x 7 + x + 1, and mapped to L central subcarriers of the SS bandwidth, where each bit may be modulated using binary phase shift keying (BPSK) modulation to provide modulated bits x 1 through x N of SSS sequence 300.
  • G(x) primitive polynomial
  • BPSK binary phase shift keying
  • embodiments herein may be described in terms of an M-sequence as a pseudorandom sequence, embodiments herein are not limited to M-sequences.
  • Other types of pseudorandom sequences may be used, such as, for example, but not limited to, a pseudorandom sequence generated from a gold code or a pseudorandom sequence generated from a Kasami code.
  • embodiments herein are described in terms of BPSK modulation, embodiments herein are not limited to BPSK modulation.
  • Other types of modulation may be used, such as, for example, but not limited to, quadrature phase shift keying (QPSK) modulation.
  • QPSK quadrature phase shift keying
  • a transmitter such as, for example, a base station
  • the chosen M-sequence may be from one of the multiple primitive polynomials.
  • a cyclic shift value may also be referred to as a cyclic shift parameter.
  • Fig.4 illustrates another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • an M-sequence may be mapped to every K subcarriers within the central K x N subcarriers, as shown in Fig.4, where the modulated bits x1 through xN of SSS sequence 400 are mapped to every other subcarrier.
  • the M-sequence may be mapped with a different subcarrier offset depending on the primitive polynomial used to generate the M-sequence, where the modulated bits y 1 through y N of sequence 402 are mapped as shown.
  • Fig.5 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • an M-sequence may be multiplied by a repeated complex scrambling code and mapped within an SS bandwidth.
  • an M-sequence of length N may be generated from a primitive polynomial, G(x), such as, for example, x7 + x + 1, and BPSK modulated.
  • each BPSK modulated bit x1 through xN of SSS sequence 500 may be mapped to N central subcarriers of the SS bandwidth, where each occupied subcarrier may be multiplied by a real value 502 or a complex value 504, which may result in a BPSK modulated M- sequence that is scrambled by a complex scrambling sequence.
  • a transmitter such as, for example, a base station
  • a chosen M-sequence may be from one of the multiple primitive polynomials according to an embodiment.
  • An M-sequence generated from different primitive polynomials may be multiplied with different complex scrambling sequences.
  • the M-sequence generated with G1(x) may be BPSK modulated and may be mapped to the central N subcarriers of the SS bandwidth, while the M-sequence generated with G2(x) may be BPSK modulated and scrambled with repeated ⁇ +1, +j ⁇ complex scrambling sequence.
  • Fig.6 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • two M-sequences 600 and 604 may be mapped to in-phase and quadrature constellations, respectively, of the subcarriers within an SS bandwidth, where M-sequence 600 may be multiplied by a complex value 602, for example, j, and M-sequence 604 may be multiplied by a real value 606, for example, 1.
  • two M-sequences of length N may be generated from primitive polynomials, G1(x) and G2(x), such as x 7 + x + 1, and x 7 + x 6 + 1, and BPSK modulated bits z 1 through z N of SSS sequence 608 from the first and second primitive polynomials may be mapped to the in-phase and quadrature constellation of the N central subcarriers of the SS bandwidth, respectively, which may result in a QPSK modulated sequence.
  • G1(x) and G2(x) such as x 7 + x + 1, and x 7 + x 6 + 1
  • BPSK modulated bits z 1 through z N of SSS sequence 608 from the first and second primitive polynomials may be mapped to the in-phase and quadrature constellation of the N central subcarriers of the SS bandwidth, respectively, which may result in a QPSK modulated sequence.
  • a transmitter may indicate L 2 distinct cell identities, which may increase the available number of cell IDs.
  • Fig.7 illustrates yet another example SSS sequence mapped within an SS bandwidth according to some embodiments.
  • two M-sequences may be bitwise exclusive-OR (XOR) computed and mapped within an SS bandwidth, as illustrated in Fig.7, which also may equivalently illustrate an SSS generated by performing modulated symbol-wise multiplication of two BPSK modulated M-sequences.
  • XOR bitwise exclusive-OR
  • two M-sequences 700 and 702 of length N may be generated from primitive polynomials, G1(x) and G2(x), such as, for example, x 7 + x + 1, and x 7 + x 6 + 1, and the two M-sequences 700 and 702 may be bitwise XOR computed, and the scrambled (i.e., XOR operated) sequence may be BPSK modulated, to provide modulated bits z1 through z N of SSS sequence 704, and mapped to N central subcarriers of the SS bandwidth.
  • G1(x) and G2(x) such as, for example, x 7 + x + 1, and x 7 + x 6 + 1
  • the two M-sequences 700 and 702 may be bitwise XOR computed, and the scrambled (i.e., XOR operated) sequence may be BPSK modulated, to provide modulated bits z1 through z N of SSS sequence 704, and mapped to
  • two M-sequences 700 and 702 of length N may be generated from primitive polynomials, G 1 (x) and G 2 (x), such as, for example, x 7 + x + 1, and x 7 + x 6 + 1, and the two M-sequences 700 and 702 may be BPSK modulated, and the modulated sequence may be multiplied with each other for each modulated symbol, to provide modulated bits z 1 through zN of SSS sequence 704, and mapped to N central subcarriers of the SS bandwidth.
  • a transmitter may indicate L 2 distinct cell identities, and thus may increase the available number of cell IDs.
  • the two primitive polynomials may be chosen to obtain good cross-correlation properties between two distinct SS sequences. Examples of primitive polynomial pairs are shown in Table 1. Table 1. Primitive Polynomials
  • the sequence d(0),...,d(L-1) may be used for the secondary synchronization signal may be a gold sequence, which may be a bitwise XOR of two length-127 binary M-sequences generated from G1(x) and G2(x) primitive polynomials, respectively.
  • a gold-like sequence as an SSS, d(n), may be defined as
  • the two sequences c 0 (n) and c1(n) are defined as two different cyclic shifts of the M-sequence s 0 (n) and s 1 (n) according to
  • c 1 (n) s 1 ((n + m 1 )mod L), where s0(n) and s1(n) are the M-sequence generated from primitive polynomials G 1 (x) and G 2 (x), respectively.
  • NID Physical cell ID
  • the following may be the sequence s0(n) of length 127:
  • s(n + 7) (s(n + 3) + s(n))mod2, 0 ⁇ n ⁇ 127,
  • sequence s 1 (n) of length 127 The following may the sequence s 1 (n) of length 127:
  • s(n + 7) (s(n + 3) + s(n + 2) + s(n + 1) + s(n))mod2, 0 ⁇ n ⁇ 127,
  • the following may be the sequence s 0 (n) of length 255:
  • s(n + 8) (s(n + 7) + s(n + 6) + s(n +5) + s(n + 2) + s(n + 1) + s(n)) mod 2, 0 ⁇ n ⁇ 255,
  • sequence s 1 (n) may be provided in the following recursive form:
  • s(n + 8) (s(n + 7) + s(n + 6) + s(n +1) + s(n)) mod 2, 0 ⁇ n ⁇ 255,
  • an SSS may be composed of multiplication of two sequences.
  • the first sequence may be determined by the sequence used for the PSS, the PSS index. For example, if 3 sequences may be used for PSS, the PSS index may be 0, 1, and 2. Based on the PSS index, the first sequence may be determined. For example, if the first sequence is based on M-sequence, the PSS index may determine the cyclic shift of the M-sequence (or equivalently the initial state of the M-sequence) for the first sequence.
  • the second sequence which may be bitwise XOR (or equivalently symbol wise multiplied when each bit is modulated by BPSK) computed with the first sequence, may be selected from a set of sequences that may be generated with one or more primitive polynomials.
  • one or more primitive polynomial may be selected from Table 2.
  • the selected polynomial for the first sequence and the pool of polynomials for the second sequence may be different polynomials (all distinct primitive polynomials). Table 2. Primitive Polynomial for the M-Sequence
  • G0(x) x 8 + x 7 + x 6 + x 1 + 1
  • G1(x) x 8 + x 7 + x 2 + x 1 + 1
  • G 2 (x) x 8 + x 7 + x 5 + x 3 + 1
  • Polynomial G 0 (x) may be used to generate a first sequence, where it is initialized by ⁇ 0,0,0,0,0,0,1 ⁇ and cyclically shifted by a PSS index.
  • the polynomials G1(x) and G2(x) may be used to generate a set of sequences, where they may be initialized by ⁇ 0,0,0,0,0,0,1 ⁇ . Depending on the cell ID, one of the sequences generated from G1(x) and G2(x) may be selected. The cell ID may also be determined by the cyclic shift of the selected sequence.
  • Embodiments herein may reduce peak-to-average-power ratio (PAPR) or the cubic metric (CM) of a transmit signal. Transmit signals in an OFDM system may experience high fluctuations in amplitude, which may impact the power capabilities of cellular network communication devices.
  • the PAPR and the CM may be used to determine amplitude fluctuations in OFDM signal.
  • the generation of an SSS in accordance with embodiments here may reduce the PAPR or the CM of a transmit signal.
  • the two sequences c 0 (n) and c1(n) may be defined as two different cyclic shifts of the M-sequences s0(n) and s1(n) according to, for example,
  • s0(n) and s1(n) are the M-sequences generated from the primitive polynomials G 1 (x) and G 2 (x), respectively.
  • N ID Physical cell ID
  • the first M-sequence generated by G 1 (x) may use a limited set of cyclic shifts, while the second M-sequence generated by G2(x) may use all sets of cyclic shifts.
  • the PAPR or CM of the described SSS may be optimized based on, for example, selection of the primitive polynomial of the M-sequences and cyclic shifts of the first M-sequence.
  • An SSS design for optimized PAPR or CM according to embodiments herein, including, for example, as described in connection with Fig. 7, may be described as:
  • the two sequences c 0 (n) and c 1 (n) may be defined as two different cyclic shifts of the M-sequences s0(n) and s1(n) according to
  • s 0 (n) and s 1 (n) may be the M-sequences generated from the primitive polynomials G1(x) and G2(x), respectively.
  • N ID Physical cell ID
  • the N CS and N OFFSET values may be optimization parameters, where N CS represents a gap between two cyclic shifts, and NOFFSET is the cyclic shift offset.
  • Table 3 includes a list of primitive polynomials and their mapping to polynomial index for M-sequence of length 127, in accordance with some embodiments.
  • the polynomial index may be used in Table 4 and Table 5, in accordance with some embodiments.
  • Table 4 shows an example list of maximum cubic metric (CM) value of the SSS with various values of N CS , N OFFSET , and primitive polynomials, in accordance with some embodiments.
  • Table 4 lists sets of parameters from smallest maximum CM to the highest maximum CM from randomly selected set of parameters.
  • different selection of the primitive polynomials and NCS, NOFFSET parameters may result in a wide range of maximum CM values. Therefore, selection of the primitive polynomials and cyclic shift parameters may optimize the PAPR and CM of the SSS, in accordance with some embodiments.
  • an SSS may be optimized for the cross correlation profile between two SSS sequences that may belong to different cell identities for a sequence length of 127.
  • Table 5 shows the minimum and maximum cross correlation for a parameter set that may have low maximum CM and PAPR, in accordance with some embodiments.
  • Table 6 includes primitive polynomials and mappings to a polynomial index for an M-sequence of length 127, in accordance with some embodiments.
  • the polynomial index may be used in connection with Table 7 and Table 8, in accordance with some embodiments.
  • Table 7 shows an example list of maximum CM value of the SSS with various values of NCS, NOFFSET, and primitive polynomials for sequence length of 255.
  • the table includes sets of parameters from smallest maximum CM to highest maximum CM from randomly selected set of parameters, in accordance with some embodiments.
  • Table 7 indicates that different selection of the primitive polynomials and NCS, NOFFSET parameters may result in wide range of maximum CM values, in accordance with some embodiments. Therefore, selection of the primitive polynomials and cyclic shift parameters may optimize the PAPR and CM of the SSS, in accordance with some embodiments.
  • an SSS may be optimized for the cross correlation profile between two SSS sequences that may belong to different cell identities.
  • Table 8 indicates the minimum and maximum cross correlation for a parameter set that may have low maximum CM and PAPR, in accordance with some embodiments.
  • an SSS sequence 804 may be a mix of SSS generation as described in connection with Fig.3 and SSS generation as described in connection with Fig.7, where a first M-sequence 800 may be generated based on a PSS index, and a second M-sequence 802 may be selected from a pool of M- sequences generated from primitive polynomials, and the two M-sequences may be bitwise XOR computed or modulated and symbol-wise multiplied.
  • Fig.9 illustrates an example SSS sequence mapping according to some embodiments.
  • Downlink and uplink transmissions may be organized into frames, which may be divided into slots, which may include symbols.
  • a symbol may include resource blocks, and a resource block may include resource elements.
  • a resource element which may also be referred to as a tone, may be the underlying data carrier in a frame and thus may include data from a signal.
  • a PSS and an SSS may be transmitted from a base station to a UE in a
  • a synchronization signal and PBCH block may correspond to an SS bandwidth.
  • a synchronization signal and PBCH block may include OFDM symbols and a number of contiguous subcarriers that correspond to the OFDM symbols, where the PSS and SSS may be spread across a number of subcarriers for transmission to the UE.
  • a PSS and an SSS may have certain relationship in terms of their relative locations in the SS bandwidth.
  • a base station may modulate data symbols for transmission on the PBCH.
  • the SSS sequence d(n) may be mapped to the resource elements, according to
  • a PSS may be mapped to symbol l +1 of the SS block.
  • Fig.9B illustrates another example sequence mapping according to some embodiments.
  • the SSS sequence d(n) may be mapped to the resource elements according to
  • the PSS may be mapped to symbol l+1 of the SS block.
  • An antenna port may be a logical entity, rather than a physical entity. For example, multiple antenna port signals may be transmitted on a single physical transmit antenna. Further, multiple antenna port signals may be transmitted across multiple physical transmit antennas. In an embodiment, the same antenna port may be used for both a PSS and an SSS.
  • Fig.10 illustrates an example operation flow/algorithmic structure of a base station according to some embodiments.
  • a base station may be a gNB that is consistent with the 5G protocol or a base station that is consistent with generations in development or to be developed in the future, e.g., 6G, etc.
  • embodiments herein are not limited to such base stations.
  • Operation flow/algorithmic structure 1000 may include, at 1002, determining, based on a primitive polynomial, an M-sequence that has a length.
  • determining, based on the primitive polynomial, the M-sequence that has the length may include selecting the M-sequence from a set of M-sequences generated from a set of primitive polynomials.
  • determining, based on the primitive polynomial, the M-sequence that has the length may include generating, based on the primitive polynomial, the M-sequence that has the length, where operation
  • flow/algorithmic structure 1000 may further include multiplying each of the central subcarriers by a repeated complex scrambling sequence. Operation flow/algorithmic structure 1000 may further include, at 1004, performing a cyclic shift of the M-sequence to generate a cyclic-shifted M-sequence. Operation flow/algorithmic structure 1000 may further include, at 1006, modulating, using BPSK modulation, the cyclic shifted M- sequence to generate BPSK-modulated bits of an SSS sequence. Operation
  • flow/algorithmic structure 1000 may further include, at 1008, mapping BPSK-modulated bits of the SSS sequence to central subcarriers of an SS bandwidth for transmission, where the number of the central subcarriers corresponds to the length of the M-sequence.
  • Operation flow/algorithmic structure 1100 may include, at 1102, generating, based on two distinct primitive polynomials, two M- sequences, where each M-sequence has a length.
  • operation flow/algorithmic structure 100 may further include receiving the two distinct primitive polynomials from a memory.
  • the length may be, for example, 127. In another embodiment, the length may be, for example, 255.
  • Operation flow/algorithmic structure 1100 may further include, at 1104, performing a cyclic shift of the M-sequences to generate two cyclic-shifted M-sequences.
  • a cyclic shift may be based on an identity of a cellular network.
  • operation flow/algorithmic structure 1100 may further include performing a bitwise XOR operation on the two cyclic-shifted M-sequences. Operation
  • flow/algorithmic structure 1100 may further include, at 1106, modulating, using BPSK modulation, the two cyclic shifted M-sequences to generate BSPK-modulated bits of an SSS sequence.
  • operation flow/algorithmic structure 1100 may further include performing a modulated symbol-wise multiplication of the BPSK-modulated bits of the two cyclic-shifted M-sequences.
  • Operation flow/algorithmic structure 1100 may further include, at 1108, mapping BPSK-modulated bits of the SSS sequence to central subcarriers of an SS bandwidth for transmission, where the number of the subcarriers corresponds to the lengths of the M- sequences.
  • operating flow/algorithmic structure 1100 may further include multiplying a first M-sequence of the two M-sequences by a complex value, to provide a complex value M-sequence, and multiplying a second M-sequence of the two M-sequences by a real value, to provide a real value M-sequence multiplied sequence.
  • mapping the modulated bits of the SSS sequence to the central subcarriers of the SS bandwidth may further include mapping the BPSK-modulated bits of the complex value M-sequence to an in-phase constellation of the central subcarriers of the SS bandwidth, and mapping the BPSK-modulated bits of the real value M-sequence to a quadrature constellation of central subcarriers of the SS bandwidth.
  • the BPSK-modulated bits of the real value M-sequence may be mapped to the in-phase constellation of the central subcarriers of the SS bandwidth, and the BPSK- modulated bits of the complex value M-sequence may be mapped to a quadrature constellation of central subcarriers of the SS bandwidth.
  • Operation flow/algorithmic structure 1200 may include, at 1202, multiplying two cyclically shifted, BPSK modulated M-sequences, to generate a sequence for an SSS, where the sequence has a length. Operation flow/algorithmic structure 1200 may further include, at 1204, mapping the sequence to a number N of central subcarriers of an SS bandwidth for transmission, where the number N of subcarriers corresponds to the length of the sequence. In an embodiment, the central subcarriers may be central continuous subcarriers.
  • L is the length that equals 127.
  • the M-sequence s0 is generated from a first primitive polynomial x 7 +x 4 +1, and the second M-sequence s 1 is generated from a second primitive polynomial x 7 +x+1.
  • a first M-sequence s 0 generated by the first polynomial may use a subset of available sets of cyclic shifts, and a second M-sequence s1 generated by the second primitive polynomial may use all of the available sets of cyclic shifts.
  • a combination of a first cyclic shift value and a second cyclic shift value provides a cell identity.
  • the SSS may be mapped to a same antenna port as a corresponding PSS.
  • Fig.13 illustrates an example detected transmitted sequence according to some embodiments.
  • a receiver such as, for example, a UE, may utilize differential cross correlation to detect a transmitted sequence.
  • a length N of the M-sequence may be set to 2 J , which may repeat the first bit at the 2 J -th position of the sequence (i.e., at the last bit of the length N sequence).
  • the differential correlation detection may use the fact that an M-sequence multiplied with a cyclically shifted version of itself results in the M-sequence with a specific cyclic shift.
  • a bitwise XOR of the generated M-sequence, for example, M- sequence 1300, and the same M-sequence cyclically right shifted by 1, for example, M- sequence 1302, may be performed.
  • the resultant sequence, for example, sequence 1304, may be the same M-sequence cyclically right shifted by 8.
  • a differential correlation detection of the received M-sequence may be performed. For example:
  • x k may be the k-th value of the BPSK modulated M-sequence, and nk may be the noise for subcarrier k. Since the channel may be generally smooth and continuous, it may be assumed that h k ⁇ h k+1 .
  • the receiver may perform a differential multiplication of the received signals rk and rk+1.
  • the resultant signal, zk may be a multiplication of two cyclically shifted M- sequences and some additive noise. An example is shown in Fig.13 and the derivation is shown below.
  • the receiver may perform a fast Hadamard transform to perform a maximum likelihood (ML) detection.
  • This detection algorithm may not require multiplication, and may be calculated using, for example, addition and subtraction operations.
  • a Hadamard transform (which may also be referred to as the Walsh–
  • Hadamard transform Hadamard–Rademacher-Walsh transform, Walsh transform, or Walsh–Fourier transform
  • a Fourier transform may decompose a function of time (e.g., a signal) into the frequencies that make up the signal.
  • the Hadamard transform Hm may be a
  • the Hadamard transform may be defined in two ways: recursively, or by using the binary (base-2) representation of the indices n and k.
  • a Hadamard transform may perform an orthogonal, symmetric, involutive, linear operation on 2 m real numbers (or complex numbers, although the Hadamard matrices themselves are real).
  • Operation flow/algorithmic structure 1400 may include, at 1402, receiving an SS block that includes an SSS sequence that indicates a cellular network identity. Operation flow/algorithmic structure 1400 may further include, at 1404, detecting the SSS sequence. In an embodiment, the SSS sequence may be based on a modulated symbol-wise multiplication of BPSK-modulated bits of cyclic-shifted versions of two M-sequences. In an embodiment, operation flow/algorithmic structure 1400 may include determining the cyclic-shifted versions of the two M-sequences. In an embodiment, a cyclic-shift parameter may be identified from a cyclic shift of an M- sequence used to generate the SSS sequence.
  • Operation flow/algorithmic structure 1400 may further include, at 1406, identifying a plurality of cyclic shift parameters, where the plurality of cyclic-shift parameters is based on M-sequences used to generate the SSS sequence.
  • identifying the plurality of cyclic-shift parameters may include performing one or more Hadamard transform functions on the SSS sequence, where a result of a Hadamard transform function is a cyclic shift parameter.
  • Operation flow/algorithmic structure 1400 may further include, at 1408, determining, based on an application of the cyclic-shift parameters to cyclic-shifted versions of the M-sequences, the cellular network identity. The cellular network identity may be sent to a memory.
  • Fig.15 illustrates yet another example operation flow/algorithmic structure of a base station according to some embodiments.
  • Operation flow/algorithmic structure 1500 may include, at 1502, mapping an M-sequence within an SS bandwidth.
  • Operation flow/algorithmic structure 1500 may further include, at 1502, generating the SS.
  • Operation flow/algorithmic structure 1500 may further include, at 1506, transmitting the SS.
  • Fig.16 illustrates another example operation flow/algorithmic structure of a UE according to some embodiments.
  • Operation flow/algorithmic structure 1600 may include, at 1602, receiving an SS.
  • Operation flow/algorithmic structure 1600 may further include, at 1602, determining one or more maximum length sequences (M-sequences) based on the SS.
  • Fig.17 illustrates an example architecture of a system 1700 of a network according to some embodiments.
  • the system 1700 is shown to include a user equipment (UE) 1701 and a UE 1702.
  • UE 1701 or UE 1702 may, for example, perform operation
  • the UEs 1701 and 1702 are illustrated as smartphones (e.g., handheld touchscreen mobile computing devices connectable to one or more cellular networks), but may also comprise any mobile or non-mobile computing device, such as Personal Data Assistants (PDAs), pagers, laptop computers, desktop computers, wireless handsets, or any computing device including a wireless communications interface.
  • smartphones e.g., handheld touchscreen mobile computing devices connectable to one or more cellular networks
  • PDAs Personal Data Assistants
  • pagers pagers
  • laptop computers desktop computers
  • wireless handsets wireless communications interface
  • any of the UEs 1701 and 1702 can comprise an Internet of Things (IoT) UE, which can comprise a network access layer designed for low-power IoT applications utilizing short-lived UE connections.
  • An IoT UE can utilize technologies such as machine-to-machine (M2M) or machine-type communications (MTC) for exchanging data with an MTC server or device via a public land mobile network (PLMN), Proximity-Based Service (ProSe) or device-to-device (D2D) communication, sensor networks, or IoT networks.
  • M2M or MTC exchange of data may be a machine- initiated exchange of data.
  • An IoT network describes interconnecting IoT UEs, which may include uniquely identifiable embedded computing devices (within the Internet infrastructure), with short-lived connections.
  • the IoT UEs may execute background applications (e.g., keep-alive messages, status updates, etc.) to facilitate the connections of the IoT network.
  • the UEs 1701 and 1702 may be configured to connect, e.g., communicatively couple, with a radio access network (RAN)— in this embodiment, an Evolved Universal Mobile Telecommunications System (UMTS) Terrestrial Radio Access Network (E- UTRAN) 1710.
  • RAN radio access network
  • UMTS Evolved Universal Mobile Telecommunications System
  • E- UTRAN Evolved Universal Mobile Telecommunications System
  • the UEs 1701 and 1702 utilize connections 1703 and 1704, respectively, each of which comprises a physical communications interface or layer (discussed in further detail below); in this example, the connections 1703 and 1704 are illustrated as an air interface to enable communicative coupling, and can be consistent with cellular communications protocols, such as a Global System for Mobile Communications (GSM) protocol, a code-division multiple access (CDMA) network protocol, a Push-to-Talk (PTT) protocol, a PTT over Cellular (POC) protocol, a Universal Mobile communications protocols, such as a Global System for Mobile Communications (GSM) protocol, a code-division multiple access (CDMA) network protocol, a Push-to-Talk (PTT) protocol, a PTT over Cellular (POC) protocol, a Universal Mobile communications protocols, such as a Global System for Mobile Communications (GSM) protocol, a code-division multiple access (CDMA) network protocol, a Push-to-Talk (PTT) protocol, a PTT over Cellular (
  • UMTS Telecommunications System
  • LTE Long Term Evolution
  • 5G fifth generation
  • NR New Radio
  • the UEs 1701 and 1702 may further directly exchange communication data via a ProSe interface 1705.
  • the ProSe interface 1705 may alternatively be referred to as a sidelink interface comprising one or more logical channels, including but not limited to a Physical Sidelink Control Channel (PSCCH), a Physical Sidelink Shared Channel (PSSCH), a Physical Sidelink Discovery Channel (PSDCH), and a Physical Sidelink Broadcast Channel (PSBCH).
  • PSCCH Physical Sidelink Control Channel
  • PSSCH Physical Sidelink Shared Channel
  • PSDCH Physical Sidelink Discovery Channel
  • PSBCH Physical Sidelink Broadcast Channel
  • the UE 1702 is shown to be configured to access an access point (AP) 1706 via connection 1707.
  • the connection 1707 can comprise a local wireless connection, such as a connection consistent with any IEEE 802.11 protocol, wherein the AP 1706 would comprise a wireless fidelity (WiFi®) router.
  • WiFi® wireless fidelity
  • the AP 1706 is shown to be connected to the Internet without connecting to the core network of the wireless system (described in further detail below).
  • the E-UTRAN 1710 can include one or more access nodes that enable the connections 1703 and 1704.
  • These access nodes can be referred to as base stations (BSs), NodeBs, evolved NodeBs (eNBs), next Generation NodeBs (gNB), RAN nodes, and so forth, and can comprise ground stations (e.g., terrestrial access points) or satellite stations providing coverage within a geographic area (e.g., a cell).
  • BSs base stations
  • eNBs evolved NodeBs
  • gNB next Generation NodeBs
  • RAN nodes and so forth, and can comprise ground stations (e.g., terrestrial access points) or satellite stations providing coverage within a geographic area (e.g., a cell).
  • ANs may, for example, perform operation flow/algorithmic process 1000, 1100, or 1200.
  • the E- UTRAN 1710 may include one or more RAN nodes for providing macrocells, e.g., macro RAN node 1711, and one or more RAN nodes for providing femtocells or picocells (e.g., cells having smaller coverage areas, smaller user capacity, or higher bandwidth compared to macrocells), e.g., low power (LP) RAN node 1712.
  • macro RAN node 1711 e.g., macro RAN node 1711
  • femtocells or picocells e.g., cells having smaller coverage areas, smaller user capacity, or higher bandwidth compared to macrocells
  • LP low power
  • any of the RAN nodes 1711 and 1712 can terminate the air interface protocol and can be the first point of contact for the UEs 1701 and 1702.
  • any of the RAN nodes 1711 and 1712 can fulfill various logical functions for the E-UTRAN 1710 including, but not limited to, radio network controller (RNC) functions such as radio bearer management, uplink and downlink dynamic radio resource management and data packet scheduling, and mobility management.
  • RNC radio network controller
  • the UEs 1701 and 1702 can be configured to communicate using Orthogonal Frequency-Division Multiplexing (OFDM)
  • OFDM Orthogonal Frequency-Division Multiplexing
  • OFDMMA Orthogonal Frequency-Division Multiple Access
  • SC-FDMA Single Carrier Frequency Division Multiple Access
  • the OFDM signals can comprise a plurality of orthogonal subcarriers.
  • a downlink resource grid can be used for downlink transmissions from any of the RAN nodes 1711 and 1712 to the UEs 1701 and 1702, while uplink transmissions can utilize similar techniques.
  • the grid can be a time-frequency grid, called a resource grid or time-frequency resource grid, which is the physical resource in the downlink in each slot.
  • a time-frequency plane representation is a common practice for OFDM systems, which makes it intuitive for radio resource allocation.
  • Each column and each row of the resource grid corresponds to one OFDM symbol and one OFDM subcarrier, respectively.
  • the duration of the resource grid in the time domain corresponds to one slot in a radio frame.
  • the smallest time-frequency unit in a resource grid is denoted as a resource element.
  • Each resource grid comprises a number of resource blocks, which describe the mapping of certain physical channels to resource elements.
  • Each resource block comprises a collection of resource elements; in the frequency domain, this may represent the smallest quantity of resources that currently can be allocated.
  • the physical downlink shared channel may carry user data and higher- layer signaling to the UEs 1701 and 1702.
  • the physical downlink control channel (PDCCH) may carry information about the transport format and resource allocations related to the PDSCH channel, among other things. It may also inform the UEs 1701 and 1702 about the transport format, resource allocation, and H-ARQ (Hybrid Automatic Repeat Request) information related to the uplink shared channel.
  • downlink scheduling (assigning control and shared channel resource blocks to the UE 102 within a cell) may be performed at any of the RAN nodes 1711 and 1712 based on channel quality information fed back from any of the UEs 1701 and 1702.
  • the downlink resource assignment information may be sent on the PDCCH used for (e.g., assigned to) each of the UEs 1701 and 1702.
  • the PDCCH may use control channel elements (CCEs) to convey the control information.
  • CCEs control channel elements
  • the PDCCH complex-valued symbols may first be organized into quadruplets, which may then be permuted using a sub-block interleaver for rate matching.
  • Each PDCCH may be transmitted using one or more of these CCEs, where each CCE may correspond to nine sets of four physical resource elements known as resource element groups (REGs).
  • RAGs resource element groups
  • QPSK Quadrature Phase Shift Keying
  • the PDCCH can be transmitted using one or more CCEs, depending on the size of the downlink control information (DCI) and the channel condition.
  • DCI downlink control information
  • There can be four or more different PDCCH formats defined in LTE with different numbers of CCEs (e.g., aggregation level, L 1, 2, 4, or 8).
  • Some embodiments may use concepts for resource allocation for control channel information that are an extension of the above-described concepts.
  • some embodiments may utilize an enhanced physical downlink control channel (EPDCCH) that uses PDSCH resources for control information transmission.
  • the EPDCCH may be transmitted using one or more enhanced the control channel elements (ECCEs). Similar to above, each ECCE may correspond to nine sets of four physical resource elements known as an enhanced resource element groups (EREGs). An ECCE may have other numbers of EREGs in some situations.
  • EPCCH enhanced physical downlink control channel
  • ECCEs enhanced the control channel elements
  • each ECCE may correspond to nine sets of four physical resource elements known as an enhanced resource element groups (EREGs).
  • EREGs enhanced resource element groups
  • An ECCE may have other numbers of EREGs in some situations.
  • the E-UTRAN 1710 is shown to be communicatively coupled to a core network — in this embodiment, an Evolved Packet Core (EPC) network 1720 via an S1 interface 1713.
  • EPC Evolved Packet Core
  • the S1 interface 1713 is split into two parts: the S1-U interface 1714, which carries traffic data between the RAN nodes 1711 and 1712 and the serving gateway (S-GW) 1722, and the S1-mobility management entity (MME) interface 1715, which is a signaling interface between the RAN nodes 1711 and 1712 and MMEs 1721.
  • S-U interface 1714 which carries traffic data between the RAN nodes 1711 and 1712 and the serving gateway (S-GW) 1722
  • MME S1-mobility management entity
  • the EPC network 1720 comprises the MMEs 1721, the S-GW 1722, the Packet Data Network (PDN) Gateway (P-GW) 1723, and a home subscriber server (HSS) 1724.
  • the MMEs 1721 may be similar in function to the control plane of legacy Serving General Packet Radio Service (GPRS) Support Nodes (SGSN).
  • GPRS General Packet Radio Service
  • the MMEs 1721 may manage mobility aspects in access such as gateway selection and tracking area list management.
  • the HSS 1724 may comprise a database for network users, including subscription-related information to support the network entities’ handling of communication sessions.
  • the EPC network 1720 may comprise one or several HSSs 1724, depending on the number of mobile subscribers, on the capacity of the equipment, on the organization of the network, etc.
  • the HSS 1724 can provide support for routing/roaming, authentication, authorization, naming/addressing resolution, location dependencies, etc.
  • the S-GW 1722 may terminate the S1 interface 1713 towards the E-UTRAN 1710, and routes data packets between the E-UTRAN 1710 and the EPC network 1720.
  • the S-GW 1722 may be a local mobility anchor point for inter-RAN node handovers and also may provide an anchor for inter-3GPP mobility. Other responsibilities may include lawful intercept, charging, and some policy enforcement.
  • the P-GW 1723 may terminate an SGi interface toward a PDN.
  • the P-GW 1723 may route data packets between the EPC network 1723 and external networks such as a network including the application server 1730 (alternatively referred to as application function (AF)) via an Internet Protocol (IP) interface 1725.
  • the application server 1730 may be an element offering applications that use IP bearer resources with the core network (e.g., UMTS Packet Services (PS) domain, LTE PS data services, etc.).
  • PS UMTS Packet Services
  • LTE PS data services etc.
  • the P-GW 1723 is shown to be communicatively coupled to an application server 1730 via an IP communications interface 1725.
  • the application server 1730 can also be configured to support one or more communication services (e.g., Voice- over-Internet Protocol (VoIP) sessions, PTT sessions, group communication sessions, social networking services, etc.) for the UEs 1701 and 1702 via the EPC network 1720.
  • VoIP Voice- over-Internet Protocol
  • PTT sessions PTT sessions
  • group communication sessions social networking services, etc.
  • the P-GW 1723 may further be a node for policy enforcement and charging data collection.
  • Policy and Charging Enforcement Function (PCRF) 1726 is the policy and charging control element of the EPC network 1720.
  • PCRF Policy and Charging Enforcement Function
  • HPLMN Home Public Land Mobile Network
  • IP-CAN Internet Protocol Connectivity Access Network
  • HPLMN Home Public Land Mobile Network
  • V- PCRF Visited PCRF
  • VPLMN Visited Public Land Mobile Network
  • the PCRF 1726 may be communicatively coupled to the application server 1730 via the P-GW 1723.
  • the application server 1730 may signal the PCRF 1726 to indicate a new service flow and select the appropriate Quality of Service (QoS) and charging parameters.
  • the PCRF 1726 may provision this rule into a Policy and Charging Enforcement Function (PCEF) (not shown) with the appropriate traffic flow template (TFT) and QoS class of identifier (QCI), which commences the QoS and charging as specified by the application server 1730.
  • PCEF Policy and Charging Enforcement Function
  • TFT traffic flow template
  • QCI QoS class of identifier
  • Fig.18 illustrates example components of a device 1800 according to some embodiments.
  • the device 1800 may include application circuitry 1802, baseband circuitry 1804, Radio Frequency (RF) circuitry 1806, front-end module (FEM) circuitry 1808, one or more antennas 1810, and power management circuitry (PMC) 1812 coupled together at least as shown.
  • the components of the illustrated device 1800 may be included in a UE or a RAN node.
  • the device 1800 may include less elements (e.g., a RAN node may not utilize application circuitry 1802, and instead include a processor/controller to process IP data received from an EPC).
  • the device 1800 may include additional elements such as, for example, memory/storage, display, camera, sensor, or input/output (I/O) interface.
  • the components described below may be included in more than one device (e.g., said circuitries may be separately included in more than one device for Cloud-RAN (C-RAN) implementations).
  • C-RAN Cloud-RAN
  • the application circuitry 1802 may include one or more application processors.
  • the application circuitry 1802 may include circuitry such as, but not limited to, one or more single-core or multi-core processors.
  • the processor(s) may include any combination of general-purpose processors and dedicated processors (e.g., graphics processors, application processors, etc.).
  • the processors may be coupled with or may include memory/storage and may be configured to execute instructions stored in the memory/storage to enable various applications or operating systems to run on the device 1800.
  • processors of application circuitry 1802 may process IP data packets received from an EPC.
  • the baseband circuitry 1804 may include circuitry such as, but not limited to, one or more single-core or multi-core processors.
  • the baseband circuitry 1804 may include one or more baseband processors or control logic to process baseband signals received from a receive signal path of the RF circuitry 1806 and to generate baseband signals for a transmit signal path of the RF circuitry 1806.
  • Baseband processors may, for example, perform operation flow/algorithmic process 1000, 1100, 1200, or 1400.
  • Baseband processing circuity 1804 may interface with the application circuitry 1802 for generation and processing of the baseband signals and for controlling operations of the RF circuitry 1806.
  • the baseband circuitry 1804 may include a third generation (3G) baseband processor 1804A, a fourth generation (4G) baseband processor 1804B, a fifth generation (5G) baseband processor 1804C, or other baseband processor(s) 1804D for other existing generations, generations in development or to be developed in the future (e.g., second generation (2G), si18h generation (6G), etc.).
  • the baseband circuitry 1804 e.g., one or more of baseband processors 1804A-D
  • baseband processors 1804A-D may be included in modules stored in the memory 1804G and executed via a Central Processing Unit (CPU) 1804E.
  • the radio control functions may include, but are not limited to, signal modulation/demodulation, encoding/decoding, radio frequency shifting, etc.
  • modulation/demodulation circuitry of the baseband circuitry 1804 may include Fast- Fourier Transform (FFT), precoding, or constellation mapping/demapping functionality.
  • FFT Fast- Fourier Transform
  • encoding/decoding circuitry of the baseband circuitry 1804 may include convolution, tail-biting convolution, turbo, Viterbi, or Low Density Parity Check (LDPC) encoder/decoder functionality.
  • LDPC Low Density Parity Check
  • the baseband circuitry 1804 may include one or more audio digital signal processor(s) (DSP) 1804F.
  • the audio DSP(s) 1804F may be include elements for compression/decompression and echo cancellation and may include other suitable processing elements in other embodiments.
  • Components of the baseband circuitry may be suitably combined in a single chip, a single chipset, or disposed on a same circuit board in some embodiments.
  • some or all of the constituent components of the baseband circuitry 1804 and the application circuitry 1802 may be implemented together such as, for example, on a system on a chip (SOC).
  • SOC system on a chip
  • the baseband circuitry 1804 may provide for
  • the baseband circuitry 1804 may support communication with an evolved universal terrestrial radio access network (EUTRAN) or other wireless metropolitan area networks (WMAN), a wireless local area network (WLAN), a wireless personal area network (WPAN).
  • EUTRAN evolved universal terrestrial radio access network
  • WMAN wireless metropolitan area networks
  • WLAN wireless local area network
  • WPAN wireless personal area network
  • multi-mode baseband circuitry Embodiments in which the baseband circuitry 1804 is configured to support radio communications of more than one wireless protocol.
  • RF circuitry 1806 may enable communication with wireless networks using modulated electromagnetic radiation through a non-solid medium.
  • the RF circuitry 1806 may include switches, filters, amplifiers, etc. to facilitate the communication with the wireless network.
  • RF circuitry 1806 may include a receive signal path which may include circuitry to down-convert RF signals received from the FEM circuitry 1808 and provide baseband signals to the baseband circuitry 1804.
  • RF circuitry 1806 may also include a transmit signal path which may include circuitry to up- convert baseband signals provided by the baseband circuitry 1804 and provide RF output signals to the FEM circuitry 1808 for transmission.
  • the receive signal path of the RF circuitry 1806 may include mixer circuitry 1806a, amplifier circuitry 1806b and filter circuitry 1806c.
  • the transmit signal path of the RF circuitry 1806 may include filter circuitry 1806c and mixer circuitry 1806a.
  • RF circuitry 1806 may also include synthesizer circuitry 1806d for synthesizing a frequency for use by the mixer circuitry 1806a of the receive signal path and the transmit signal path.
  • the mixer circuitry 1806a of the receive signal path may be configured to down-convert RF signals received from the FEM circuitry 1808 based on the synthesized frequency provided by synthesizer circuitry 1806d.
  • the amplifier circuitry 1806b may be configured to amplify the down- converted signals and the filter circuitry 1806c may be a low-pass filter (LPF) or band- pass filter (BPF) configured to remove unwanted signals from the down-converted signals to generate output baseband signals.
  • Output baseband signals may be provided to the baseband circuitry 1804 for further processing.
  • the output baseband signals may be zero-frequency baseband signals, although this is not a requirement.
  • mixer circuitry 1806a of the receive signal path may comprise passive mixers, although the scope of the embodiments is not limited in this respect.
  • the mixer circuitry 1806a of the transmit signal path may be configured to up-convert input baseband signals based on the synthesized frequency provided by the synthesizer circuitry 1806d to generate RF output signals for the FEM circuitry 1808.
  • the baseband signals may be provided by the baseband circuitry 1804 and may be filtered by filter circuitry 1806c.
  • the mixer circuitry 1806a of the receive signal path and the mixer circuitry 1806a of the transmit signal path may include two or more mixers and may be arranged for quadrature downconversion and upconversion, respectively.
  • the mixer circuitry 1806a of the receive signal path and the mixer circuitry 1806a of the transmit signal path may include two or more mixers and may be arranged for image rejection (e.g., Hartley image rejection).
  • the mixer circuitry 1806a of the receive signal path and the mixer circuitry 1806a may be arranged for direct downconversion and direct upconversion, respectively.
  • the mixer circuitry 1806a of the receive signal path and the mixer circuitry 1806a of the transmit signal path may be configured for super-heterodyne operation.
  • the output baseband signals and the input baseband signals may be analog baseband signals, although the scope of the embodiments is not limited in this respect.
  • the output baseband signals and the input baseband signals may be digital baseband signals.
  • the RF circuitry 1806 may include analog-to-digital converter (ADC) and digital-to-analog converter (DAC) circuitry and the baseband circuitry 1804 may include a digital baseband interface to communicate with the RF circuitry 1806.
  • ADC analog-to-digital converter
  • DAC digital-to-analog converter
  • a separate radio IC circuitry may be provided for processing signals for each spectrum, although the scope of the embodiments is not limited in this respect.
  • the synthesizer circuitry 1806d may be a fractional-N synthesizer or a fractional N/N+1 synthesizer, although the scope of the embodiments is not limited in this respect as other types of frequency synthesizers may be suitable.
  • synthesizer circuitry 1806d may be a delta-sigma synthesizer, a frequency multiplier, or a synthesizer comprising a phase-locked loop with a frequency divider.
  • the synthesizer circuitry 1806d may be configured to synthesize an output frequency for use by the mixer circuitry 1806a of the RF circuitry 1806 based on a frequency input and a divider control input. In some embodiments, the synthesizer circuitry 1806d may be a fractional N/N+1 synthesizer.
  • frequency input may be provided by a voltage controlled oscillator (VCO), although that is not a requirement.
  • VCO voltage controlled oscillator
  • Divider control input may be provided by either the baseband circuitry 1804 or the applications processor 1802 depending on the desired output frequency.
  • a divider control input (e.g., N) may be determined from a look-up table based on a channel indicated by the applications processor 1802.
  • Synthesizer circuitry 1806d of the RF circuitry 1806 may include a divider, a delay-locked loop (DLL), a multiplexer and a phase accumulator.
  • the divider may be a dual modulus divider (DMD) and the phase accumulator may be a digital phase accumulator (DPA).
  • the DMD may be configured to divide the input signal by either N or N+1 (e.g., based on a carry out) to provide a fractional division ratio.
  • the DLL may include a set of cascaded, tunable, delay elements, a phase detector, a charge pump and a D-type flip-flop.
  • the delay elements may be configured to break a VCO period up into Nd equal packets of phase, where Nd is the number of delay elements in the delay line. In this way, the DLL provides negative feedback to help ensure that the total delay through the delay line is one VCO cycle.
  • synthesizer circuitry 1806d may be configured to generate a carrier frequency as the output frequency, while in other embodiments, the output frequency may be a multiple of the carrier frequency (e.g., twice the carrier frequency, four times the carrier frequency) and used in conjunction with quadrature generator and divider circuitry to generate multiple signals at the carrier frequency with multiple different phases with respect to each other.
  • the output frequency may be a LO frequency (fLO).
  • the RF circuitry 1806 may include an IQ/polar converter.
  • FEM circuitry 1808 may include a receive signal path which may include circuitry configured to operate on RF signals received from one or more antennas 1810, amplify the received signals and provide the amplified versions of the received signals to the RF circuitry 1806 for further processing.
  • FEM circuitry 1808 may also include a transmit signal path which may include circuitry configured to amplify signals for transmission provided by the RF circuitry 1806 for transmission by one or more of the one or more antennas 1810.
  • the amplification through the transmit or receive signal paths may be done solely in the RF circuitry 1806, solely in the FEM 1808, or in both the RF circuitry 1806 and the FEM 1808.
  • the FEM circuitry 1808 may include a TX/RX switch to switch between transmit mode and receive mode operation.
  • the FEM circuitry may include a receive signal path and a transmit signal path.
  • the receive signal path of the FEM circuitry may include an LNA to amplify received RF signals and provide the amplified received RF signals as an output (e.g., to the RF circuitry 1806).
  • the transmit signal path of the FEM circuitry 1808 may include a power amplifier (PA) to amplify input RF signals (e.g., provided by RF circuitry 1806), and one or more filters to generate RF signals for subsequent transmission (e.g., by one or more of the one or more antennas 1810).
  • PA power amplifier
  • the PMC 1812 may manage power provided to the baseband circuitry 1804.
  • the PMC 1812 may control power-source selection, voltage scaling, battery charging, or DC-to-DC conversion.
  • the PMC 1812 may often be included when the device 1800 is capable of being powered by a battery, for example, when the device is included in a UE.
  • the PMC 1812 may increase the power conversion efficiency while providing desirable implementation size and heat dissipation
  • Fig.18 shows the PMC 1812 coupled only with the baseband circuitry 1804.
  • the PMC 1812 may be additionally or alternatively coupled with, and perform similar power management operations for, other components such as, but not limited to, application circuitry 1802, RF circuitry 1806, or FEM 1808.
  • the PMC 1812 may control, or otherwise be part of, various power saving mechanisms of the device 1800. For example, if the device 1800 is in an RRC_Connected state, where it is still connected to the RAN node as it expects to receive traffic shortly, then it may enter a state known as Discontinuous Reception Mode (DRX) after a period of inactivity. During this state, the device 1800 may power down for brief intervals of time and thus save power.
  • DRX Discontinuous Reception Mode
  • the device 1800 may transition off to an RRC_Idle state, where it disconnects from the network and does not perform operations such as channel quality feedback, handover, etc.
  • the device 1800 goes into a very low power state and it performs paging where again it periodically wakes up to listen to the network and then powers down again.
  • the device 1800 may not receive data in this state, in order to receive data, it must transition back to
  • An additional power saving mode may allow a device to be unavailable to the network for periods longer than a paging interval (ranging from seconds to a few hours). During this time, the device is totally unreachable to the network and may power down completely. Any data sent during this time incurs a large delay and it is assumed the delay is acceptable.
  • Processors of the application circuitry 1802 and processors of the baseband circuitry 1804 may be used to execute elements of one or more instances of a protocol stack.
  • processors of the baseband circuitry 1804 may be used execute Layer 3, Layer 2, or Layer 1 functionality, while processors of the application circuitry 1804 may utilize data (e.g., packet data) received from these layers and further execute Layer 4 functionality (e.g., transmission communication protocol (TCP) and user datagram protocol (UDP) layers).
  • Layer 3 may comprise a radio resource control (RRC) layer, described in further detail below.
  • RRC radio resource control
  • Layer 2 may comprise a medium access control (MAC) layer, a radio link control (RLC) layer, and a packet data convergence protocol (PDCP) layer, described in further detail below.
  • Layer 1 may comprise a physical (PHY) layer of a UE/RAN node, described in further detail below.
  • Fig.19 illustrates example interfaces of baseband circuitry according to some embodiments.
  • the baseband circuitry 1804 of Fig.18 may comprise processors 1804A-1804E and a memory 1804G utilized by said processors.
  • Each of the processors 1804A-1804E may include a memory interface, 1904A-1904E, respectively, to send/receive data such as, for example, as may be described in connection with operation flow/algorithmic process 1000, 1100, 1200, or 1400, to/from the memory 1804G.
  • Baseband circuitry 1804 may include a memory interface to receive a primitive polynomial from memory 1804G.
  • the baseband circuitry 1804 may further include one or more interfaces to communicatively couple to other circuitries/devices, such as a memory interface 1912 (e.g., an interface to send/receive data to/from memory external to the baseband circuitry 1804), an application circuitry interface 1914 (e.g., an interface to send/receive data to/from the application circuitry 1802 of Fig.18), an RF circuitry interface 1916 (e.g., an interface to send/receive data to/from RF circuitry 1806 of Fig.18), a wireless hardware connectivity interface 1918 (e.g., an interface to send/receive data to/from Near Field Communication (NFC) components, Bluetooth® components (e.g., Bluetooth® Low Energy), Wi-Fi® components, and other communication components), and a power management interface 1920 (e.g., an interface to send/receive power or control signals to/from the PMC 1812.
  • a memory interface 1912 e.g., an interface to send/receive
  • Fig.20 is a block diagram illustrating example components, according to some example embodiments, able to read instructions from a machine-readable or computer- readable medium (e.g., a non-transitory machine-readable storage medium) and perform any one or more of the methodologies discussed herein.
  • Fig.20 shows a diagrammatic representation of hardware resources 2000 including one or more processors (or processor cores) 2010, one or more memory/storage devices 2020, and one or more communication resources 2030, each of which may be communicatively coupled via a bus 2040.
  • node virtualization e.g., NFV
  • a hypervisor 2002 may be executed to provide an execution environment for one or more network slices/sub-slices to utilize the hardware resources 2000.
  • the processors 2010 may include, for example, a processor 2012 and a processor 2014.
  • processors 2010 may, for example, perform operation flow/algorithmic process 1000, 1100, 1200, or 1400.
  • the memory/storage devices 2020 may include main memory, disk storage, or any suitable combination thereof.
  • the memory/storage devices 2020 may include, but are not limited to any type of volatile or non-volatile memory such as dynamic random access memory (DRAM), static random-access memory (SRAM), erasable programmable read- only memory (EPROM), electrically erasable programmable read-only memory
  • DRAM dynamic random access memory
  • SRAM static random-access memory
  • EPROM erasable programmable read-only memory
  • the communication resources 2030 may include interconnection or network interface components or other suitable devices to communicate with one or more peripheral devices 2004 or one or more databases 2006 via a network 2008.
  • the communication resources 2030 may include wired communication components (e.g., for coupling via a Universal Serial Bus (USB)), cellular communication components, NFC components, Bluetooth® components (e.g., Bluetooth® Low Energy), Wi-Fi®
  • Instructions 2050 may comprise software, a program, an application, an applet, an app, or other executable code for causing at least any of the processors 2010 to perform any one or more of the methodologies discussed herein.
  • the instructions 2050 may reside, completely or partially, within at least one of the processors 2010 (e.g., within the processor’s cache memory), the memory/storage devices 2020, or any suitable
  • any portion of the instructions 2050 may be transferred to the hardware resources 2000 from any combination of the peripheral devices 2004 or the databases 2006. Accordingly, the memory of processors 2010, the memory/storage devices 2020, the peripheral devices 2004, and the databases 2006 are examples of computer-readable and machine-readable media.
  • the electronic devices, components, or systems, or portions or implementations thereof of Figure 17, 18, 19, or 20 may be configured to perform one or more processes, techniques, or methods as described herein, or portions thereof.
  • Example 1 may include one or more computer-readable media having instructions that, when executed by one or more processors, cause a base station to: multiply two cyclically shifted, binary phase shift keying (BPSK)-modulated M-sequences, to generate a sequence for a secondary synchronization signal (SSS), wherein the sequence has a length; and map the sequence to a number of central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of central subcarriers corresponds to the length of the sequence.
  • BPSK binary phase shift keying
  • Example 2 may include the one or more computer-readable media of Example 1 or some other example herein, wherein the central subcarriers are central continuous subcarriers.
  • Example 4 may include the one or more computer-readable media of Example 3 or some other example herein, wherein L equals 127.
  • Example 5 may include the one or more computer-readable media of Example 3 or some other example herein, wherein the first M-sequence s0 is generated from a first primitive polynomial x 7 +x 4 +1, and wherein the second M-sequence s1 is generated from a second primitive polynomial x 7 +x+1.
  • Example 7 may include the one or more computer-readable media of Example 4 or 5 or some other example herein, wherein the first M-sequence s0(n) generated by the first primitive polynomial uses a subset of available sets of cyclic shifts, and wherein the second M-sequence s1(n) generated by the second primitive polynomial uses all of the available sets of cyclic shifts.
  • Example 8 may include the one or more computer-readable media of Example 7 or some other example herein, wherein a combination of a first cyclic shift value and a second cyclic shift value provides a cell identity.
  • Example 9 may include the one or more computer-readable media of Example 1, 2, 4, 5, or 8 or some other example herein, wherein the SSS is mapped to a same antenna port as a primary synchronization signal.
  • Example 10 may include one or more computer-readable media having instructions that, when executed by one or more processors, cause a base station to: determine, based on a primitive polynomial, a maximum length sequence (M-sequence) that has a length; perform a cyclic shift of the M-sequence to generate a cyclic-shifted M-sequence;
  • M-sequence maximum length sequence
  • BPSK binary phase shift keying
  • Example 11 may include the one or more computer-readable media of Example 10 or some other example herein, wherein, to determine the M-sequence, the instructions, when executed, further cause the base station to select the M-sequence from a set of M- sequences generated from a set of primitive polynomials.
  • Example 12 may include the one or more computer-readable media of Example 10 or some other example herein, wherein, to determine the M-sequence, the instructions, when executed, further cause the base station to generate, based on the primitive polynomial, the M-sequence that has the length.
  • Example 13 may include the one or more computer-readable media of Example 12 or some other example herein, wherein the instructions, when executed, further cause the base station to multiply each of the central subcarriers by a repeated complex scrambling sequence.
  • Example 14 may include an apparatus for a base station, comprising: processing circuitry to: generate, based on two distinct primitive polynomials, two maximum length sequences (M-sequences), wherein each M-sequence has a length; perform a cyclic shift of the two M-sequences to generate two cyclic-shifted M-sequences; modulate, using binary phase shift keying (BPSK) modulation, the two cyclic-shifted M-sequences to generate BPSK-modulated bits of a secondary synchronization signal (SSS) sequence; and map the BPSK-modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of the central subcarriers corresponds to the lengths of the M-sequences; and interface circuitry, coupled with the processing circuitry, to receive the two distinct primitive polynomials from a memory.
  • M-sequences maximum length sequences
  • Example 15 may include the apparatus of Example 14 or some other example herein, wherein the processing circuitry is further to: multiply a first M-sequence of the two M-sequences by a complex value, to provide a complex value M-sequence; and multiply a second M-sequence of the two M-sequences by a real value, to provide a real value M-sequence.
  • Example 16 may include the apparatus of Example 15 or some other example herein, wherein, to map the BPSK-modulated bits of the SSS sequence to the central subcarriers of the SS bandwidth, the processing circuitry is further to: map BPSK- modulated bits of the complex value M-sequence to an in-phase constellation of the central subcarriers of the SS bandwidth; and map the BPSK-modulated bits of the real value M-sequence to a quadrature constellation of central subcarriers of the SS bandwidth.
  • Example 17 may include the apparatus of Example 14 or some other example herein, wherein the processing circuitry is further to perform a bitwise exclusive-or (XOR) operation on the two cyclic-shifted M-sequences.
  • XOR bitwise exclusive-or
  • Example 18 may include the apparatus of Example 14 or some other example herein, wherein the processing circuitry is further to perform a modulated symbol-wise multiplication of the BPSK-modulated bits of the two cyclic-shifted M-sequences.
  • Example 19 may include the apparatus of Example 14, 15, 16, 17, or 18 or some other example herein, wherein a cyclic shift is based on a cell identity.
  • Example 20 may include the apparatus of Example 14, 15, 16, 17, or 18 or some other example herein, wherein the length is selected from one of 127 or 255.
  • Example 21 may include an apparatus for a user equipment (UE), comprising: processing circuitry to: receive a synchronization signal (SS) block that includes a secondary synchronization signal (SSS) sequence; detect the SSS sequence; identify a plurality of cyclic-shift parameters, wherein the plurality of cyclic-shift parameters is based on maximum length sequences (M-sequences) used to generate the SSS sequence; determine, based on application of the cyclic-shift parameters to cyclic-shifted versions of the M-sequences, a cellular network identity; and interface circuitry, coupled with the processing circuitry, to send the cellular network identity to a memory.
  • SS synchronization signal
  • SSS secondary synchronization signal
  • M-sequences maximum length sequences
  • Example 22 may include the apparatus of Example 21 or some other example herein, wherein the SSS sequence is based on a modulated symbol-wise multiplication of BPSK-modulated bits of cyclic-shifted versions of two M-sequences.
  • Example 23 may include the apparatus of Example 22 or some other example herein, wherein the processing circuitry is further to determine the cyclic-shifted versions of the two M-sequences.
  • Example 24 may include the apparatus of Example 21, 22, or 23 or some other example herein, wherein a cyclic-shift parameter is identified from a cyclic shift of an M- sequence used to generate the SSS sequence.
  • Example 25 may include the apparatus of Example 21, 22, or 23 or some other example herein, wherein, to identify the plurality of cyclic shift parameters, the processing circuitry is further to perform one or more Hadamard transform functions on the SSS sequence, wherein a result of a Hadamard transform function is the cyclic shift parameter.
  • Example 26 may include a method of signal generation, comprising: multiplying two cyclically shifted, binary phase shift keying (BPSK)-modulated M-sequences, to generate a sequence for a secondary synchronization signal (SSS), wherein the sequence has a length; and mapping the sequence to a number of central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of central subcarriers corresponds to the length of the sequence.
  • BPSK binary phase shift keying
  • Example 27 may include the method of Example 26 or some other example herein, wherein the central subcarriers are central continuous subcarriers.
  • Example 29 may include the method of Example 28 or some other example herein, wherein L equals 127.
  • Example 30 may include the method of Example 29 or some other example herein, wherein the first M-sequence s0 is generated from a first primitive polynomial x 7 +x 4 +1, and wherein the second M-sequence s 1 is generated from a second primitive polynomial x 7 +x+1.
  • Example 32 may include the method of Example 29 or 30 or some other example herein, wherein the first M-sequence s 0 (n) generated by the first primitive polynomial uses a subset of available sets of cyclic shifts, and wherein the second M-sequence s1(n) generated by the second primitive polynomial uses all of the available sets of cyclic shifts.
  • Example 33 may include the method of Example 32 or some other example herein, wherein a combination of a first cyclic shift value and a second cyclic shift value provides a cell identity.
  • Example 34 may include the method of Example 26, 27, 29, 30, or 33 or some other example herein, wherein the SSS is mapped to a same antenna port as a primary synchronization signal.
  • Example 35 may include a method of signal generation, comprising: determining, based on a primitive polynomial, a maximum length sequence (M-sequence) that has a length; performing a cyclic shift of the M-sequence to generate a cyclic-shifted M- sequence; modulating, using binary phase shift keying (BPSK) modulation, the cyclic- shifted M-sequence to generate BPSK-modulated bits of a secondary synchronization signal (SSS) sequence; and mapping the BPSK-modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein a number of the central subcarriers corresponds to the length of the M-sequence.
  • Example 36 may include the method of Example 35 or some other example herein, wherein, determining the M-sequence includes selecting the M-sequence from a set of M- sequences generated from a set of primitive polynomials.
  • Example 37 may include the method of Example 35 or some other example herein, wherein, determining the M-sequence includes generating, based on the primitive polynomial, the M-sequence that has the length.
  • Example 38 may include the method of Example 37 or some other example herein, further comprising instructions that, when executed, cause the base station to multiply each of the central subcarriers by a repeated complex scrambling sequence.
  • Example 39 may include an apparatus for a base station comprising: processing circuitry to: multiply two cyclically shifted, binary phase shift keying (BPSK)-modulated M-sequences, to generate a sequence for a secondary synchronization signal (SSS), wherein the sequence has a length; and map the sequence to a number of central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of central subcarriers corresponds to the length of the sequence; and interface circuitry, coupled with the processing circuitry, to send the sequence for the SSS to a memory.
  • BPSK binary phase shift keying
  • Example 40 may include the apparatus of Example 39 or some other example herein, wherein the central subcarriers are central continuous subcarriers.
  • Example 42 may include the apparatus of Example 41 or some other example herein, wherein L equals 127.
  • Example 43 may include the apparatus of Example 41 or some other example herein, wherein the first M-sequence s 0 is generated from a first primitive polynomial x 7 +x 4 +1, and wherein the second M-sequence s1 is generated from a second primitive polynomial x 7 +x+1.
  • Example 45 may include the apparatus of Example 42 or 43 or some other example herein, wherein the first M-sequence s 0 (n) generated by the first primitive polynomial uses a subset of available sets of cyclic shifts, and wherein the second M-sequence s1(n) generated by the second primitive polynomial uses all of the available sets of cyclic shifts.
  • Example 46 may include the apparatus of Example 45 or some other example herein, wherein a combination of a first cyclic shift value and a second cyclic shift value provides a cell identity.
  • Example 47 may include the apparatus of Example 39, 40, 43, 44, or 46 or some other example herein, wherein the SSS is mapped to a same antenna port as a primary synchronization signal.
  • Example 48 may include an apparatus for a base station comprising: processing circuitry to: determine, based on a primitive polynomial, a maximum length sequence (M- sequence) that has a length; perform a cyclic shift of the M-sequence to generate a cyclic- shifted M-sequence; modulate, using binary phase shift keying (BPSK) modulation, the cyclic-shifted M-sequence to generate BPSK-modulated bits of a secondary
  • SSS synchronization signal
  • SS synchronization signal
  • Example 49 may include the apparatus of Example 48 or some other example herein, wherein, to determine the M-sequence, the processing circuitry is further to select the M-sequence from a set of M-sequences generated from a set of primitive polynomials.
  • Example 50 may include the apparatus of Example 48 or some other example herein, wherein, to determine the M-sequence, the processing circuitry is further to generate, based on the primitive polynomial, the M-sequence that has the length.
  • Example 51 may include the apparatus of Example 50 or some other example herein, wherein the processing circuitry is further to multiply each of the central subcarriers by a repeated complex scrambling sequence.
  • Example 52 may include an apparatus for a base station, comprising: a means for multiplying two cyclically shifted, binary phase shift keying (BPSK)-modulated M- sequences, to generate a sequence for a secondary synchronization signal (SSS), wherein the sequence has a length; and a means for mapping the sequence to a number of central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of central subcarriers corresponds to the length of the sequence.
  • BPSK binary phase shift keying
  • Example 53 may include the apparatus of Example 52 or some other example herein, wherein the central subcarriers are central continuous subcarriers.
  • Example 55 may include the apparatus of Example 54 or some other example herein, wherein L equals 127.
  • Example 56 may include the apparatus of Example 54 or some other example herein, wherein the first M-sequence s0 is generated from a first primitive polynomial x 7 +x 4 +1, and wherein the second M-sequence s 1 is generated from a second primitive polynomial x 7 +x+1.
  • Example 58 may include the apparatus of Example 55 or 56 or some other example herein, wherein the first M-sequence s 0 (n) generated by the first primitive polynomial uses a subset of available sets of cyclic shifts, and wherein the second M-sequence s1(n) generated by the second primitive polynomial uses all of the available sets of cyclic shifts.
  • Example 59 may include the apparatus of Example 58 or some other example herein, wherein a combination of a first cyclic shift value and a second cyclic shift value provides a cell identity.
  • Example 60 may include the apparatus of Example 52, 53, 55, 56, or 59 or some other example herein, wherein the SSS is mapped to a same antenna port as a primary synchronization signal.
  • Example 61 may include an apparatus for a base station, comprising: a means for determining, based on a primitive polynomial, a maximum length sequence (M-sequence) that has a length; a means for performing a cyclic shift of the M-sequence to generate a cyclic-shifted M-sequence; a means for modulating, using binary phase shift keying (BPSK) modulation, the cyclic-shifted M-sequence to generate BPSK-modulated bits of a secondary synchronization signal (SSS) sequence; and a means for mapping the BPSK- modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein a number of the central subcarriers corresponds to the length of the M-sequence.
  • M-sequence maximum length sequence
  • SS secondary synchronization signal
  • Example 62 may include the apparatus of Example 61 or some other example herein, wherein, the means for determining the M-sequence includes selecting the M- sequence from a set of M-sequences generated from a set of primitive polynomials.
  • Example 63 may include the apparatus of Example 61 or some other example herein, wherein, the means for determining the M-sequence includes generating, based on the primitive polynomial, the M-sequence that has the length.
  • Example 64 may include the apparatus of Example 63 or some other example herein, further comprising a means for multiplying each of the central subcarriers by a repeated complex scrambling sequence.
  • Example 65 may include one or more computer-readable media having instructions that, when executed, cause a base station to: generate, based on two distinct primitive polynomials, two maximum length sequences (M-sequences), wherein each M-sequence has a length; perform a cyclic shift of the two M-sequences to generate two cyclic-shifted M-sequences; modulate, using binary phase shift keying (BPSK) modulation, the two cyclic-shifted M-sequences to generate BPSK-modulated bits of a secondary synchronization signal (SSS) sequence; and map the BPSK-modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for
  • M-sequences maximum length sequences
  • BPSK binary phase shift keying
  • Example 66 may include the one or more computer-readable media of Example 65 or some other example herein, wherein the instructions, when executed, further cause the base station to: multiply a first M-sequence of the two M-sequences by a complex value, to provide a complex value M-sequence; and multiply a second M-sequence of the two M- sequences by a real value, to provide a real value M-sequence.
  • Example 67 may include the one or more computer-readable media of Example 66 or some other example herein, wherein, to map the BPSK-modulated bits of the SSS sequence to the central subcarriers of the SS bandwidth, the instructions, when executed, further cause the base station to: map BPSK-modulated bits of the complex value M- sequence to an in-phase constellation of the central subcarriers of the SS bandwidth; and map the BPSK-modulated bits of the real value M-sequence to a quadrature constellation of central subcarriers of the SS bandwidth.
  • Example 68 may include the one or more computer-readable media of Example 65 or some other example herein, wherein the instructions, when executed, further cause the base station to perform a bitwise exclusive-or (XOR) operation on the two cyclic-shifted M-sequences.
  • XOR bitwise exclusive-or
  • Example 69 may include the one or more computer-readable media of Example 65 or some other example herein, wherein the instructions, when executed, further cause the base station to perform a modulated symbol-wise multiplication of the BPSK-modulated bits of the two cyclic-shifted M-sequences.
  • Example 70 may include the one or more computer-readable media of Example 65, 66, 67, 68, or 69 or some other example herein, wherein a cyclic shift is based on a cell identity.
  • Example 71 may include the one or more computer-readable media of Example 65, 66, 67, 68, or 69 or some other example herein, wherein the length is selected from one of 127 or 255.
  • Example 72 may include a method of signal generation, comprising: generating, based on two distinct primitive polynomials, two maximum length sequences (M- sequences), wherein each M-sequence has a length; performing a cyclic shift of the two M-sequences to generate two cyclic-shifted M-sequences; modulating, using binary phase shift keying (BPSK) modulation, the two cyclic-shifted M-sequences to generate BPSK- modulated bits of a secondary synchronization signal (SSS) sequence; and mapping the BPSK-modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of the central subcarriers corresponds to the lengths of the M-sequences.
  • M- sequences maximum length sequences
  • Example 73 may include the method of Example 72 or some other example herein, further comprising: multiplying a first M-sequence of the two M-sequences by a complex value, to provide a complex value M-sequence; and multiplying a second M-sequence of the two M-sequences by a real value, to provide a real value M-sequence.
  • Example 74 may include the method of Example 73 or some other example herein, wherein, mapping the BPSK-modulated bits of the SSS sequence to the central subcarriers of the SS bandwidth, includes: mapping BPSK-modulated bits of the complex value M- sequence to an in-phase constellation of the central subcarriers of the SS bandwidth; and mapping the BPSK-modulated bits of the real value M-sequence to a quadrature constellation of central subcarriers of the SS bandwidth.
  • Example 75 may include the method of Example 72 or some other example herein, further comprising performing a bitwise exclusive-or (XOR) operation on the two cyclic- shifted M-sequences.
  • XOR bitwise exclusive-or
  • Example 76 may include the method of Example 72 or some other example herein, further comprising performing a modulated symbol-wise multiplication of the BPSK- modulated bits of the two cyclic-shifted M-sequences.
  • Example 77 may include the method of Example 72, 73, 74, 75, or 76 or some other example herein, wherein a cyclic shift is based on a cell identity.
  • Example 78 may include the method of Example 72, 73, 74, 75, or 76 or some other example herein, wherein the length is selected from one of 127 or 255.
  • Example 79 may include an apparatus for a base station, comprising: a means for generating, based on two distinct primitive polynomials, two maximum length sequences (M-sequences), wherein each M-sequence has a length; a means for performing a cyclic shift of the two M-sequences to generate two cyclic-shifted M-sequences; a means for modulating, using binary phase shift keying (BPSK) modulation, the two cyclic-shifted M- sequences to generate BPSK-modulated bits of a secondary synchronization signal (SSS) sequence; and a means for mapping the BPSK-modulated bits of the SSS sequence to central subcarriers of a synchronization signal (SS) bandwidth for transmission, wherein the number of the central subcarriers corresponds to the lengths of the M-sequences.
  • M-sequences maximum length sequences
  • Example 80 may include the apparatus of Example 79 or some other example herein, further comprising: a means for multiplying a first M-sequence of the two M- sequences by a complex value, to provide a complex value M-sequence; and a means for multiplying a second M-sequence of the two M-sequences by a real value, to provide a real value M-sequence.
  • Example 81 may include the apparatus of Example 80 or some other example herein, wherein the means for mapping the BPSK-modulated bits of the SSS sequence to the central subcarriers of the SS bandwidth, includes: a means for mapping BPSK- modulated bits of the complex value M-sequence to an in-phase constellation of the central subcarriers of the SS bandwidth; and a means for mapping the BPSK-modulated bits of the real value M-sequence to a quadrature constellation of central subcarriers of the SS bandwidth.
  • Example 82 may include the apparatus of Example 79 or some other example herein, further comprising a means for performing a bitwise exclusive-or (XOR) operation on the two cyclic-shifted M-sequences.
  • XOR bitwise exclusive-or
  • Example 83 may include the apparatus of Example 79 or some other example herein, further comprising a means for performing a modulated symbol-wise
  • Example 84 may include the apparatus of Example 79, 80, 81, 82, or 83 or some other example herein, wherein a cyclic shift is based on a cell identity.
  • Example 85 may include the apparatus of Example 79, 80, 81, 82, or 83 or some other example herein, wherein the length is selected from one of 127 or 255.
  • Example 86 may include one or more computer-readable media having instructions that, when executed, cause a user equipment (UE) to: receive a synchronization signal (SS) block that includes a secondary synchronization signal (SSS) sequence; detect the SSS sequence; identify a plurality of cyclic-shift parameters, wherein the plurality of cyclic-shift parameters is based on maximum length sequences (M-sequences) used to generate the SSS sequence; and determine, based on application of the cyclic-shift parameters to cyclic-shifted versions of the M-sequences, a cellular network identity.
  • SS synchronization signal
  • SSS secondary synchronization signal
  • M-sequences maximum length sequences
  • Example 87 may include the one or more computer-readable media of Example 86 or some other example herein, wherein the SSS sequence is based on a modulated symbol- wise multiplication of BPSK-modulated bits of cyclic-shifted versions of two M- sequences.
  • Example 88 may include the one or more computer-readable media of Example 87 or some other example herein, wherein the instructions, when executed, further cause the UE to determine the cyclic-shifted versions of the two M-sequences.
  • Example 89 may include the one or more computer-readable media of Example 86, 87, or 88 or some other example herein, wherein a cyclic-shift parameter is identified from a cyclic shift of an M-sequence used to generate the SSS sequence.
  • Example 90 may include the one or more computer-readable media of Example 86, 87, or 88 or some other example herein, wherein, to identify the plurality of cyclic shift parameters, the instructions, when executed, further cause the UE to perform one or more Hadamard transform functions on the SSS sequence, wherein a result of a Hadamard transform function is the cyclic shift parameter.
  • Example 91 may include a method of signal detection, comprising: receiving a synchronization signal (SS) block that includes a secondary synchronization signal (SSS) sequence; detecting the SSS sequence; identifying a plurality of cyclic-shift parameters, wherein the plurality of cyclic-shift parameters is based on maximum length sequences (M-sequences) used to generate the SSS sequence; and determining, based on application of the cyclic-shift parameters to cyclic-shifted versions of the M-sequences, a cellular network identity.
  • SS synchronization signal
  • SSS secondary synchronization signal
  • Example 92 may include the method of Example 91 or some other example herein, wherein the SSS sequence is based on a modulated symbol-wise multiplication of BPSK- modulated bits of cyclic-shifted versions of two M-sequences.
  • Example 93 may include the method of Example 92 or some other example herein, further comprising determining the cyclic-shifted versions of the two M-sequences.
  • Example 94 may include the method of Example 91, 92, or 93 or some other example herein, wherein a cyclic-shift parameter is identified from a cyclic shift of an M- sequence used to generate the SSS sequence.
  • Example 95 may include the method of Example 91, 92, or 93 or some other example herein, wherein identifying the plurality of cyclic shift parameters includes performing one or more Hadamard transform functions on the SSS sequence, wherein a result of a Hadamard transform function is the cyclic shift parameter.
  • Example 96 may include an apparatus for a user equipment (UE), comprising: a means for receiving a synchronization signal (SS) block that includes a secondary synchronization signal (SSS) sequence; a means for detecting the SSS sequence; a means for identifying a plurality of cyclic-shift parameters, wherein the plurality of cyclic-shift parameters is based on maximum length sequences (M-sequences) used to generate the SSS sequence; and a means for determining, based on application of the cyclic-shift parameters to cyclic-shifted versions of the M-sequences, a cellular network identity.
  • SS synchronization signal
  • SSS secondary synchronization signal
  • Example 97 may include the apparatus of Example 96 or some other example herein, wherein the SSS sequence is based on a modulated symbol-wise multiplication of BPSK-modulated bits of cyclic-shifted versions of two M-sequences.
  • Example 98 may include the apparatus of Example 97 or some other example herein, further comprising a means for determining the cyclic-shifted versions of the two M-sequences.
  • Example 99 may include the apparatus of Example 96, 97, or 98 or some other example herein, wherein a cyclic-shift parameter is identified from a cyclic shift of an M- sequence used to generate the SSS sequence.
  • Example 100 may include the apparatus of Example 96, 97, or 98 or some other example herein, wherein the means for identifying the plurality of cyclic shift parameters includes a means for performing one or more Hadamard transform functions on the SSS sequence, wherein a result of a Hadamard transform function is the cyclic shift parameter.
  • Example 101 may include a signal, comprising a secondary synchronization signal based on a modulated cyclic-shifted version of an M-sequence generated from a primitive polynomial.
  • Example 102 may include a signal, comprising a secondary synchronization signal based on a first M-sequence of two M-sequences multiplied by a complex value and a second M-sequence of the two M-sequences multiplied by a real value.
  • Example 103 may include a signal, comprising a secondary synchronization signal based on a bitwise exclusive-or (XOR) operation on cyclic-shifted versions of two M- sequences generated from two distinct primitive polynomials.
  • XOR bitwise exclusive-or
  • Example 104 may include a signal, comprising a secondary synchronization signal based on a modulated symbol-wise multiplication of BPSK-modulated bits of cyclic- shifted versions of two M-sequences generated from two distinct primitive polynomials.
  • Various embodiments may include any suitable combination of the above- described embodiments including alternative (or) embodiments of embodiments that are described in conjunctive form (and) above (e.g., the“and” may be“and/or”).
  • some embodiments may include one or more articles of manufacture (e.g., non-transitory computer-readable media) having instructions, stored thereon, that when executed result in actions of any of the above-described embodiments.
  • some embodiments may include apparatuses or systems having any suitable means for carrying out the various operations of the above-described embodiments.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Databases & Information Systems (AREA)
  • Mobile Radio Communication Systems (AREA)

Abstract

L'invention concerne, dans certains modes de réalisation, des procédés et appareils pour l'émission et la réception de signal de synchronisation.
PCT/US2017/068349 2017-01-09 2017-12-22 Émission et réception de signal de synchronisation WO2018128867A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN202210354971.0A CN114726473A (zh) 2017-01-09 2017-12-22 同步信号发送和接收
CN201780077424.XA CN110073616B (zh) 2017-01-09 2017-12-22 同步信号发送和接收

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US201762444113P 2017-01-09 2017-01-09
US62/444,113 2017-01-09
US201762467636P 2017-03-06 2017-03-06
US62/467,636 2017-03-06
US201762474467P 2017-03-21 2017-03-21
US62/474,467 2017-03-21

Publications (1)

Publication Number Publication Date
WO2018128867A1 true WO2018128867A1 (fr) 2018-07-12

Family

ID=61581715

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2017/068349 WO2018128867A1 (fr) 2017-01-09 2017-12-22 Émission et réception de signal de synchronisation

Country Status (2)

Country Link
CN (2) CN114726473A (fr)
WO (1) WO2018128867A1 (fr)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20200018090A (ko) * 2018-08-10 2020-02-19 주식회사 아이티엘 무선 통신 시스템에서 사이드링크 동기화 신호 송수신 방법 및 장치
CN111107028A (zh) * 2019-12-24 2020-05-05 重庆邮电大学 一种5g系统基于pss与sss联合的频偏估计方法
US10652843B2 (en) 2017-05-04 2020-05-12 Huawei Technologies Co., Ltd. Techniques for synchronization in wireless communications
US10771104B2 (en) 2017-05-04 2020-09-08 Huawei Technologies Co., Ltd. Processing device, network node, client device, and methods thereof
WO2021069062A1 (fr) * 2019-10-08 2021-04-15 Nokia Technologies Oy Signal de synchronisation couvrant de multiples symboles pour une communication par micro-ondes
CN115398829A (zh) * 2020-05-15 2022-11-25 高通股份有限公司 使用m-序列发送有效载荷

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20220082771A (ko) * 2020-12-10 2022-06-17 아서스테크 컴퓨터 인코포레이션 무선 통신 시스템에서 사이드링크 불연속 수신을 구성하기 위한 방법 및 장치

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100034135A1 (en) * 2008-08-06 2010-02-11 Lg Electronics Inc. Method and apparatus of communication using subframe between base station and relay
US8543151B2 (en) * 2007-07-19 2013-09-24 Samsung Electronics Co., Ltd. Method for generating downlink frame, and method for searching cell

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8649401B2 (en) * 2007-05-01 2014-02-11 Qualcomm Incorporated Generation and detection of synchronization signal in a wireless communication system
EP2264961A1 (fr) * 2009-06-19 2010-12-22 ST-NXP Wireless France Procédé d'estimation d'un canal à partir d'un signal PSS dans un réseau de communication LTE et récepteur correspondant

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8543151B2 (en) * 2007-07-19 2013-09-24 Samsung Electronics Co., Ltd. Method for generating downlink frame, and method for searching cell
US20100034135A1 (en) * 2008-08-06 2010-02-11 Lg Electronics Inc. Method and apparatus of communication using subframe between base station and relay

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
INTEL CORPORATION: "Design of D2D Synchronization Signal (D2DSS)", vol. RAN WG1, no. Dresden, Germany; 20140818 - 20140824, 10 August 2014 (2014-08-10), XP050815273, Retrieved from the Internet <URL:http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_78/Docs/> [retrieved on 20140810] *
INTEL CORPORATION: "NR PSS and SSS Design", vol. RAN WG1, no. Spokane, WA, U.S.A.; 20170403 - 20170407, 29 March 2017 (2017-03-29), XP051252394, Retrieved from the Internet <URL:http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_88b/Docs/> [retrieved on 20170329] *
NOKIA ET AL: "Synchronization Signal Design and Performance Analysis", vol. RAN WG1, no. Spokane, U.S.A.; 20170116 - 20170120, 9 January 2017 (2017-01-09), XP051202362, Retrieved from the Internet <URL:http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_AH/NR_AH_1701/Docs/> [retrieved on 20170109] *
QUALCOMM INCORPORATED: "Synchronization signal bandwidth and sequence design", vol. RAN WG1, no. Spokane, USA; 20170403 - 20170407, 25 March 2017 (2017-03-25), XP051252002, Retrieved from the Internet <URL:http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_88b/Docs/> [retrieved on 20170325] *

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11330539B2 (en) 2017-05-04 2022-05-10 Huawei Technologies Co., Ltd. Techniques for synchronization in wireless communications
US11991650B2 (en) 2017-05-04 2024-05-21 Huawei Technologies Co., Ltd. Techniques for synchronization in wireless communications
US10652843B2 (en) 2017-05-04 2020-05-12 Huawei Technologies Co., Ltd. Techniques for synchronization in wireless communications
US10771104B2 (en) 2017-05-04 2020-09-08 Huawei Technologies Co., Ltd. Processing device, network node, client device, and methods thereof
US11870485B2 (en) 2017-05-04 2024-01-09 Huawei Technologies Co., Ltd. Processing device, network node, client device, and methods thereof
AU2017412833B2 (en) * 2017-05-04 2021-04-08 Huawei Technologies Co., Ltd. Processing device, network node, client device, and methods thereof
EP3836649A4 (fr) * 2018-08-10 2022-05-04 Innovative Technology Lab Co., Ltd. Procédé et dispositif d'émission/réception de signal de synchronisation de liaison latérale dans un système de communication sans fil
KR20200018090A (ko) * 2018-08-10 2020-02-19 주식회사 아이티엘 무선 통신 시스템에서 사이드링크 동기화 신호 송수신 방법 및 장치
KR102492403B1 (ko) 2018-08-10 2023-01-27 주식회사 아이티엘 무선 통신 시스템에서 사이드링크 동기화 신호 송수신 방법 및 장치
KR20230018506A (ko) * 2018-08-10 2023-02-07 주식회사 아이티엘 무선 통신 시스템에서 사이드링크 동기화 신호 송수신 방법 및 장치
US11588569B2 (en) 2018-08-10 2023-02-21 Innovative Technology Lab Co., Ltd. Method and apparatus for transmitting and receiving sidelink synchronization signal in wireless communication system
KR102617835B1 (ko) 2018-08-10 2023-12-27 주식회사 아이티엘 무선 통신 시스템에서 사이드링크 동기화 신호 송수신 방법 및 장치
CN112567828A (zh) * 2018-08-10 2021-03-26 创新技术实验室株式会社 在无线通信系统中传送和接收侧链路同步信号的方法和装置
US11929825B2 (en) 2018-08-10 2024-03-12 Innovative Technology Lab Co., Ltd. Method and apparatus for transmitting and receiving sidelink synchronization signal in wireless communication system
WO2021069062A1 (fr) * 2019-10-08 2021-04-15 Nokia Technologies Oy Signal de synchronisation couvrant de multiples symboles pour une communication par micro-ondes
CN111107028B (zh) * 2019-12-24 2022-04-12 重庆邮电大学 一种5g系统基于pss与sss联合的频偏估计方法
CN111107028A (zh) * 2019-12-24 2020-05-05 重庆邮电大学 一种5g系统基于pss与sss联合的频偏估计方法
CN115398829A (zh) * 2020-05-15 2022-11-25 高通股份有限公司 使用m-序列发送有效载荷
US12041597B2 (en) 2020-05-15 2024-07-16 Qualcomm Incorporated Transmitting payloads using M-sequences

Also Published As

Publication number Publication date
CN114726473A (zh) 2022-07-08
CN110073616A (zh) 2019-07-30
CN110073616B (zh) 2022-03-29

Similar Documents

Publication Publication Date Title
US11778631B2 (en) Transmission of group common PDCCH (physical downlink control channel) for NR (new radio)
US11784863B2 (en) RS (reference signal) sequence generation and mapping and precoder assignment for NR (new radio)
CN110506405B (zh) 新无线电(nr)短持续时间和长持续时间物理上行链路控制信道(pucch)设计
US11996931B2 (en) Transmission of synchronization signals
US20200178350A1 (en) Prach (physical random access channel) ramping and dynamic beam switching of control and data transmissions
US11595925B2 (en) Enhanced cell search and system information acquisition
EP3596866A1 (fr) Détermination d&#39;une nouvelle ressource de canal de commande de liaison montante physique (pucch) de nouvelle radio (pucch) pour une rétroaction d&#39;accusé de réception de demande de répétition automatique hybride (harq-ack)
US11368265B2 (en) CSI-RS sequence generation and mapping and DMRS scrambling ID configuration
CN110073616B (zh) 同步信号发送和接收
WO2018032014A1 (fr) Techniques de transmission sans octroi de liaison montante
US12022482B2 (en) Sequence-based uplink (UL) transmission cancellation for new radio (NR)
WO2018031290A1 (fr) Transmission de signaux de synchronisation pour nouvelle norme radio
WO2018128855A1 (fr) Adaptation d&#39;une bande passante (bw) de liaison montante (ul) et fonctionnement de parties multi-bw dans la nr (new radio)
EP3864791A1 (fr) Conception de séquence de signal de référence de démodulation (dmrs) de rapport de puissance faible de crête à moyenne (papr) de liaison montante
WO2018128870A2 (fr) Allocation de ressources, conception, et signal de référence de démodulation (dm-rs) pour canal de commande de liaison montante (ul) de nouvelle radio (nr)

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 17849823

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 17849823

Country of ref document: EP

Kind code of ref document: A1