WO2018112067A1 - Plasma-curing of light-receiving surfaces of solar cells - Google Patents

Plasma-curing of light-receiving surfaces of solar cells Download PDF

Info

Publication number
WO2018112067A1
WO2018112067A1 PCT/US2017/066159 US2017066159W WO2018112067A1 WO 2018112067 A1 WO2018112067 A1 WO 2018112067A1 US 2017066159 W US2017066159 W US 2017066159W WO 2018112067 A1 WO2018112067 A1 WO 2018112067A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
plasma
arc
solar cell
exposing
Prior art date
Application number
PCT/US2017/066159
Other languages
French (fr)
Inventor
Taiqing Qiu
Emeline SOICHI
Perine Jaffrennou
Original Assignee
Sunpower Corporation
Total Marketing Services
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sunpower Corporation, Total Marketing Services filed Critical Sunpower Corporation
Priority to US16/464,074 priority Critical patent/US20190386158A1/en
Publication of WO2018112067A1 publication Critical patent/WO2018112067A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0216Coatings
    • H01L31/02161Coatings for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/02167Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • H01L31/02168Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells the coatings being antireflective or having enhancing optical properties for the solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • H01L31/022441Electrode arrangements specially adapted for back-contact solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0236Special surface textures
    • H01L31/02363Special surface textures of the semiconductor body itself, e.g. textured active layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/035281Shape of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/03529Shape of the potential jump barrier or surface barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
    • H01L31/0745Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type comprising a AIVBIV heterojunction, e.g. Si/Ge, SiGe/Si or Si/SiC solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/186Particular post-treatment for the devices, e.g. annealing, impurity gettering, short-circuit elimination, recrystallisation
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Definitions

  • Embodiments of the present disclosure are in the field of renewable energy and, in particular, plasma-curing of light-receiving surfaces of solar cells .
  • Photovoltaic cells are well known devices for direct conversion of solar radiation into electrical energy.
  • solar cells are fabricated on a semiconductor wafer or substrate using semiconductor processing techniques to form a p-n junction near a surface of the substrate.
  • Solar radiation impinging on the surface of, and entering into, the substrate creates electron and hole pairs in the bulk of the substrate.
  • the electron and hole pairs migrate to p-doped and n-doped regions in the substrate, thereby generating a voltage differential between the doped regions.
  • the doped regions are connected to conductive regions on the solar cell to direct an electrical current from the cell to an external circuit coupled thereto.
  • FIGS. 1A-1F illustrate cross-sectional views of various stages in a method of fabricating a solar cell, in accordance with an embodiment.
  • FIG. 2 is a flowchart listing operations in a method of fabricating a solar cell, in accordance with an embodiment.
  • FIG. 3 illustrates a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a plasma-cured and thermally annealed ARC layer over a light-receiving surface of the substrate, in accordance with an embodiment.
  • FIG. 4 illustrates a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a plasma-cured and thermally annealed ARC layer over a light-receiving surface of the substrate, in accordance with an embodiment.
  • FIG. 5 is a plot demonstrating UV stability for solar ceils having undergone plasma- curing versus solar cells not having undergone plasma-curing, in accordance with an
  • FIG. 6 illustrates cross-sectional views of various stages in a method of fabricating a solar cell having an intermediate layer, such as a Si-rich, SiN, or intrinsic or doped amorphous Si layer, in accordance with an embodiment.
  • an intermediate layer such as a Si-rich, SiN, or intrinsic or doped amorphous Si layer
  • Figures 7A-7F illustrate cross-sectional views of various stages in the fabrication of a hybrid solar cell, in accordance with an embodiment.
  • first “First,” “Second,” etc. As used herein, these terms are used as labels for nouns that they precede, and do not imply any type of ordering (e.g., spatial, temporal, logical, etc.). For example, reference to a "first" solar cell does not necessarily imply that this solar cell is the first solar cell in a sequence; instead the term “first” is used to differentiate this solar cell from another solar cell (e.g., a "second” solar ceil).
  • Coupled means that one element/node/feature is directly or indirectly joined to (or directly or indirectly communicates with) another element/node/feature, and not necessarily mechanically.
  • inhibit is used to describe a reducing or minimizing effect. When a component or feature is described as inhibiting an action, motion, or condition it may completely prevent the result or outcome or future state completely. Additionally, “inhibit” can also refer to a reduction or lessening of the outcome, performance, and/or effect which might otherwise occur. Accordingly, when a component, element, or feature is referred to as inhibiting a result or state, it need not completely prevent or eliminate the result or state.
  • Efficiency is an important characteristic of a solar cell as it is directly related to the capability of the solar cell to generate power. Likewise, efficiency in producing solar cells is directly related to the cost effectiveness of such solar cells. Accordingly, techniques for increasing the efficiency of solar cells, or techniques for increasing manufacture speed of solar cells, are generally desirable. Some embodiments of the present disclosure allow for increased solar cell manufacture efficiency by providing novel processes for fabricating solar cell structures. Some embodiments of the present disclosure allow for increased solar cell efficiency by providing novel solar cell structures.
  • a method of fabricating a solar cell includes growing a phosphorous-doped oxide layer and an anti-reflective coating (ARC) layer in a plasma-enhanced chemical vapor deposition (PECVD) tool.
  • the layers can be formed with or without a thin transition layer, such as a silicon-rich, silicon nitride, or amorphous silicon layer, between the phosphorous-doped oxide layer and the ARC layer. That is, the ARC layer can be formed directly on the phosphorous-doped oxide layer.
  • the method also includes exposing the ARC layer to plasma-induced radiation.
  • a resulting plasma-cured solar cell can have improved front surface field (FSF) performance for solar cells. For example, one or more embodiments, when implemented, improve the ultraviolet (UV) performance and/or stability of the solar cell.
  • FSF front surface field
  • LID and UV degradation pose longstanding issues for the long-term stability of solar cell performance.
  • LID and UV degradation is the degradation of solar cell over time observed under light exposure such as exposure to sunlight or light-soaking conditions.
  • UV stability can be critical for performance guarantees and for product quality differentiation. More particularly, UV stability can be critical to an ongoing performance and efficiency of high-efficiency solar cells. Accordingly, efforts have been made to improve the stability of solar ceils, i.e., to reduce LID and UV degradation.
  • a front surface of the solar cell can be passivated and capped with an ARC, e.g., a silicon nitride (SiN or SiN.H) coating.
  • the silicon nitride coating can be formed over an interfacial layer, such as a Si-rich, a SiN, or an amorphous Si layer, at a silicon/thermal oxide (c-Si/TOX) interface (FIG. 6).
  • an encapsulant with UV blocker placed above the solar ceil can block UV light.
  • ceil-level solution can still experience LID and UV degradation over time, presumably caused by hot electron injection across the c-Si/TOX interface which breaks existing Si-H bonds.
  • the hot electron can be trapped in the subsequent layers and be re-excited to bounce back and forth across the interface, which is a process known as interface wear.
  • the above-mentioned module- level solution further limits performance of the solar module by limiting a total amount of irradiation available for energy conversion at the solar cell.
  • UV performance of a solar cell is improved by performing a plasma- curing operation.
  • the plasma-curing operation can be performed in the PECVD tool used to form an ARC layer of the solar cell.
  • the plasma-curing operation can be performed under controlled conditions as an additional operation within the PECVD tool, and can follow the ARC recipe on the front surface of the solar cell.
  • the plasma-curing operation can eliminate a need for PSG dry etch as well as the interfacial layer under the ARC layer, and thus, can provide a simplified cell manufacturing process.
  • the manufacturing process is simplified, i.e., requires fewer operations and materials, and because the manufacturing process does not require specialized equipment, i.e., the PECVD tool can perform the plasma-curing, an overall manufacturing cost can be reduced.
  • FIGS. 1 A- IF cross-sectional views of various stages in a method of fabricating a solar ceil are shown in accordance with an embodiment.
  • FIG. 2 includes a flowchart 200 listing operations in a method of fabricating a solar cell corresponding to FIGS. 1A-1F. Accordingly, FIGS. 1A-2 are described in combination below.
  • the substrate 100 can have a light-receiving surface 102 and a back surface 104.
  • the substrate 100 is a monocrystalline silicon substrate, such as a bulk single crystalline N-type or P-type doped silicon substrate. It is to be appreciated, however, that substrate 100 can be a layer, such as a multi-crystalline, N-type, or P-type silicon substrate.
  • Light-receiving siuface 102 can be smooth. In an embodiment, however, the light-receiving surface 102 has a texturized topography 106. In one such embodiment, a hydroxide-based wet etchant is employed to texturize the front surface of the substrate 100. It is to be appreciated that a texturized surface can be one which has a regular or an irregular shaped surface for scattering incoming light, decreasing the amount of light reflected off of the light-receiving surfaces of the solar cell.
  • FIG. IB illustrates the structure of FIG. I A following formation of a passivating dielectric layer on a light-receiving surface of the substrate.
  • a passivating dielectric layer 108 is formed on the light-receiving sur face 102 of substrate 100.
  • the passivating dielectric layer 108 is conformal with the light-receiving surface 102.
  • dielectric layer 108 can conform to texturized topography 106, as is depicted in FIG. IB.
  • the passivating dielectric layer 108 is a layer of silicon dioxide (S1O2).
  • the layer of silicon dioxide (S1O2) has a thickness in the range of 10- 400 Angstroms.
  • the passivating dielectric layer 108 is hydrophilic.
  • the passivating dielectric layer 108 is formed by a technique such as, but not limited to, chemical oxidation of a portion of the light-receiving surface 102 of the silicon substrate 100, PECVD of silicon dioxide (S1O2), thermal oxidation of a portion of the light- receiving surface 102 of the silicon substrate 100, atomic layer deposition (ALD) of S1O2, or exposure of the light-receiving surface 102 of the silicon substrate 100 to ultra-violet (UV) radiation in an O2 or Os environment.
  • the passivating dielectric layer 108 is a thermal silicon oxide layer formed on the light-receiving surface 102 of an N-type monocrystalline silicon substrate 100.
  • the passivating dielectric layer 108 is formed by atomic layer deposition (ALD), and is a silicon oxide passivating dielectric layer.
  • FIG. IC illustrates the structure of FIG. IB following formation of an intermediate material layer on the passivating dielectric layer.
  • an intermediate material layer(s) 110 is formed on the passivating dielectric layer 108.
  • the intermediate material layer(s) 110 is conformal with the texturized topography 106.
  • the intermediate material layer(s) 1 10 is or includes a phosphorous-doped oxide layer.
  • the phosphorous-doped oxide layer can include P2O5 and can be formed by thermal oxidation of a portion of the light-receiving surface of silicon substrate 100.
  • FIG. ID illustrates the structure of FIG. 1C following formation of an ARC layer on the intermediate material layer 1 10.
  • an ARC layer 112 is formed on the intermediate material layer(s) 1 10.
  • the intermediate material layer(s) 1 10 can be omitted and, in one embodiment, the ARC layer 1 12 is formed directly on the passivating dielectric layer 108. In either case, ARC layer 1 12 is formed over dielectric layer 108.
  • the ARC layer 1 12 can be conformal with the texturized topography 106.
  • ARC layer 1 12 can be formed in a PECVD tool.
  • PECVD tools are known in the art to perform PECVD deposition processes. More particularly, a PECVD tool can include a deposition chamber to hold a reacting gas.
  • An ARC-forming plasma of the reacting gas can be generated in the chamber by RF frequency or DC discharge between a pair of electrodes. That is, the electrodes can be powered with high-frequency electromagnetic waves to generate the plasma from the reacting gas.
  • a thin film, i.e., ARC layer 112 can be deposited from the energized gas state of the ARC-forming plasma to a solid state on substrate 100 within the PECVD tool. More particularly, ARC layer 1 12 can be deposited from the ARC-forming plasma onto intermediate material layers 1 10.
  • the ARC layer 112 is a non-conductive dielectric layer.
  • the non-conductive ARC layer is or includes a silicon nitride layer (SiN).
  • the silicon nitride is formed at a temperature less than 500 degrees Celsius.
  • the ARC layer 1 12 is or includes a layer of aluminum oxide (AlOx).
  • the ARC layer 1 12 is a conductive ARC layer.
  • the conductive ARC layer includes a layer of indium tin oxide (ITO).
  • FIG. IE illustrates the structure of FIG. I D following exposure of the ARC layer to plasma-induced radiation.
  • the ARC layer 1 12 is exposed to plasma-induced radiation 1 14.
  • the exposure of the ARC layer 1 12 to the plasma-induced radiation 1 14 forms a plasma-cured ARC layer 1 16. More particularly, plasma-induced radiation 1 14 converts ARC layer 1 12 into plasma-cured ARC layer 1 16
  • Plasma-curing of ARC layer 1 12 can be performed in the same PECVD tool used to deposit ARC layer 1 12. That is, the ARC layer 1 12 can be exposed to plasma-induced radiation in the chamber of the PECVD tool used to form ARC layer 1 12.
  • the chamber can be filled with a reacting gas to form an energized plasma.
  • the reacting gas can be the same reacting gas as is used to form ARC layer 1 12, or the reacting gas used to form plasma-induced radiation 114 can be different. That is, the energized plasma can be a same or a different plasma than the ARC-forming plasma.
  • the reacting gas used to induce radiation 114 can be N , Nth, Ar, He, th, or a combination thereof.
  • the energized plasma can be one or more of an N 2 plasma, an Nth plasma, or an Ar plasma.
  • the energized plasma can produce a light exposure of different intensities for individual wavelengths.
  • the plasma can produce a high- intensity LTV light.
  • the reacting gas can be selected based on a radiation that the reacting gas emits when energized to create a plasma. For example, : and Ar provide strong UV emissions, i.e., generate plasma-induced UV photons, with high energy and can be selected as a plasma- curing gas for that reason.
  • the energized plasma can radiate photons having a wavelength in a range of 100-1200 nm, e.g., 250-450 nm.
  • exposing the ARC layer 112 to plasma-induced radiation 114 can involve exposing the ARC layer 1 12 to photons radiated by the energized plasma, and having a wavelength in the range of 100-1200 nm, e.g., 250-450 nanometers.
  • Plasma also creates energetic ion and electron bombardments on ARC surfaces. The bombardments can modify microscopic structures of the ARC film, such as bonding or loosening hydrogen in the film.
  • the energized plasma can have a plasma pressure in a range of lOOmT to 20 Torr, e.g., 1 Ton'.
  • the plasma can be generated at atmospheric pressure.
  • plasma curing is performed in a separate tool from the PECVD tool used to form ARC layer 112, as described below.
  • Other process parameters can be controlled, such as plasma power density, or a temperature of the wafer during plasma treatment.
  • plasma power density can be maintained in a range of 0.05-1 W/cm 2 .
  • such a power density can be achieved by the PECVD tool using 0.5 to 10 kW RF power at 13.56 MHz.
  • DC plasma lower frequency plasma (e.g., 400 kHz), higher frequency plasma (e.g., 27 MHz), or microwave plasmas can also be used.
  • Wafer temperature can be maintained in a range from room temperature to 500 degrees Celsius during plasma-curing. For example, wafer temperature can be maintained at ambient temperature, e.g., 20-25 degrees Celsius, or higher.
  • Tools for generating atmospheric plasma can be less expensive than PECVD tools, and thus, the plasma curing operation of FIG. IE can be performed in a different tool, or in a different stage of a cluster tool, than the PECVD tool used for the ARC layer formation operation of FIG. ID.
  • a cluster tool can be used to combine many of the above described process operations in a single pass in a process tool.
  • the cluster tool can include several distinct PECVD operations in one or more PECVD tools to form passivating dielectric layer 108, intermediate material layer 110, and ARC layer 1 12.
  • the cluster tool can also include a plasma-induced radiation operation within one of the PECVD tools or in a separate atmospheric plasma chamber.
  • an atmospheric plasma head can be integrated onto wafer loading and handling stations.
  • Plasma exposure duration can be controlled in the PECVD tool or the atmospheric plasma tool.
  • exposing the ARC layer 112 to plasma-induced radiation 114 involves exposing the ARC layer 112 to the plasma-induced radiation 114 for a duration in the range of 1-1800 seconds.
  • exposing the ARC layer 112 to plasma-induced radiation can include exposing the ARC layer 112 for a duration in a range of 1-60 seconds, e.g., 30 seconds or less.
  • the solar cell is thermally annealed.
  • the plasma-cured ARC layer 116 is thermally annealed, e.g., with thermal heating.
  • the thermal heating of the plasma-cured ARC layer 116 forms a UV-cured and thermally annealed ARC layer 119.
  • the plasma-cured ARC layer 116 can be thermally annealed by heating the ARC layer 116 to a temperature in a range of 200-500 °C, e.g., 300 °C.
  • the ARC layer is thermally annealed using a process such as, but not limited to, a forming gas anneal (FGA) process, e.g., under N2, a thermal anneal (RTA) process, an intra-red (IR) heating process, a furnace heating process, and a laser annealing process.
  • FGA forming gas anneal
  • RTA thermal anneal
  • IR intra-red
  • a furnace heating process e.g., a furnace heating process
  • laser annealing e.g., a laser annealing
  • the thermal annealing can release H from the H source of ARC layer 116 to improve passivation.
  • the thermal annealing is performed subsequent to curing the ARC layer using plasma-induced radiation 1 14.
  • the thermal annealing is performed at substantially the same time as curing the ARC layer 1 16 using plasma-induced radiation 114.
  • a solar cell 300 includes a silicon substrate 100 having a light-receiving surface 102.
  • a dielectric layer 108 is disposed on the light-receiving surface 102 of the silicon substrate 100.
  • An intermediate material layer(s) 1 10 is disposed on the dielectric layer 108.
  • a plasma-cured and thermally annealed ARC layer 119 is disposed on the intermediate material layer(s) 1 10, as shown, or is disposed on the dielectric layer 1 8.
  • the stack of layers on the light-receiving surface 102 of the solar cell 300 can be the same or substantially the same as described in association with FIGS. 1A-1F.
  • first polycrystalline silicon emitter regions 304 are formed on a first portion of a thin dielectric layer 308 and are doped with an N-type impurity.
  • Second polycrystalline silicon emitter regions 302 are formed on a second portion of the thin dielectric layer 308 and are doped with a P-type impurity.
  • the tunnel dielectric 308 is a silicon oxide layer having a thickness of 2 nanometers or less.
  • Conductive contact structures 310/312 are fabricated by first depositing and patterning an insulating layer 314 to have openings and then forming one or more conductive layers in the openings.
  • the conductive contact structures 310/312 can include metal and can be formed by a deposition, lithographic, and etch approach or, alternatively, a printing or plating process or, alternatively, a foil or wire adhesion process.
  • Solar cell 400 includes a silicon substrate 100 having a light-receiving surface
  • a dielectric layer 108 is disposed on the light-receiving surface 102 of the silicon substrate 100.
  • An optional intermediate material layer(s) 110 is disposed on the dielectric layer 108.
  • a plasma-cured and thermally annealed ARC layer 119 is disposed on the intermediate material layer(s) 110, as shown, or is disposed on the passivating dielectric layer 108.
  • the stack of layers on the light-receiving surface of the solar cell 400 of FIG. 4 can be the same or substantially the same as described in association with FIGS. 1 A- IE.
  • first emitter regions 302 are formed within a first portion of substrate 100 and are doped with an N-type impurity.
  • Second emitter regions 304 are formed within a second portion of substrate 100 and are doped with a P- type impurity.
  • Conductive contact structures 310/312 are fabricated by first depositing and patterning an insulating layer 314 to have openings and then forming one or more conductive layers in the openings.
  • the conductive contact structures 310/312 can include metal and can be formed by a deposition, lithographic, and etch approach or, alternatively, a printing or plating process or, alternatively, a foil or wire adhesion process.
  • the fabrication of the conductive contacts 310/312 involves the inclusion of one or more sputtered, plated or bonded conductive layers.
  • the conductive contacts 310/312 are formed by first forming a metal seed layer on the exposed portions of the alternating P-type 302 and N-type 304 emitter regions.
  • a mask is first formed to expose only select portions of the alternating P-type 302 and N-type 304 emitter regions in order to direct the metal seed layer formation to restricted locations.
  • the metal seed layer is an aluminum-based metal seed layer.
  • the metal seed layer includes a layer having a thickness in the range of 0.05 to 20 ⁇ and includes aluminum in an amount greater than 90 atomic %.
  • the metal seed layer is deposited as a blanket layer which is later patterned, e.g., using a deposition, lithographic, and etch approach.
  • the metal seed layer is deposited as patterned layer.
  • the patterned metal seed layer is deposited by printing the patterned metal seed layer.
  • contact formation further includes forming a metal layer by plating on the metal seed layer to form the conductive contacts 310/312.
  • the meta! layer is a copper layer. Accordingly, the conductive contacts 310/312 can be formed by first forming a metal seed layer and then performing an electroplating process.
  • the conductive contacts 310/312 are formed by printing a paste.
  • the paste can be composed of a solvent and the aluminum/silicon (Al/Si) alloy particles. A subsequent electroplating or electroless-plating process can then be performed.
  • the paste can be formed in addition to, or in place of, the metal seed layer.
  • the conductive contacts 310/312 are formed by first forming the metal seed layer and then adhering a metal foil layer to the metal seed layer.
  • the metal foil is an aluminum (Al) foil having a thickness in the range of 5-100 ⁇ .
  • the Al foil is an aluminum alloy foil including aluminum and second element such as, but not limited to, copper, manganese, silicon, magnesium, zinc, tin, lithium, or combinations thereof.
  • the Al foil is a temper grade foil such as, but not limited to, F-grade (as fabricated), O-grade (full soft), H-grade (strain hardened) or T-grade (heat treated).
  • the aluminum foil is an anodized aluminum foil.
  • the metal foil is welded to the metal seed layer.
  • the metal foil can subsequently be patterned, e.g., by laser ablation and/or etching.
  • a metal wire is formed on the metal seed layer.
  • the wire is an aluminum (Al) or copper (Cu) wire.
  • the metal wire is welded to the metal seed layer.
  • Exposing a solar cell to plasma treatment during manufacturing improves UV
  • plasma-cured ARC layer 116 and/or plasma-cured and thermally annealed ARC layer 119 can provide UV stability in the field.
  • FIG. 5 a plot demonstrating UV stability for samples having undergone plasma-curing versus samples not having undergone plasma-curing is shown in accordance with an embodiment.
  • Reliability testing of solar cells can include an accelerated method of performing UV exposure of the solar cell to evaluate module power loss over time. The test can be performed on a solar cell for a few days or weeks to extrapolate UV degradation over a longer period of time, e.g., 25 years.
  • the plot of FIG. 5 graphs a change in Delta Jo over time. Jo is reverse saturation current density. Physically, reverse saturation current is a measure of the "leakage" of carriers across the p-n junction in reverse bias. This leakage is a result of carrier recombination in the neutral regions on either side of the junction. UV degradation can cause a change in this leakage.
  • the change in Delta Jo is shown for a control solar cell without plasma curing 502 and for test solar cells 504 and 505, e.g., a solar eel! 300 or so!ar cell 400, having undergone plasma- curing by irradiation from photons emitted by a plasma in a PECVD chamber.
  • Test solar cell 504 corresponds to a solar cell plasma-cured using an 2 plasma
  • test solar cell 05 corresponds to a solar cell plasma-cured using an NH3 plasma.
  • the comparison of the accelerated UV test results show that the test cells have lower UV degradation than the control ceil: after 4 days of UV stability testing, the control solar cell 502 has a mean change 508 in Delta Jo of approximately 5 fA/cm 2 .
  • test solar cell 504 has a mean change 510 in Delta Jo of approximately 1.5 fA/cm 2 after 4 days of accelerated UV testing and a mean change 512 in Delta Jo of approximately 4 fA/cm 2 after 10 days of accelerated UV testing.
  • the test solar cell 505 has a mean change 514 in Delta Jo of approximately 0.5 fA/cm 2 after 4 days of accelerated UV testing and a mean change 516 in Delta Jo of approximately 2 fA/cm 2 after 10 days of accelerated UV testing.
  • UV stability testing has shown that solar cells irradiated by photons emitted by an N? and an H3 plasma in a PECVD chamber have better UV stability than non-piasma-cured solar cells.
  • plasma treatment of solar cells improves UV stability of a front-surface structure of solar ceils 300, 400.
  • the intermediate material layer 110 can be a layer including, but not limited to, an N-type micro-crystalline silicon layer, an N-type poly- crystalline silicon layer, an amorphous silicon (a-Si) layer, a silicon-rich silicon nitride layer, or a Group III-V material layer (such as GaP, AlGaP. GaAs, InGaAs, GaN or AlGaN).
  • the intermediate material layer 110 is a plasma-cured and thermally annealed layer or stack of layers.
  • the dielectric layer 108 is a plasma-cured and thermally annealed passivating dielectric layer.
  • a different material substrate such as a group lli-V material substrate, can be used instead of a silicon substrate.
  • other embodiments contemplated include the opposite ordering of conductivity type, e.g., P+ and then N+ type doping, respectively.
  • the laminate structure having plasma-cured and thermally annealed ARC layer 119 may be on a back surface of the solar cell. That is, ARC layer 119 may be a backside anti-reflection coating (BARC) layer 1 19. It is also to be appreciated that both front side and back side surfaces of any such solar cells can benefit from a UV cure process.
  • BARC backside anti-reflection coating
  • the above described approaches can be applicable to manufacturing of other than solar cells.
  • the methods described above can be leveraged for the manufacturing of electronic products outside of the solar industry, where is it desirable to minimize performance degradation from exposure to light.
  • light detectors, UV detectors, and light emitting diode (LEDs) or products incorporating LEDs, e.g., displays can benefit from the plasma-curing approaches described above.
  • Plasma-cured solar cells have certain advantages, which have been described in part above, and will be expanded on here.
  • Implementation of plasma curing processes does not require additional tooling to obtain improved UV stability. Accordingly, plasma curing processes do not induce heavy capital expenditures and tool development given that the curing processes can be performed in an existing tool, i.e., a PECVD tool used to form dielectric layer 1 8 and intermediate material layer 110.
  • the method of fabricating solar cells using plasma-curing can simplify the front surface of the. solar cell by removing several steps in forming the ARC structure. The simplification can reduce manufacturing costs. To further illustrate the referred-to simplification, an alternative method of fonning a solar cell is described below by way of comparison.
  • a dielectric layer 108 e.g., an S1O2 layer
  • an intermediate material layer 110 e.g., a P2O5 layer
  • the intermediate layer 110 can be etched to remove the layer and expose the underlying dielectric layer 108.
  • intermediate layer 110 can be removed by an etching operation performed within a PECVD tool at operation 610.
  • a second intermediate layer 602 can be deposited onto dielectric layer 108.
  • Second intermediate layer 602 can be a Si-rich layer deposited via PECVD at operation 620.
  • second intermediate layer 602 can be deposited within the PECVD chamber used to plasma-cure the solar cell.
  • an ARC layer 112 can be deposited over second intermediate layer 602 in a same manner as described with respect to FIG. ID.
  • ARC layer 112 can be deposited via PECVD at operation 630.
  • the final structure of FIG. 6 has an intermediate layer between ARC layer 112 and dielectric layer 108, similar to the structure of FIG. ID. In the case of FIG. 6, however, the intermediate layer is a Si-rich layer rather than a P2O5 layer, by way of example.
  • FIGS. 1 A- ID eliminate an etching operation, i.e., to remove intermediate layer 110, and a bottom layer deposition operation, i.e., to deposit second intermediate layer 602.
  • the simplified structure fabricated from the method of FIGS. 1A-1D provides several benefits.
  • Second, removing second intermediate layer 602, e.g., the Si-rich bottom layer, from the solar ceil structure can allow more light to reach the silicon substrate 100, which can in turn increase short-circuit current. By increasing the open circuit voltage and short-circuit current, cell efficiency can be increased. Such improvement in ceil performance can also translate into an improved levelized cost of energy and/or an extension of the product warranty term, or fewer warranty claims.
  • FIGS. LA- ID it has been shown that UV stability of the final structure of FIG. 6 can be improved by plasma-curing and thermal annealing as described above with respect to FIGS. 1 E- 1F. That is, the final structure of FIG. 6 can be plasma-cured and thermally annealed to convert ARC layer 112 into ARC layer 119, and the resulting solar cell exhibits improved UV stability. Accordingly, improved UV stability can be achieved for both complex and simplified solar cell structures using the manufacturing methods described above.
  • a hybrid, or differentiated, solar cell architecture includes N-type and P-type emitter regions that are structurally different.
  • the hybrid solar cell may include one or more ARC layers that are plasma-cured and/or thermally amiealed according to the structural and processing embodiments described above. Accordingly, it will be understood that the following description introduces another type of solar cell that includes one or more surfaces that can be plasma-treated to enhance UV stability of the solar cell.
  • a method of fabricating alternating N-type and P-type emitter regions of a solar cell involves forming a first silicon layer 706 of a first conductivity type on a first thin dielectric layer 704 formed on a back surface of a substrate 702.
  • the substrate 702 is a monocrystalline silicon substrate, such as a bulk single crystalline N-type doped silicon substrate. It is to be understood, however, that substrate 702 may be a layer, such as a multi-crystalline silicon layer, disposed on a global solar cell substrate.
  • the first thin dielectric layer 704 is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less.
  • the first silicon layer 706 is a polycrystailine silicon layer that is doped to have the first conductivity type either through in situ doping, post deposition implanting, or a combination thereof.
  • the second conductivity type is P-type (e.g., formed using boron impurity atoms).
  • An insulating layer 708 is formed on the first silicon layer 706.
  • the insulating layer 708 includes silicon dioxide.
  • the insulating layer 708 and the first silicon layer 706 are patterned to form a first silicon region 710 of the first conductivity type having an insulating cap 712 thereon.
  • a lithographic or screen print masking and subsequent etch process is used to pattern the insulating layer 708 and the first silicon layer 706.
  • a laser ablation process e.g., direct write
  • the first thin dielectric layer 704 is also patterned in the process, as is depicted in Figure 7B.
  • recesses 714 may be formed in the substrate 702 during (or subsequent to) the patterning of the insulating layer 708 and the first silicon layer 706. Furthermore, in one embodiment, the surfaces 716 of the recesses 714 are texturized. In a same or similar process, a light receiving surface 701 of the substrate 702 may also be texturized, as is depicted in Figure 7C. In an embodiment, a hydroxide-based wet etchant is used to form at least a portion of the recesses 714 and/or to texturize exposed portions of the substrate 702.
  • a texturized surface may be one which has a regular or an irregular shaped surface for scattering incoming light, decreasing the amount of light reflected off of the light-receiving and/or exposed surfaces of the solar cell. It is to be appreciated, however, that the texturizing of the back surface and even the recess formation may be omitted from the process flow.
  • a second thin dielectric layer 718 is formed on exposed sides of the first silicon regions 710.
  • the second thin dielectric layer 718 is formed in an oxidation process and is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less.
  • the second thin dielectric layer 718 is formed in a deposition process and is a thin silicon nitride layer or silicon oxynitride layer.
  • the dielectric layers e.g., the first thin dielectric layer 704, the second thin dielectric layer 718) are amorphous dielectric layers formed by oxidation of a silicon substrate.
  • a second silicon layer 720 of a second, different, conductivity type is formed on a third thin dielectric layer 722 formed on the back surface of the substrate 702, and on the second thin dielectric layer 718 and the insulating cap 712 of the first silicon regions 710.
  • Corresponding thin dielectric layer 722' and second silicon layer 720' of the second conductivity type may also be formed on the light-receiving surface 701 of the substrate 702, is same or similar process operations, as is depicted in Figure 7D.
  • an ARC layer may be formed on the corresponding second silicon layer 720' .
  • the ARC layer may correspond to a plasma-cured and thermally annealed ARC layer as described above.
  • the third thin dielectric layer 722 is formed in an oxidation process and is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less.
  • the second silicon layer 720 is a polycrystalline silicon layer that is doped to have the second conductivity type either through in situ doping, post deposition implanting, or a combination thereof.
  • the second conductivity type is N-type (e.g., formed using phosphoms atoms or arsenic impurity atoms).
  • the second silicon layer 720 is patterned to form isolated second silicon regions 724 of the second conductivity type and to form a contact opening 726 in regions of the second silicon layer 720 above the insulating cap 712 of the first silicon regions 710.
  • discrete regions of silicon 725 may remain as an artifact of the patterning process.
  • a laser ablation process is used to pattern the second silicon layer 720.
  • the insulating cap 712 is patterned through the contact openings 726 to expose portions of the first silicon regions 710.
  • the insulating cap 712 is patterned using a laser ablation process.
  • a first laser pass is used to pattern the second silicon layer 720, including forming contact opening 726.
  • a second laser pass in the same location as contact opening 726 is the used to pattern the insulating cap 712.
  • a metal seed layer 728 is formed on the exposed portions of the first silicon regions 710 and on the isolated second silicon regions 724.
  • a metal layer 730 is plated on the metal seed layer to form conductive contacts 732 and 734, respectively, for the first silicon regions 710 and the isolated second silicon regions 724.
  • the metal seed layer 728 is an aluminum-based metal seed layer
  • the metal layer 730 is a copper layer.
  • a mask is first formed to expose only the exposed portions of the first silicon regions 710 and the isolated second silicon regions 724 in order to direct the metal seed layer 728 formation to restricted locations.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)
  • Manufacturing & Machinery (AREA)
  • Photovoltaic Devices (AREA)

Abstract

Methods of fabricating solar cells using plasma-curing of light-receiving surfaces of the solar cells, and the resulting solar cells, are described. In an example, a method of fabricating a solar cell includes forming a dielectric layer on a light-receiving surface of a silicon substrate. The method also includes forming an anti-reflective coating (ARC) layer over the dielectric layer. The method also includes exposing the ARC layer to plasma-induced radiation.

Description

PLASMA-CURING OF LIGHT-RECEIVING SURFACES OF SOLAR CELLS
TECHNICAL FIELD
Embodiments of the present disclosure are in the field of renewable energy and, in particular, plasma-curing of light-receiving surfaces of solar cells .
BACKGROUND
Photovoltaic cells, commonly known as solar ceils, are well known devices for direct conversion of solar radiation into electrical energy. Generally, solar cells are fabricated on a semiconductor wafer or substrate using semiconductor processing techniques to form a p-n junction near a surface of the substrate. Solar radiation impinging on the surface of, and entering into, the substrate creates electron and hole pairs in the bulk of the substrate. The electron and hole pairs migrate to p-doped and n-doped regions in the substrate, thereby generating a voltage differential between the doped regions. The doped regions are connected to conductive regions on the solar cell to direct an electrical current from the cell to an external circuit coupled thereto.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A-1F illustrate cross-sectional views of various stages in a method of fabricating a solar cell, in accordance with an embodiment.
FIG. 2 is a flowchart listing operations in a method of fabricating a solar cell, in accordance with an embodiment.
FIG. 3 illustrates a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a plasma-cured and thermally annealed ARC layer over a light-receiving surface of the substrate, in accordance with an embodiment.
FIG. 4 illustrates a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a plasma-cured and thermally annealed ARC layer over a light-receiving surface of the substrate, in accordance with an embodiment.
FIG. 5 is a plot demonstrating UV stability for solar ceils having undergone plasma- curing versus solar cells not having undergone plasma-curing, in accordance with an
embodiment.
FIG. 6 illustrates cross-sectional views of various stages in a method of fabricating a solar cell having an intermediate layer, such as a Si-rich, SiN, or intrinsic or doped amorphous Si layer, in accordance with an embodiment.
Figures 7A-7F illustrate cross-sectional views of various stages in the fabrication of a hybrid solar cell, in accordance with an embodiment.
DETAILED DESCRIPTION
The following detailed description is merely illustrative in nature and is not intended to limit the embodiments of the subject matter or the application and uses of such embodiments. As used herein, the word "exemplary" means "serving as an example, instance, or illustration." Any implementation described herein as exemplary is not necessarily to be construed as preferred or advantageous over other implementations. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, brief summary- or the following detailed description.
This specification includes references to "one embodiment" or "an embodiment." The appearances of the phrases "in one embodiment" or "in an embodiment" do not necessarily refer to the same embodiment. Particular features, structures, or characteristics may be combined in any suitable manner consistent with this disclosure.
Terminology. The following paragraphs provide definitions and/or context for terms found in this disclosure (including the appended claims):
"Comprising." This term is open-ended. As used in the appended claims, this term does not foreclose additional structure or steps.
"Configured To." Various units or components may be described or claimed as
"configured to" perform a task or tasks. In such contexts, "configured to" is used to connote structure by indicating that the units/components include structure that performs those task or tasks during operation. As such, the unit/component can be said to be configured to perform the task even when the specified unit/component is not currently operational (e.g., is not on/active). Reciting that a unit/circuit/component is "configured to" perform one or more tasks is expressly intended not to invoke 35 U.S. C. § 112, sixth paragraph, for that unit/component.
"First," "Second," etc. As used herein, these terms are used as labels for nouns that they precede, and do not imply any type of ordering (e.g., spatial, temporal, logical, etc.). For example, reference to a "first" solar cell does not necessarily imply that this solar cell is the first solar cell in a sequence; instead the term "first" is used to differentiate this solar cell from another solar cell (e.g., a "second" solar ceil).
"Coupled" - The following description refers to elements or nodes or features being "coupled" together. As used herein, unless expressly stated otherwise, "coupled" means that one element/node/feature is directly or indirectly joined to (or directly or indirectly communicates with) another element/node/feature, and not necessarily mechanically.
In addition, certain terminology may also be used in the following description for the purpose of reference only, and thus are not intended to be limiting. For example, terms such as "upper", "lower", "above", and "below" refer to directions in the drawings to which reference is made. Terms such as "front", "back", "rear", "side", "outboard", and "inboard" describe the orientation and/or location of portions of the component within a consistent but arbitrary frame of reference which is made clear by reference to the text and the associated drawings describing the component under discussion. Such terminology may include the words specifically mentioned above, derivatives thereof, and words of similar import.
"Inhibit" - As used herein, inhibit is used to describe a reducing or minimizing effect. When a component or feature is described as inhibiting an action, motion, or condition it may completely prevent the result or outcome or future state completely. Additionally, "inhibit" can also refer to a reduction or lessening of the outcome, performance, and/or effect which might otherwise occur. Accordingly, when a component, element, or feature is referred to as inhibiting a result or state, it need not completely prevent or eliminate the result or state.
Efficiency is an important characteristic of a solar cell as it is directly related to the capability of the solar cell to generate power. Likewise, efficiency in producing solar cells is directly related to the cost effectiveness of such solar cells. Accordingly, techniques for increasing the efficiency of solar cells, or techniques for increasing manufacture speed of solar cells, are generally desirable. Some embodiments of the present disclosure allow for increased solar cell manufacture efficiency by providing novel processes for fabricating solar cell structures. Some embodiments of the present disclosure allow for increased solar cell efficiency by providing novel solar cell structures.
Methods of fabricating solar ceils using plasma-curing of light-receiving surfaces of the solar ceils, and the resulting solar cells, are described. In the following description, numerous specific details are set forth, such as specific process flow operations, in order to provide a thorough understanding of embodiments of the present disclosure. It will be apparent to one skilled in the art that embodiments of the present disclosure can be practiced without these specific details. In other instances, well-known fabrication techniques, such as lithography and patterning techniques, are not described in detail in order to not unnecessarily obscure embodiments of the present disclosure. Furthermore, it is to be appreciated that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
Methods of fabricating solar cells are disclosed. In one embodiment, a method of fabricating a solar cell includes growing a phosphorous-doped oxide layer and an anti-reflective coating (ARC) layer in a plasma-enhanced chemical vapor deposition (PECVD) tool. The layers can be formed with or without a thin transition layer, such as a silicon-rich, silicon nitride, or amorphous silicon layer, between the phosphorous-doped oxide layer and the ARC layer. That is, the ARC layer can be formed directly on the phosphorous-doped oxide layer. The method also includes exposing the ARC layer to plasma-induced radiation. A resulting plasma-cured solar cell can have improved front surface field (FSF) performance for solar cells. For example, one or more embodiments, when implemented, improve the ultraviolet (UV) performance and/or stability of the solar cell.
To provide context, light-induced degradation (LID) and/or UV degradation pose longstanding issues for the long-term stability of solar cell performance. LID and UV degradation is the degradation of solar cell over time observed under light exposure such as exposure to sunlight or light-soaking conditions. UV stability can be critical for performance guarantees and for product quality differentiation. More particularly, UV stability can be critical to an ongoing performance and efficiency of high-efficiency solar cells. Accordingly, efforts have been made to improve the stability of solar ceils, i.e., to reduce LID and UV degradation.
Current attempts to limit LID and UV degradation include ceil-levei and module-level solutions. At the cell-level, a front surface of the solar cell can be passivated and capped with an ARC, e.g., a silicon nitride (SiN or SiN.H) coating. The silicon nitride coating can be formed over an interfacial layer, such as a Si-rich, a SiN, or an amorphous Si layer, at a silicon/thermal oxide (c-Si/TOX) interface (FIG. 6). At the module-level, an encapsulant with UV blocker placed above the solar ceil can block UV light. Research has found that the above-mentioned ceil-level solution can still experience LID and UV degradation over time, presumably caused by hot electron injection across the c-Si/TOX interface which breaks existing Si-H bonds. The hot electron can be trapped in the subsequent layers and be re-excited to bounce back and forth across the interface, which is a process known as interface wear. The above-mentioned module- level solution further limits performance of the solar module by limiting a total amount of irradiation available for energy conversion at the solar cell.
Addr essing one or more of the above issues, in accordance with one or more
embodiments described, UV performance of a solar cell is improved by performing a plasma- curing operation. In one exemplary embodiment, the plasma-curing operation can be performed in the PECVD tool used to form an ARC layer of the solar cell. The plasma-curing operation can be performed under controlled conditions as an additional operation within the PECVD tool, and can follow the ARC recipe on the front surface of the solar cell. The plasma-curing operation can eliminate a need for PSG dry etch as well as the interfacial layer under the ARC layer, and thus, can provide a simplified cell manufacturing process. Furthermore, since the manufacturing process is simplified, i.e., requires fewer operations and materials, and because the manufacturing process does not require specialized equipment, i.e., the PECVD tool can perform the plasma-curing, an overall manufacturing cost can be reduced.
Referring to FIGS. 1 A- IF, cross-sectional views of various stages in a method of fabricating a solar ceil are shown in accordance with an embodiment. FIG. 2 includes a flowchart 200 listing operations in a method of fabricating a solar cell corresponding to FIGS. 1A-1F. Accordingly, FIGS. 1A-2 are described in combination below.
Referring to FIG. 1A, a starting substrate of a solar cell is illustrated. The substrate 100 can have a light-receiving surface 102 and a back surface 104. In an embodiment, the substrate 100 is a monocrystalline silicon substrate, such as a bulk single crystalline N-type or P-type doped silicon substrate. It is to be appreciated, however, that substrate 100 can be a layer, such as a multi-crystalline, N-type, or P-type silicon substrate. Light-receiving siuface 102 can be smooth. In an embodiment, however, the light-receiving surface 102 has a texturized topography 106. In one such embodiment, a hydroxide-based wet etchant is employed to texturize the front surface of the substrate 100. It is to be appreciated that a texturized surface can be one which has a regular or an irregular shaped surface for scattering incoming light, decreasing the amount of light reflected off of the light-receiving surfaces of the solar cell.
FIG. IB illustrates the structure of FIG. I A following formation of a passivating dielectric layer on a light-receiving surface of the substrate. Referring to FIG. IB and corresponding operation 202 of flowchart 200, a passivating dielectric layer 108 is formed on the light-receiving sur face 102 of substrate 100. In one embodiment, the passivating dielectric layer 108 is conformal with the light-receiving surface 102. For example, dielectric layer 108 can conform to texturized topography 106, as is depicted in FIG. IB.
In an embodiment, the passivating dielectric layer 108 is a layer of silicon dioxide (S1O2). In one such embodiment, the layer of silicon dioxide (S1O2) has a thickness in the range of 10- 400 Angstroms. In one embodiment, the passivating dielectric layer 108 is hydrophilic. In an embodiment, the passivating dielectric layer 108 is formed by a technique such as, but not limited to, chemical oxidation of a portion of the light-receiving surface 102 of the silicon substrate 100, PECVD of silicon dioxide (S1O2), thermal oxidation of a portion of the light- receiving surface 102 of the silicon substrate 100, atomic layer deposition (ALD) of S1O2, or exposure of the light-receiving surface 102 of the silicon substrate 100 to ultra-violet (UV) radiation in an O2 or Os environment. In a specific embodiment, the passivating dielectric layer 108 is a thermal silicon oxide layer formed on the light-receiving surface 102 of an N-type monocrystalline silicon substrate 100. In another specific embodiment, the passivating dielectric layer 108 is formed by atomic layer deposition (ALD), and is a silicon oxide passivating dielectric layer.
FIG. IC illustrates the structure of FIG. IB following formation of an intermediate material layer on the passivating dielectric layer. Referring to FIG. IC and corresponding operation 204 of flowchart 200, an intermediate material layer(s) 110 is formed on the passivating dielectric layer 108. In one embodiment, as is depicted in FIG. IC, the intermediate material layer(s) 110 is conformal with the texturized topography 106. In an embodiment, the intermediate material layer(s) 1 10 is or includes a phosphorous-doped oxide layer. The phosphorous-doped oxide layer can include P2O5 and can be formed by thermal oxidation of a portion of the light-receiving surface of silicon substrate 100.
FIG. ID illustrates the structure of FIG. 1C following formation of an ARC layer on the intermediate material layer 1 10. Referring to FIG. ID and corresponding operation 206 of flowchart 200, an ARC layer 112 is formed on the intermediate material layer(s) 1 10. It is to be appreciated that the intermediate material layer(s) 1 10 can be omitted and, in one embodiment, the ARC layer 1 12 is formed directly on the passivating dielectric layer 108. In either case, ARC layer 1 12 is formed over dielectric layer 108. As is depicted in FIG. ID, the ARC layer 1 12 can be conformal with the texturized topography 106.
ARC layer 1 12 can be formed in a PECVD tool. PECVD tools are known in the art to perform PECVD deposition processes. More particularly, a PECVD tool can include a deposition chamber to hold a reacting gas. An ARC-forming plasma of the reacting gas can be generated in the chamber by RF frequency or DC discharge between a pair of electrodes. That is, the electrodes can be powered with high-frequency electromagnetic waves to generate the plasma from the reacting gas. A thin film, i.e., ARC layer 112, can be deposited from the energized gas state of the ARC-forming plasma to a solid state on substrate 100 within the PECVD tool. More particularly, ARC layer 1 12 can be deposited from the ARC-forming plasma onto intermediate material layers 1 10.
In an embodiment, the ARC layer 112 is a non-conductive dielectric layer. In one such embodiment, the non-conductive ARC layer is or includes a silicon nitride layer (SiN). In a particular such embodiment, the silicon nitride is formed at a temperature less than 500 degrees Celsius. In another such embodiment, the ARC layer 1 12 is or includes a layer of aluminum oxide (AlOx). In another embodiment, the ARC layer 1 12 is a conductive ARC layer. In one such embodiment, the conductive ARC layer includes a layer of indium tin oxide (ITO).
FIG. IE illustrates the structure of FIG. I D following exposure of the ARC layer to plasma-induced radiation. Referring to FIG. IE and corresponding operation 208 of flowchart 200, the ARC layer 1 12 is exposed to plasma-induced radiation 1 14. In an embodiment, the exposure of the ARC layer 1 12 to the plasma-induced radiation 1 14 forms a plasma-cured ARC layer 1 16. More particularly, plasma-induced radiation 1 14 converts ARC layer 1 12 into plasma-cured ARC layer 1 16
Plasma-curing of ARC layer 1 12 can be performed in the same PECVD tool used to deposit ARC layer 1 12. That is, the ARC layer 1 12 can be exposed to plasma-induced radiation in the chamber of the PECVD tool used to form ARC layer 1 12. For example, the chamber can be filled with a reacting gas to form an energized plasma. The reacting gas can be the same reacting gas as is used to form ARC layer 1 12, or the reacting gas used to form plasma-induced radiation 114 can be different. That is, the energized plasma can be a same or a different plasma than the ARC-forming plasma.
By way of example, the reacting gas used to induce radiation 114 can be N , Nth, Ar, He, th, or a combination thereof. Accordingly, the energized plasma can be one or more of an N2 plasma, an Nth plasma, or an Ar plasma. The energized plasma can produce a light exposure of different intensities for individual wavelengths. For example, the plasma can produce a high- intensity LTV light. The reacting gas can be selected based on a radiation that the reacting gas emits when energized to create a plasma. For example, : and Ar provide strong UV emissions, i.e., generate plasma-induced UV photons, with high energy and can be selected as a plasma- curing gas for that reason. In an embodiment, the energized plasma can radiate photons having a wavelength in a range of 100-1200 nm, e.g., 250-450 nm. Accordingly, exposing the ARC layer 112 to plasma-induced radiation 114 can involve exposing the ARC layer 1 12 to photons radiated by the energized plasma, and having a wavelength in the range of 100-1200 nm, e.g., 250-450 nanometers. Plasma also creates energetic ion and electron bombardments on ARC surfaces. The bombardments can modify microscopic structures of the ARC film, such as bonding or loosening hydrogen in the film.
The energized plasma can have a plasma pressure in a range of lOOmT to 20 Torr, e.g., 1 Ton'. On the other hand, the plasma can be generated at atmospheric pressure. More particularly, in an embodiment, plasma curing is performed in a separate tool from the PECVD tool used to form ARC layer 112, as described below. Other process parameters can be controlled, such as plasma power density, or a temperature of the wafer during plasma treatment. For example, plasma power density can be maintained in a range of 0.05-1 W/cm2. By way of example, such a power density can be achieved by the PECVD tool using 0.5 to 10 kW RF power at 13.56 MHz. DC plasma, lower frequency plasma (e.g., 400 kHz), higher frequency plasma (e.g., 27 MHz), or microwave plasmas can also be used. Wafer temperature can be maintained in a range from room temperature to 500 degrees Celsius during plasma-curing. For example, wafer temperature can be maintained at ambient temperature, e.g., 20-25 degrees Celsius, or higher.
Tools for generating atmospheric plasma can be less expensive than PECVD tools, and thus, the plasma curing operation of FIG. IE can be performed in a different tool, or in a different stage of a cluster tool, than the PECVD tool used for the ARC layer formation operation of FIG. ID. In an embodiment, a cluster tool can be used to combine many of the above described process operations in a single pass in a process tool. For example, in one such embodiment, the cluster tool can include several distinct PECVD operations in one or more PECVD tools to form passivating dielectric layer 108, intermediate material layer 110, and ARC layer 1 12. The cluster tool can also include a plasma-induced radiation operation within one of the PECVD tools or in a separate atmospheric plasma chamber. The various operations can be performed at different stages of the tool, and the solar cell can be moved through the stages sequentially, e.g., by a conveyor belt, linear actuator, rotary actuator, etc. To minimize tool footprint, an atmospheric plasma head can be integrated onto wafer loading and handling stations.
Plasma exposure duration can be controlled in the PECVD tool or the atmospheric plasma tool. In an embodiment, exposing the ARC layer 112 to plasma-induced radiation 114 involves exposing the ARC layer 112 to the plasma-induced radiation 114 for a duration in the range of 1-1800 seconds. For example, exposing the ARC layer 112 to plasma-induced radiation can include exposing the ARC layer 112 for a duration in a range of 1-60 seconds, e.g., 30 seconds or less.
In an embodiment, subsequent to plasma-curing of ARC layer 112, the solar cell is thermally annealed. Referring to FIG. IF and corresponding operation 210 of flowchart 200, the plasma-cured ARC layer 116 is thermally annealed, e.g., with thermal heating. In an embodiment, the thermal heating of the plasma-cured ARC layer 116 forms a UV-cured and thermally annealed ARC layer 119. The plasma-cured ARC layer 116 can be thermally annealed by heating the ARC layer 116 to a temperature in a range of 200-500 °C, e.g., 300 °C. In an embodiment, the ARC layer is thermally annealed using a process such as, but not limited to, a forming gas anneal (FGA) process, e.g., under N2, a thermal anneal (RTA) process, an intra-red (IR) heating process, a furnace heating process, and a laser annealing process. The thermal annealing can release H from the H source of ARC layer 116 to improve passivation. In accordance with an embodiment, the thermal annealing is performed subsequent to curing the ARC layer using plasma-induced radiation 1 14. Alternatively, the thermal annealing is performed at substantially the same time as curing the ARC layer 1 16 using plasma-induced radiation 114.
It is to be appreciated that the above described nexus between the cross-sectional views of FIGS. lA-lF and the flowchart of FIG. 2 is an exemplary embodiment of the method illustrated in the flowchart 200 of FIG. 2. However, embodiments of the flowchart 200 of FIG. 2 are not so limited.
Referring to FIG. 3, a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a plasma-cured and thermally annealed ARC layer over a light-receiving surface of the substrate is shown in accordance wdth an embodiment. A solar cell 300 includes a silicon substrate 100 having a light-receiving surface 102. A dielectric layer 108 is disposed on the light-receiving surface 102 of the silicon substrate 100. An intermediate material layer(s) 1 10 is disposed on the dielectric layer 108. A plasma-cured and thermally annealed ARC layer 119 is disposed on the intermediate material layer(s) 1 10, as shown, or is disposed on the dielectric layer 1 8. The stack of layers on the light-receiving surface 102 of the solar cell 300 can be the same or substantially the same as described in association with FIGS. 1A-1F.
On the back surface 104 of the substrate 100, alternating P-type 302 and N-type 304 emitter regions are formed. In one such embodiment, trenches 306 are disposed between the alternating P-type 302 and N-type 304 emitter regions. More particularly, in an embodiment, first polycrystalline silicon emitter regions 304 are formed on a first portion of a thin dielectric layer 308 and are doped with an N-type impurity. Second polycrystalline silicon emitter regions 302 are formed on a second portion of the thin dielectric layer 308 and are doped with a P-type impurity. In an embodiment the tunnel dielectric 308 is a silicon oxide layer having a thickness of 2 nanometers or less.
Conductive contact structures 310/312 are fabricated by first depositing and patterning an insulating layer 314 to have openings and then forming one or more conductive layers in the openings. The conductive contact structures 310/312 can include metal and can be formed by a deposition, lithographic, and etch approach or, alternatively, a printing or plating process or, alternatively, a foil or wire adhesion process.
Referring to FIG. 4, a cross-sectional view of a back-contact solar cell having emitter regions formed over a back surface of a substrate and having a UV-cured and thermally annealed ARC layer over a light-receiving surface of the substrate is shown in accordance with an embodiment. Solar cell 400 includes a silicon substrate 100 having a light-receiving surface
102. A dielectric layer 108 is disposed on the light-receiving surface 102 of the silicon substrate 100. An optional intermediate material layer(s) 110 is disposed on the dielectric layer 108. A plasma-cured and thermally annealed ARC layer 119 is disposed on the intermediate material layer(s) 110, as shown, or is disposed on the passivating dielectric layer 108. The stack of layers on the light-receiving surface of the solar cell 400 of FIG. 4 can be the same or substantially the same as described in association with FIGS. 1 A- IE.
Within the back surface 104 of the substra te 100, alternating P-type 302 and N-type 304 emitter regions are formed. More particularly, in an embodiment, first emitter regions 302 are formed within a first portion of substrate 100 and are doped with an N-type impurity. Second emitter regions 304 are formed within a second portion of substrate 100 and are doped with a P- type impurity. Conductive contact structures 310/312 are fabricated by first depositing and patterning an insulating layer 314 to have openings and then forming one or more conductive layers in the openings. The conductive contact structures 310/312 can include metal and can be formed by a deposition, lithographic, and etch approach or, alternatively, a printing or plating process or, alternatively, a foil or wire adhesion process.
In an embodiment, the fabrication of the conductive contacts 310/312 involves the inclusion of one or more sputtered, plated or bonded conductive layers. In an embodiment, the conductive contacts 310/312 are formed by first forming a metal seed layer on the exposed portions of the alternating P-type 302 and N-type 304 emitter regions. In one such embodiment, a mask is first formed to expose only select portions of the alternating P-type 302 and N-type 304 emitter regions in order to direct the metal seed layer formation to restricted locations.
In an embodiment, the metal seed layer is an aluminum-based metal seed layer. In an embodiment, the metal seed layer includes a layer having a thickness in the range of 0.05 to 20 μηι and includes aluminum in an amount greater than 90 atomic %. In an embodiment, the metal seed layer is deposited as a blanket layer which is later patterned, e.g., using a deposition, lithographic, and etch approach. In another embodiment, the metal seed layer is deposited as patterned layer. In one such embodiment, the patterned metal seed layer is deposited by printing the patterned metal seed layer.
In an embodiment, contact formation further includes forming a metal layer by plating on the metal seed layer to form the conductive contacts 310/312. In an embodiment, the meta! layer is a copper layer. Accordingly, the conductive contacts 310/312 can be formed by first forming a metal seed layer and then performing an electroplating process.
In another embodiment, the conductive contacts 310/312 are formed by printing a paste. The paste can be composed of a solvent and the aluminum/silicon (Al/Si) alloy particles. A subsequent electroplating or electroless-plating process can then be performed. The paste can be formed in addition to, or in place of, the metal seed layer.
In another embodiment, the conductive contacts 310/312 are formed by first forming the metal seed layer and then adhering a metal foil layer to the metal seed layer. In one such embodiment, the metal foil is an aluminum (Al) foil having a thickness in the range of 5-100 μηι. In one embodiment, the Al foil is an aluminum alloy foil including aluminum and second element such as, but not limited to, copper, manganese, silicon, magnesium, zinc, tin, lithium, or combinations thereof. In one embodiment, the Al foil is a temper grade foil such as, but not limited to, F-grade (as fabricated), O-grade (full soft), H-grade (strain hardened) or T-grade (heat treated). In one embodiment, the aluminum foil is an anodized aluminum foil. In an
embodiment, the metal foil is welded to the metal seed layer. The metal foil can subsequently be patterned, e.g., by laser ablation and/or etching.
In another embodiment, a metal wire is formed on the metal seed layer. In one such embodiment, the wire is an aluminum (Al) or copper (Cu) wire. In an embodiment, the metal wire is welded to the metal seed layer.
Exposing a solar cell to plasma treatment during manufacturing improves UV
degradation properties of a front surface, i.e., the surface having light-receiving surface 102. As described below, this has been demonstrated by reliability testing of solar cell samples. Accordingly, plasma-cured ARC layer 116 and/or plasma-cured and thermally annealed ARC layer 119 can provide UV stability in the field.
Referring to FIG. 5, a plot demonstrating UV stability for samples having undergone plasma-curing versus samples not having undergone plasma-curing is shown in accordance with an embodiment. Reliability testing of solar cells can include an accelerated method of performing UV exposure of the solar cell to evaluate module power loss over time. The test can be performed on a solar cell for a few days or weeks to extrapolate UV degradation over a longer period of time, e.g., 25 years. The plot of FIG. 5 graphs a change in Delta Jo over time. Jo is reverse saturation current density. Physically, reverse saturation current is a measure of the "leakage" of carriers across the p-n junction in reverse bias. This leakage is a result of carrier recombination in the neutral regions on either side of the junction. UV degradation can cause a change in this leakage.
The change in Delta Jo is shown for a control solar cell without plasma curing 502 and for test solar cells 504 and 505, e.g., a solar eel! 300 or so!ar cell 400, having undergone plasma- curing by irradiation from photons emitted by a plasma in a PECVD chamber. Test solar cell 504 corresponds to a solar cell plasma-cured using an 2 plasma, and test solar cell 05 corresponds to a solar cell plasma-cured using an NH3 plasma. The comparison of the accelerated UV test results show that the test cells have lower UV degradation than the control ceil: after 4 days of UV stability testing, the control solar cell 502 has a mean change 508 in Delta Jo of approximately 5 fA/cm2. By contrast, the test solar cell 504 has a mean change 510 in Delta Jo of approximately 1.5 fA/cm2 after 4 days of accelerated UV testing and a mean change 512 in Delta Jo of approximately 4 fA/cm2 after 10 days of accelerated UV testing.
Similarly, the test solar cell 505 has a mean change 514 in Delta Jo of approximately 0.5 fA/cm2 after 4 days of accelerated UV testing and a mean change 516 in Delta Jo of approximately 2 fA/cm2 after 10 days of accelerated UV testing. Accordingly, UV stability testing has shown that solar cells irradiated by photons emitted by an N? and an H3 plasma in a PECVD chamber have better UV stability than non-piasma-cured solar cells. Thus, plasma treatment of solar cells improves UV stability of a front-surface structure of solar ceils 300, 400.
Although certain materials are described specifically with reference to above described embodiments, some materials can be readily substituted with others. By way of example, referring again to FIGS. IF, 3, and 4, the intermediate material layer 110 can be a layer including, but not limited to, an N-type micro-crystalline silicon layer, an N-type poly- crystalline silicon layer, an amorphous silicon (a-Si) layer, a silicon-rich silicon nitride layer, or a Group III-V material layer (such as GaP, AlGaP. GaAs, InGaAs, GaN or AlGaN). In an embodiment, the intermediate material layer 110 is a plasma-cured and thermally annealed layer or stack of layers. In an embodiment, the dielectric layer 108 is a plasma-cured and thermally annealed passivating dielectric layer. In an embodiment, a different material substrate, such as a group lli-V material substrate, can be used instead of a silicon substrate. Furthermore, it is to be appreciated that, where the ordering of N+ and then P+ type doping is described specifically for emitter regions 302, 304 on a back surface 104 of a solar cell, other embodiments contemplated include the opposite ordering of conductivity type, e.g., P+ and then N+ type doping, respectively.
Although reference is made significantly to back contact solar cell arrangements, it is to be appreciated that the described approaches can have application to front contact solar cells or bi-facial architectures as well. For example, the laminate structure having plasma-cured and thermally annealed ARC layer 119 may be on a back surface of the solar cell. That is, ARC layer 119 may be a backside anti-reflection coating (BARC) layer 1 19. It is also to be appreciated that both front side and back side surfaces of any such solar cells can benefit from a UV cure process.
The above described approaches can be applicable to manufacturing of other than solar cells. For example, the methods described above can be leveraged for the manufacturing of electronic products outside of the solar industry, where is it desirable to minimize performance degradation from exposure to light. By way of example, light detectors, UV detectors, and light emitting diode (LEDs) or products incorporating LEDs, e.g., displays, can benefit from the plasma-curing approaches described above.
Plasma-cured solar cells have certain advantages, which have been described in part above, and will be expanded on here. Implementation of plasma curing processes does not require additional tooling to obtain improved UV stability. Accordingly, plasma curing processes do not induce heavy capital expenditures and tool development given that the curing processes can be performed in an existing tool, i.e., a PECVD tool used to form dielectric layer 1 8 and intermediate material layer 110. Furthermore, the method of fabricating solar cells using plasma-curing can simplify the front surface of the. solar cell by removing several steps in forming the ARC structure. The simplification can reduce manufacturing costs. To further illustrate the referred-to simplification, an alternative method of fonning a solar cell is described below by way of comparison.
Referring to FIG. 6, cross-sectional views of various stages in a method of fabricating a solar cell having a Si-rich intermediate layer is shown in accordance with an embodiment. As shown in FIGS. 1A-1C, a dielectric layer 108, e.g., an S1O2 layer, and an intermediate material layer 110, e.g., a P2O5 layer, can be formed on a substrate 100, e.g., a silicon substrate. In an embodiment, the intermediate layer 110 can be etched to remove the layer and expose the underlying dielectric layer 108. For example, intermediate layer 110 can be removed by an etching operation performed within a PECVD tool at operation 610. In an embodiment, a second intermediate layer 602 can be deposited onto dielectric layer 108. Second intermediate layer 602 can be a Si-rich layer deposited via PECVD at operation 620. For example, second intermediate layer 602 can be deposited within the PECVD chamber used to plasma-cure the solar cell. At operation 630, an ARC layer 112 can be deposited over second intermediate layer 602 in a same manner as described with respect to FIG. ID. For example, ARC layer 112 can be deposited via PECVD at operation 630. It will be appreciated that the final structure of FIG. 6 has an intermediate layer between ARC layer 112 and dielectric layer 108, similar to the structure of FIG. ID. In the case of FIG. 6, however, the intermediate layer is a Si-rich layer rather than a P2O5 layer, by way of example. Furthermore, several additional steps are required to advance from the initial structure to the final structure of FIG. 6, as compared to the simplified process to advance to the structure of FIG. ID. More particularly, the method described with respect to FIGS. 1 A- ID eliminate an etching operation, i.e., to remove intermediate layer 110, and a bottom layer deposition operation, i.e., to deposit second intermediate layer 602.
The simplified structure fabricated from the method of FIGS. 1A-1D provides several benefits. First, elimination of the P2O5 etch operation shown in FIG. 6 can eliminate etching damage and the resulting degradation of front-surface passivation that such an operation introduces. Accordingly, the method of FIGS. 1A-1D can improve surface passivation and open circuit voltage. Second, removing second intermediate layer 602, e.g., the Si-rich bottom layer, from the solar ceil structure can allow more light to reach the silicon substrate 100, which can in turn increase short-circuit current. By increasing the open circuit voltage and short-circuit current, cell efficiency can be increased. Such improvement in ceil performance can also translate into an improved levelized cost of energy and/or an extension of the product warranty term, or fewer warranty claims.
Although the structure and method of FIG. 6 is more complex than the counterparts of
FIGS. LA- ID, it has been shown that UV stability of the final structure of FIG. 6 can be improved by plasma-curing and thermal annealing as described above with respect to FIGS. 1 E- 1F. That is, the final structure of FIG. 6 can be plasma-cured and thermally annealed to convert ARC layer 112 into ARC layer 119, and the resulting solar cell exhibits improved UV stability. Accordingly, improved UV stability can be achieved for both complex and simplified solar cell structures using the manufacturing methods described above.
Thus, methods of fabricating solar cells using plasma-curing of light-receiving surfaces of the solar cells, and the resulting solar cells, have been disclosed.
Referring to Figures 7A-7F, cross-sectional views of various stages in the fabrication of a hybrid solar cell, in accordance with an embodiment of the present disclosure. A hybrid, or differentiated, solar cell architecture includes N-type and P-type emitter regions that are structurally different. The hybrid solar cell may include one or more ARC layers that are plasma-cured and/or thermally amiealed according to the structural and processing embodiments described above. Accordingly, it will be understood that the following description introduces another type of solar cell that includes one or more surfaces that can be plasma-treated to enhance UV stability of the solar cell.
Referring to Figure 7 A, a method of fabricating alternating N-type and P-type emitter regions of a solar cell involves forming a first silicon layer 706 of a first conductivity type on a first thin dielectric layer 704 formed on a back surface of a substrate 702.
In an embodiment, the substrate 702 is a monocrystalline silicon substrate, such as a bulk single crystalline N-type doped silicon substrate. It is to be understood, however, that substrate 702 may be a layer, such as a multi-crystalline silicon layer, disposed on a global solar cell substrate. In an embodiment, the first thin dielectric layer 704 is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less.
In an embodiment, the first silicon layer 706 is a polycrystailine silicon layer that is doped to have the first conductivity type either through in situ doping, post deposition implanting, or a combination thereof. In a specific embodiment, the second conductivity type is P-type (e.g., formed using boron impurity atoms).
An insulating layer 708 is formed on the first silicon layer 706. In an embodiment the insulating layer 708 includes silicon dioxide.
Referring to Figure 7B, the insulating layer 708 and the first silicon layer 706 are patterned to form a first silicon region 710 of the first conductivity type having an insulating cap 712 thereon. In an embodiment, a lithographic or screen print masking and subsequent etch process is used to pattern the insulating layer 708 and the first silicon layer 706. In another embodiment, a laser ablation process (e.g., direct write) is used to pattern the insulating layer 708 and the first silicon layer 706. In either case, in one embodiment, the first thin dielectric layer 704 is also patterned in the process, as is depicted in Figure 7B.
Referring to Figure 7C, optionally, recesses 714 may be formed in the substrate 702 during (or subsequent to) the patterning of the insulating layer 708 and the first silicon layer 706. Furthermore, in one embodiment, the surfaces 716 of the recesses 714 are texturized. In a same or similar process, a light receiving surface 701 of the substrate 702 may also be texturized, as is depicted in Figure 7C. In an embodiment, a hydroxide-based wet etchant is used to form at least a portion of the recesses 714 and/or to texturize exposed portions of the substrate 702. A texturized surface may be one which has a regular or an irregular shaped surface for scattering incoming light, decreasing the amount of light reflected off of the light-receiving and/or exposed surfaces of the solar cell. It is to be appreciated, however, that the texturizing of the back surface and even the recess formation may be omitted from the process flow. Referring to Figure 7D and corresponding operation 508 of flowchart 500, a second thin dielectric layer 718 is formed on exposed sides of the first silicon regions 710. In an
embodiment, the second thin dielectric layer 718 is formed in an oxidation process and is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less. In another embodiment, the second thin dielectric layer 718 is formed in a deposition process and is a thin silicon nitride layer or silicon oxynitride layer. As is explained below in more detail, in one embodiment, the dielectric layers (e.g., the first thin dielectric layer 704, the second thin dielectric layer 718) are amorphous dielectric layers formed by oxidation of a silicon substrate.
Referring again to Figure 7D and now to corresponding operation 510 of flowchart 500, a second silicon layer 720 of a second, different, conductivity type is formed on a third thin dielectric layer 722 formed on the back surface of the substrate 702, and on the second thin dielectric layer 718 and the insulating cap 712 of the first silicon regions 710. Corresponding thin dielectric layer 722' and second silicon layer 720' of the second conductivity type may also be formed on the light-receiving surface 701 of the substrate 702, is same or similar process operations, as is depicted in Figure 7D. Additionally, although not depicted, an ARC layer may be formed on the corresponding second silicon layer 720' . The ARC layer may correspond to a plasma-cured and thermally annealed ARC layer as described above.
In an embodiment, the third thin dielectric layer 722 is formed in an oxidation process and is a thin oxide layer such as a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less. In an embodiment, the second silicon layer 720 is a polycrystalline silicon layer that is doped to have the second conductivity type either through in situ doping, post deposition implanting, or a combination thereof. In a specific embodiment, the second conductivity type is N-type (e.g., formed using phosphoms atoms or arsenic impurity atoms).
Referring to Figure 7E, the second silicon layer 720 is patterned to form isolated second silicon regions 724 of the second conductivity type and to form a contact opening 726 in regions of the second silicon layer 720 above the insulating cap 712 of the first silicon regions 710. In an embodiment, discrete regions of silicon 725 may remain as an artifact of the patterning process. In an embodiment, a laser ablation process is used to pattern the second silicon layer 720.
Referring again to Figure 7E, the insulating cap 712 is patterned through the contact openings 726 to expose portions of the first silicon regions 710. In an embodiment, the insulating cap 712 is patterned using a laser ablation process. For example, in one embodiment, a first laser pass is used to pattern the second silicon layer 720, including forming contact opening 726. A second laser pass in the same location as contact opening 726 is the used to pattern the insulating cap 712.
Referring to Figure 7F, a metal seed layer 728 is formed on the exposed portions of the first silicon regions 710 and on the isolated second silicon regions 724. A metal layer 730 is plated on the metal seed layer to form conductive contacts 732 and 734, respectively, for the first silicon regions 710 and the isolated second silicon regions 724. In an embodiment, the metal seed layer 728 is an aluminum-based metal seed layer, and the metal layer 730 is a copper layer. In an embodiment, a mask is first formed to expose only the exposed portions of the first silicon regions 710 and the isolated second silicon regions 724 in order to direct the metal seed layer 728 formation to restricted locations.
Although specific embodiments have been described above, these embodiments are not intended to limit the scope of the present disclosure, even where only a single embodiment is described with respect to a particular feature. Examples of features provided in the disclosure are intended to be illustrative rather than restrictive unless stated otherwise. The above description is intended to cover such alternatives, modifications, and equivalents as would be apparent to a person skilled in the art having the benefit of the present disclosure.
The scope of the present disclosure includes any feature or combination of features disclosed herein (either explicitly or implicitly), or any generalization thereof, whether or not it mitigates any or all of the problems addressed herein. Accordingly, new claims can be formulated during prosecution of the present application (or an application claiming priority thereto) to any such combination of features. In particular, with reference to the appended claims, features from dependent claims can be combined with those of the independent claims and features from respective independent claims can be combined in any appropriate manner and not merely in the specific combinations enumerated in the appended claims.

Claims

CLAIMS What is claimed is:
1. A method of fabricating a solar cell, the method comprising:
forming a dielectric layer on a light-receiving surface of a silicon substrate;
forming an anti-reflective coating (ARC) layer over the dielectric layer; and
exposing the ARC layer to plasma-induced radiation.
2. The method of claim 1 , wherein exposing the ARC layer to plasma-induced radiation comprises exposing the ARC layer to photons radiated by one or more of an energized plasma or an ion/electron bombardment, and wherein the photons have a wavelength in a range of 100- 1200 nanometers.
3. The method of claim 2, wherein exposing the ARC layer to plasma-induced radiation includes exposing the ARC layer for a duration in a range of 1 to 1800 seconds at a pressure in a range of 0.1-20 Torr.
4. The method of claim 2, wherein forming the ARC layer includes depositing the ARC layer over the dielectric layer in a chamber of a plasma-enhanced chemical vapor deposition (PECVD) tool using an ARC-forming plasma in the chamber.
5. The method of claim 4, wherein the ARC layer is exposed to plasma-induced radiation in the chamber of the PECVD tool, and wherein the energized plasma is a different plasma than the ARC-forming plasma.
6. The method of claim 2, wherein the energized plasma is one or more of an N2 plasma, an NH; plasma, an H2 plasma, or an AT plasma.
7. The method of claim 1 further comprising plasma curing the ARC layer at a temperature in a range of ambient to 500 degrees Celsius.
8. The method of claim 2, wherein exposin the ARC layer to plasma-induced radiation is performed in one or more of a PECVD deposition chamber or a load lock chamber.
9. The method of claim 2, wherein exposing the ARC layer to plasma-induced radiation includes exposing the ARC layer to atmospheric plasma in one or more of a wafer loading station or an exchange station.
10. The method of claim 2, wherein the plasma-induced radiation is generated using one or more of DC powrer, KHz power, MHz RF power, or GHz microwave power, and wherein a frequency of the power is selected based on a relative impact of UV/light radiation and ion/electron bombardment on the ARC layer.
11. A method of fabricating a solar cell, the method comprising:
forming a dielectric layer on a light-receiving surface of a silicon substrate;
forming an anti-reflective coating (ARC) layer over the dielectric layer; and
exposing the ARC layer to a non-piasma-induced radiation.
12. The method of claim 11, wherein the non-plasma-induced radiation includes one or more of a microwave, an RF electromagnetic wave, or an X-ray.
13. A solar cell fabricated according to the method of claim 1.
14. A solar cell, comprising:
a passivating dielectric layer on a light-receiving surface of a silicon substrate; and an anti-reflective coating (ARC) layer below the passivating dielectric layer, the ARC layer a plasma-cured and thermally annealed ARC layer.
15. The solar cell of claim 14, wherein the ARC layer is a non-conductive ARC layer.
16. The solar cell of claim 14, wherein the ARC layer is a conductive ARC layer.
17. A method of fabricating a solar cell, the method comprising:
forming a dielectric layer on a light-receiving surface of a silicon substrate;
forming a layer over the dielectric layer, the layer comprising a silicon nitride layer (Si ), a layer of aluminum oxide (AiOx), or a layer of indium tin oxide (ITO); and
exposing the layer to plasma-induced radiation.
18. The method of claim 17, wherein exposing the layer to plasma-induced radiation comprises exposing the layer to photons radiated by one or more of an energized plasma or an ion/electron bombardment, and wherein the photons have a wavelength in a range of 100-1200 nanometers.
19. The method of claim 18, wherein exposing the layer to plasma-induced radiation includes exposing the ARC layer for a duration in a range of 1 to 1800 seconds at a pressure in a range of 0.1-20 Torr.
20. The method of claim 18, further comprising plasma curing the layer at a temperature in a range of ambient to 500 degrees Celsius.
PCT/US2017/066159 2016-12-16 2017-12-13 Plasma-curing of light-receiving surfaces of solar cells WO2018112067A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/464,074 US20190386158A1 (en) 2016-12-16 2017-12-13 Plasma-curing of light-receiving surfaces of solar cells

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201662435628P 2016-12-16 2016-12-16
US62/435,628 2016-12-16

Publications (1)

Publication Number Publication Date
WO2018112067A1 true WO2018112067A1 (en) 2018-06-21

Family

ID=62559251

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2017/066159 WO2018112067A1 (en) 2016-12-16 2017-12-13 Plasma-curing of light-receiving surfaces of solar cells

Country Status (2)

Country Link
US (1) US20190386158A1 (en)
WO (1) WO2018112067A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112259635A (en) * 2019-07-01 2021-01-22 原子能和替代能源委员会 Passivation method

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20100109309A (en) * 2009-03-31 2010-10-08 엘지이노텍 주식회사 Solar cell and method of fabricating the same
WO2011085143A2 (en) * 2010-01-08 2011-07-14 Suniva, Inc. Solar cell including sputtered reflective layer and method of manufacture thereof
US20120240984A1 (en) * 2011-03-25 2012-09-27 Samsung Electro-Mechanics Co., Ltd. Solar cell module and method for manufacturing the same
US20150280018A1 (en) * 2014-03-26 2015-10-01 Seung Bum Rim Passivation of light-receiving surfaces of solar cells
WO2015200716A1 (en) * 2014-06-27 2015-12-30 Sunpower Corporation Passivation of light-receiving surfaces of solar cells with high energy gap (eg) materials

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20100109309A (en) * 2009-03-31 2010-10-08 엘지이노텍 주식회사 Solar cell and method of fabricating the same
WO2011085143A2 (en) * 2010-01-08 2011-07-14 Suniva, Inc. Solar cell including sputtered reflective layer and method of manufacture thereof
US20120240984A1 (en) * 2011-03-25 2012-09-27 Samsung Electro-Mechanics Co., Ltd. Solar cell module and method for manufacturing the same
US20150280018A1 (en) * 2014-03-26 2015-10-01 Seung Bum Rim Passivation of light-receiving surfaces of solar cells
WO2015200716A1 (en) * 2014-06-27 2015-12-30 Sunpower Corporation Passivation of light-receiving surfaces of solar cells with high energy gap (eg) materials

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112259635A (en) * 2019-07-01 2021-01-22 原子能和替代能源委员会 Passivation method

Also Published As

Publication number Publication date
US20190386158A1 (en) 2019-12-19

Similar Documents

Publication Publication Date Title
AU2014366256B2 (en) Solar cell emitter region fabrication with differentiated P-type and N-type region architectures
EP3161874B1 (en) Passivation of light-receiving surfaces of solar cells with crystalline silicon
US20170077322A1 (en) Solar cell emitter region fabrication with differentiated p-type and n-type architectures and incorporating a multi-purpose passivation and contact layer
US20240290894A1 (en) Uv-curing of light receiving surfaces of solar cells
US12009441B2 (en) Solar cells with differentiated p-type and n-type region architectures
CN110021681B (en) Chemical polishing of solar cell surfaces and resulting structures
AU2019283886A1 (en) Passivation of light-receiving surfaces of solar cells
US11682744B2 (en) Solar cells having hybrid architectures including differentiated P-type and N-type regions
US20190386158A1 (en) Plasma-curing of light-receiving surfaces of solar cells
RU2354008C1 (en) Method for preparation of photoelectric transducer
KR20190082109A (en) Conductive contacts for polycrystalline silicon features of solar cells
US10950740B2 (en) Solar cells having differentiated P-type and N-type architectures
US20160087140A1 (en) Solar cell fabricated by simplified deposition process
US9871150B1 (en) Protective region for metallization of solar cells
KR20140003827A (en) Fabrication method of sicx passivation layer and solar cell usint the same
Gharghi et al. Spherical silicon photovoltaic devices with surface-passivated shallow emitters
Rohatgi et al. Implementation of rapid thermal processing to achieve greater than 15% efficient screen-printed ribbon silicon solar cells

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 17879925

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 17879925

Country of ref document: EP

Kind code of ref document: A1