WO2015039330A1 - Pll and adaptive compensation method in pll - Google Patents

Pll and adaptive compensation method in pll Download PDF

Info

Publication number
WO2015039330A1
WO2015039330A1 PCT/CN2013/083898 CN2013083898W WO2015039330A1 WO 2015039330 A1 WO2015039330 A1 WO 2015039330A1 CN 2013083898 W CN2013083898 W CN 2013083898W WO 2015039330 A1 WO2015039330 A1 WO 2015039330A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
gain
acceleration
pll
weights
Prior art date
Application number
PCT/CN2013/083898
Other languages
French (fr)
Inventor
Zhongyuan ZHAO
Weixu WANG
Luping PAN
Original Assignee
Telefonaktiebolaget L M Ericsson (Publ)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Telefonaktiebolaget L M Ericsson (Publ) filed Critical Telefonaktiebolaget L M Ericsson (Publ)
Priority to EP13893962.4A priority Critical patent/EP3047573B1/en
Priority to CN201380079737.0A priority patent/CN105580278B/en
Priority to US15/021,867 priority patent/US9496881B2/en
Priority to PCT/CN2013/083898 priority patent/WO2015039330A1/en
Publication of WO2015039330A1 publication Critical patent/WO2015039330A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/093Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using special filtering or amplification characteristics in the loop
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01PMEASURING LINEAR OR ANGULAR SPEED, ACCELERATION, DECELERATION, OR SHOCK; INDICATING PRESENCE, ABSENCE, OR DIRECTION, OF MOVEMENT
    • G01P15/00Measuring acceleration; Measuring deceleration; Measuring shock, i.e. sudden change of acceleration
    • G01P15/02Measuring acceleration; Measuring deceleration; Measuring shock, i.e. sudden change of acceleration by making use of inertia forces using solid seismic masses
    • G01P15/08Measuring acceleration; Measuring deceleration; Measuring shock, i.e. sudden change of acceleration by making use of inertia forces using solid seismic masses with conversion into electric or magnetic values
    • G01P15/097Measuring acceleration; Measuring deceleration; Measuring shock, i.e. sudden change of acceleration by making use of inertia forces using solid seismic masses with conversion into electric or magnetic values by vibratory elements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers
    • H03G3/20Automatic control
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L1/00Stabilisation of generator output against variations of physical values, e.g. power supply
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/099Details of the phase-locked loop concerning mainly the controlled oscillator of the loop

Definitions

  • the present disclosure relates to a field of electronic circuits, and particularly to a phase locked loop (PLL), an apparatus comprising the PLL, and an adaptive compensation method in the PLL.
  • PLL phase locked loop
  • Crystals such as quartz crystal oscillator
  • frequency sources of electronic circuits such as jitter cleaner and frequency synthesizer.
  • the natural resonant frequency of such crystals changes when the crystals are subjected to acceleration (cf. Reference [1]). Due to the acceleration sensitivity of crystal oscillator, mechanical vibration could induce additional phase noise to its output clock which can unfavorably cause performance degradation or even malfunction to numerous applications.
  • the vibration effect is obvious in three typical real-world scenarios: 1) a wireless base station on an iron tower shaken by wind, passing trucks or earthquakes; 2) vehicle-carried equipments, such as wireless communication terminals, radar, navigator and/or scientific instrument on cars, trains, ships, airplane, helicopter, rockets, or space shuttle; and 3) high-speed network/digital communication equipments, e.g. high-speed gateway applications, high speed routers, high-throughput cloud storage equipments. These equipments require a system clock with ultra low phase noise which may be degraded by vibrations from cooling fans or human operations (walking, closing doors).
  • vibration-induced phase noise may degrade key performances of electronic systems, e. g. connectivity, signal/noise ratio and/or bit error rate of communication system, the resolution and/or reliability of radar and other sensors. Therefore, a technology to suppress the vibration-induced phase noise is very valuable to many markets such as cellular networks, smart-phones, 2-way radios, vehicle-to-vehicle communication, radar, aerospace, internet and/or cloud facilities, and etc.
  • the well-known methods for reducing the acceleration sensitivity of crystal oscillator include both active and passive methods.
  • the passive approach involves either a special mechanical structure to absorb vibration or mounting pairs of oppositely oriented crystals to cancel the acceleration-induced frequency shifts.
  • PCB print circuit board
  • Such methods have been applied in both print circuit board (PCB) level (cf. Reference [2]) or micro structure integrated in compact sized packages (cf. References [3]-[7]).
  • mechanical vibration may be sensed by acceleration sensors and fed back to dynamically adjust an output frequency of the crystal oscillator through its tuning interface.
  • acceleration sensors There are usually three accelerometers closely placed to the crystal oscillator to sense the accelerations of 3 axes in free space.
  • V.R. Rosati et al. proposed a solution in which the tuning signal generated by the accelerometer may be modified by an analog amplifier with a fixed gain and no phase delay.
  • the stabilizing device may add a random digital signal to the oscillator control signal and cross-correlates an output of a phase detector and said random digital signal to estimate a transfer function and a loop gain of the PLL.
  • the estimated transfer function and loop gain may be then used to adjust the gain of two amplifiers through a lookup table to stabilize the transfer function of PLL when the jitter of reference clock changes.
  • the variance and gain of the signal added into the oscillator control signal are pre-determined, and the loop filter is adjusted. It is only be applicable to all digital PLL and not aims to suppress the vibration induced phase noise.
  • Embodiments of the present disclosure provide a mechanism for mitigating the vibration-induced phase noise of acceleration sensitive voltage controlled oscillator (VCO) in phase locked loop (PLL).
  • the mechanism in some embodiments comprises an active compensation approach in which a compensation network, by applying an attenuation to an acceleration signal sensed by an acceleration sensor closely placed to the VCO, generates a correction signal, which is added to the oscillator control signal for mitigating the vibration-induced phase noise.
  • the mechanism in some embodiments further comprises methods for dynamically adjusting the parameters of the compensation network, such as the gain (attenuation), so that the compensation network can dynamically adapt to individual VCO sample while working, where the parameters of each VCO sample, such as sensitivity and acceleration sensitivity, are usually different and may vary with its working frequency, environmental temperature, aging, etc.
  • the pre-calibration or pre-configuration for the compensation network which is necessary in existing active compensation approaches, may no longer required in some embodiments of the present disclosure.
  • a phase locked loop comprises a phase frequency detector (PFD), a loop filter, and a voltage controlled oscillator (VCO).
  • the PLL further comprises: an acceleration sensor for generating an acceleration signal by detecting an acceleration of the VCO; a first filter for filtering a phase difference signal generated by the PFD to obtain a filtered phase difference signal; an adaptive compensation unit for generating a correction signal based on the acceleration signal and the filtered phase difference signal; a first summing unit, connected between the loop filter and the VCO, for summing up the correction signal and an oscillator control signal output from the loop filter to compensate a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO.
  • the adaptive compensation unit comprises: a cross-correlation unit for calculating a correlation coefficient between the acceleration signal and the filtered phase difference signal; a gain generation unit for generating a gain setting signal as a gain for the acceleration signal based on the correlation coefficient; and a first variable gain amplifier (VGA) for generating the correction signal by applying the gain to the acceleration signal.
  • VGA variable gain amplifier
  • the acceleration sensor comprises: a plurality of accelerometers, each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO in one of a plurality of directions; a plurality of VGAs, each being connected to a respective output of the plurality of accelerometers for applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and a second summing unit configured for summing up the weighted acceleration component signals to form the acceleration signal.
  • the adaptive compensation unit further comprises: a de-multiplexer for forwarding the gain setting signal from the gain generation unit to a selected one of the first VGA as the gain and to the plurality of VGAs as the weights.
  • the weights for the plurality of VGAs are determined by:
  • the PLL work for continually updating the gain or weight of the selected VGA until the gain or weight of the selected VGA is converged to a certain value which is then determined as the gain or weight of the selected VGA in the current iteration; d) deciding whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in c) are smaller than a predetermined threshold;
  • the cross-correlation unit is configured for obtaining a peak value and its position in a cross-correlation sequence calculated from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively.
  • the adaptive compensation unit further comprises: a second filter arranged between the acceleration sensor and the first VGA, and configured for equalizing the acceleration signal from the acceleration sensor with its filter coefficients; and an equalization coefficient estimator for updating the filter coefficients of the second filter based on the delay, the acceleration signal and the filtered phase difference signal.
  • the adaptive compensation unit further comprises: a second filter arranged between the first VGA and the first summing unit, and configured for filtering the correction signal from the first VGA with its filter coefficients; and an equalization coefficient estimator for updating the filter coefficients of the second filter based on the delay, the acceleration signal and the filtered phase difference signal.
  • a PLL comprises a phase frequency detector (PFD), a loop filter, and a voltage controlled oscillator (VCO).
  • the PLL further comprises: a plurality of accelerometers, each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO in one of a plurality of directions; a first filter configured for filtering a phase difference signal generated by the PFD to obtain a filtered phase difference signal; a plurality of adaptive compensation units, each being configured for generating a correction component signal based on the corresponding acceleration component signal and the filtered phase difference signal; a second summing unit configured for summing up the correction component signals to form a correction signal; a first summing unit, connected between the loop filter and the VCO, for summing up the correction signal and an oscillator control signal output from the loop filter to compensate a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO.
  • each of the adaptive compensation units comprises: a cross-correlation unit for calculating a correlation coefficient between the acceleration component signal and the filtered phase difference signal; a gain generation unit for generating a gain setting signal as a gain for the acceleration component signal based on the correlation coefficient; and a variable gain amplifier (VGA) for generating the correction component signal by applying the gain to the acceleration component signal.
  • VGA variable gain amplifier
  • an apparatus comprising the PLL above is provided.
  • a method for adaptively compensating a phase locked loop comprises: generating an acceleration signal by detecting an acceleration of a voltage controlled oscillator VCO of the PLL; generating a correction signal by applying a gain to the acceleration signal; and summing up the correction signal and an oscillator control signal from a loop filter of the PLL for compensating a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO.
  • the gain may be obtained by steps of: obtaining a feedback clock signal; determining a phase difference signal between a reference clock signal and the feedback clock signal; filtering the phase difference signal to obtain the filtered phase difference signal; calculating a correlation coefficient of the acceleration signal and the filtered phase difference signal; and generating a gain setting signal as the gain based on the correlation coefficient.
  • generating the acceleration signal comprises: generating a plurality of acceleration component signals, each being generated by detecting an acceleration component in each of a plurality of directions; applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and summing up the weighted acceleration component signals to form the acceleration signal.
  • the weights are determined by:
  • the PLL work for continually updating the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal, until the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal is converged to a certain value which is then determined as the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal in the current iteration;
  • Step c) deciding whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of the respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in Step c) are smaller than a predetermined threshold;
  • calculating the correlation coefficient comprises: obtaining a peak value and its position in a cross-correlation sequence calculated from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively.
  • the method further comprises: updating filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and filtering the acceleration signal with the updated filter coefficients.
  • the method further comprises: updating filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and filtering the correction signal with the updated filter coefficients.
  • the present disclosure may keep some advantages of active compensation approaches, such as, compact size, low weight, no need of additional mechanical resonance, and no need of special assembly line or manufacturing art. Meanwhile, the present disclosure has better compensation accuracy and adaptivity, and may reduce the cost by eliminating cumbersome and costy pre-calibration and/or pre-configuration operations .
  • Fig. 1 illustratively shows a block diagram of a PLL according to an embodiment of the present disclosure
  • Fig. 2 shows an illustrative flowchart of an adaptive compensation method for a PLL according to an embodiment of the present disclosure
  • Fig. 3 shows an illustrative flowchart of a method of generating a gain according to an embodiment of the present disclosure
  • Fig. 4 shows an illustrative flowchart of calculating cross-correlation in detail, which may be a part of the flowchart of Fig. 3;
  • Fig. 5 illustratively shows an exemplary hardware implementation of the PLL of Fig. 1;
  • Fig. 6 illustratively shows a block diagram of a PLL according to another embodiment of the present disclosure;
  • Fig. 7 shows an illustrative flowchart of generating an acceleration signal in detail in the PLL as illustrated in Fig. 6, which is a part of a flowchart of Fig. 2;
  • Fig. 8 shows an illustrative flowchart of calibrating e.g. weights W 3 ⁇ 4 W Y and Wz respectively for 3 -axes acceleration signals in detail, which may be a part of the flowchart of Fig. 7;
  • Fig. 9 illustratively shows a block diagram of a PLL according to another embodiment of the present disclosure.
  • Figs. 10 (a)-(b) illustratively show block diagrams of a PLL according to other embodiments of the present disclosure
  • FIG. 11 (a)-(b) show illustrative flowcharts of an adaptive compensation method for the PLL according to the embodiment as illustrated in Figs. 10 (a)-(b);
  • Fig. 12 shows an illustrative flowchart of a method of updating filter coefficients in detail, which may be used for equalizing the acceleration signal in the flowcharts of Figs. 11 (a)-(b);
  • Fig. 13 illustratively shows a system model for calculating the equalization coefficients according to the method of Fig. 12;
  • Fig. 14 illustratively shows a simplified system model for calculating the equalization coefficients according to the method of Fig. 12.
  • vibration isolation is severely performance degradation at one or more mechanical resonation frequencies.
  • Another one is its significantly increased size and weight which may limit its application in handset, compact or vehicle-carried devices.
  • the compensation performance depends on how well the crystal oscillator pair(s) matches. Because of the variance of acceleration sensitivity of individual samples of the same batch is about 20% to 30% (cf. References [12]-[14]), the compensation ratio of randomly paired crystal oscillators is about 5 : 1 or 3 : 1. For well-matched crystal oscillator pair, the compensation ratio is much higher in the cost of expensive measurement and selection of samples, especially when 8 identical samples are required for 3 -axes compensation. In a word, the paired mounting technology suffers either poor performance or high product cost.
  • the feedback network may be calibrated and/or configured during manufacturing and fixed for the rest lifetime of products.
  • the parameters (acceleration sensitivity, tuning sensitivity, linearity) of the crystal oscillators may also be subjected to the working frequency (cf. References [15]-[16]), environmental temperature and aging status (cf. Reference [17]).
  • Fixed feedback network calibrated for a specific working frequency performs poorly in different working frequencies, environmental temperatures, and/or aging status. The poor adaptivity limits the application of the active methods and/or requires additional solutions.
  • the pre-calibration or pre-configuration of the feedback network requires expensive testing equipments and numerous human efforts which significantly lower the efficiency and increase the cost of manufacturing.
  • Fig. 1 shows a schematic block diagram of a preferred exemplary embodiment of the PLL according to the disclosure.
  • the PLL 10 comprises a PFD 11, a loop filter 15, a VC014 which is sensitive to acceleration (e.g. a VCXO), and an optional divider device 13.
  • the PFD 11 determines a phase difference signal ⁇ between a feedback clock signal fc and a reference clock signal rc.
  • the PFD 11 provides the phase difference signal ⁇ at the input of the loop filter 15.
  • the loop filter 15 generates in dependent on the phase difference signal ⁇ provided, an oscillator control signal ⁇ by means of which the VCO 14 can be controlled.
  • the VCO 14 generates an output clock signal oc which is provided to the divider device 13.
  • the divider device 13 generates in dependent on the output clock signal oc provided, the feedback clock signal fc which is fed back to the PFD 11.
  • the output clock signal oc may also be directly provided as the feedback clock signal fc to the PFD 11 if the divider device 13 is alternatively omitted.
  • the PLL 10 also comprises an acceleration sensor 12, an adaptive compensation unit 18, a filter 17 and a summing unit 30.
  • the acceleration sensor 12 placed close to the VCO 14 generates an acceleration signal a by detecting the acceleration on the VCO 14.
  • the acceleration sensor 12 provides the acceleration signal a to the input of the adaptive compensation unit 18.
  • the filter 17 generates in dependent on the phase difference signal ⁇ provided by the PFD 11, a filtered phase difference signal d which is provided at a second input of the adaptive compensation unit 18.
  • the adaptive compensation unit 18 generates a correction signal ⁇ in dependent on the acceleration signal a and the filtered phase difference signal d.
  • the summing unit 30 generates by summing up the correction signal ⁇ and the oscillator control signal ⁇ , a corrected oscillator control signal ⁇ by means of which the vibration-induced phase noise on the output clock signal oc is mitigated.
  • the polarity of the correction signal ⁇ depends on the polarity of the sensitivity of the VCO 14.
  • the adaptive compensation unit 18 may comprise a cross-correlation unit 19, a gain generation unit 20 and a variable gain amplifier (VGA) 16.
  • VGA variable gain amplifier
  • the cross-correlation unit 19 generates correlation coefficient b by calculating a cross-correlation function of the acceleration signal a and the filtered phase difference signal d.
  • the gain generation unit 20 generates in dependent on the correlation coefficient b, a gain setting signal c, which is provided to the VGA 16 as the gain a.
  • the VGA 16 generates the correction signal ⁇ by applying the gain a to the acceleration signal a.
  • the acceleration sensor 12 may be implemented by a single axis accelerometer with an orientation being consistent with the direction of acceleration sensitivity of the VCO 14.
  • the acceleration sensor 12 may comprise a plurality of accelerometers configured for sensing multiple acceleration components in a plurality directions of the acceleration on the VCO 14.
  • the plurality of accelerometers may be placed close to the VCO 14 regardless of the direction of the acceleration sensitivity of VCO 14.
  • the acceleration sensor 12 may further comprises a plurality of VGAs, each being connected to a respective output of the plurality of accelerometers for applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and a summing unit configured to summing up the weighted acceleration component signals to form the acceleration signal a.
  • the weights may be pre-configured by measuring the direction of acceleration sensitivity of the VCO 14 or dynamically determined with methods illustrated in later sections.
  • the number of the VGAs should be corresponding to the number of the accelerometers.
  • the acceleration sensor 12 may comprise a 3-axis accelerometer which includes three independent accelerometers 32-x, 32-y and 32-z.
  • the sensing direction of the acceleration sensor 12 is determined by additional devices: VGA 27, VGA 28, VGA 29, and the summing device 31, for calculating the weighted sum of the acceleration components of x, y, z axes respectively.
  • a certain frequency shift on the output clock of the VCO is induced when the VCO is subjected to a constant acceleration. Consequently, the varying acceleration of the mechanical vibration on the VCO will be frequency modulated onto the output clock of VCO.
  • the modulated acceleration waveform is counted as the vibration induced phase noise.
  • the center frequency of the output clock of the VCO is also controlled by the oscillator control voltage, a small voltage ⁇ added to the oscillator control signal will generate a second frequency shift on the output clock of the VCO.
  • adding the oscillator control signal an acceleration signal sensed by a proper configured accelerometer can generate a second frequency shift with an amount equal to and a direction opposite to the frequency shift generated by acceleration on the VCO. Because the first frequency shift and the second frequency shift are highly synchronized, they will cancel out each other at any given moment. Thus the vibration induced phase noise on the output clock of the VCO is mitigated.
  • Fig. 2 is a diagrammatic flowchart of acceleration compensation branch of the method according to the present disclosure.
  • the illustrative flowchart of the method 200 in Fig. 2 omits some processing steps which are well-known to the skilled in the art, so as not to obscure the idea of the present disclosure.
  • the method according to the present disclosure for compensating the vibration induced phase noise includes following steps:
  • Generating an acceleration signal a by detecting, such as sensing, the acceleration on the VCO 14.
  • Step S203 may be added to determine if the PLL 10 is in a locked status and if there is vibration with enough intensity. If the determination result is true, the process goes to Step S205. If the determination result in Step S203 is false, the process goes to Step S206.
  • the correction signal ⁇ is set to zero. Equivalently, the whole adaptive compensation mechanism is bypassed and ineffective, and the PLL 10 may work like any regular PLL.
  • the gain a of the VGA 16 may be initialized to zero so that nothing is compensated to the VCO 14 when the PLL 10 is in the initial state such as powered up.
  • Fig. 3 is a diagrammatic flowchart of the adaptive gain generation of the method according to the present disclosure.
  • the method according to the present disclosure for automatically generating the gain a which would then precisely adapt to the vector of acceleration sensitivity of individual sample of VCO, has the following steps:
  • the divider device 13 converts the output clock signal oc into the feedback clock signal fc which is then fed back to the PFD 11. Otherwise, the output clock signal oc is directly fed back to the PFD 11 as fc.
  • the feedback clock signal fc has a center frequency fractional to that of the output clock signal oc, and a frequency modulation component identical to that of the output clock signal oc.
  • the PFD 11 determines a phase difference signal ⁇ between the reference clock signal rc and the feedback clock signal fc. Then, the PFD 11 provides the phase difference signal ⁇ to the loop filter 15 and the filter 17 respectively.
  • the filter 17 generates a filtered phase difference signal d by keeping the frequency components of the phase difference signal ⁇ which belongs to a desired bandwidth regarding to the targeting frequency band of mechanical vibration.
  • the cross-correlation unit 19 calculates a correlation coefficient b by taking in a frame of the filtered phase difference signal d and a frame of the acceleration signal a. The correlation coefficient b is then provided to the gain generation unit 20.
  • the gain generation unit 20 generates in dependent on the correlation coefficient b, a gain setting signal as the gain a, which is then fed to the gain setting port of the VGA 16.
  • the filtered phase difference signal d is a demodulated version of the acceleration frequency modulated on the output clock oc.
  • the acceleration signal a is a sensed version of the acceleration on the VCO 14.
  • the cross-correlation unit 19 may determine the correlation coefficient b and an optional delay At between the filtered phase difference signal d and the acceleration signal a.
  • Fig. 4 is a diagrammatic flowchart of the cross-correlation unit 19 of the method according to this disclosure.
  • the method according to the present disclosure for calculating the correlation coefficient b and the optional delay At, has following steps:
  • Step S3041 and S3043 should be properly configured to cover the target frequency band in which the vibration-induced phase noise is desired to be mitigated.
  • the cross-correlation function denoted as R ad [m] may be calculated by Equation (1):
  • the correlation coefficient b may be determined by Equation (2):
  • the delay ⁇ / may be determined by Equation (3):
  • N is the length of the sequences referred by Step S3041 and S3043, C is an constant typically equals to Nor 1, and m is an integral satisfying -N ⁇ m ⁇ N .
  • the relative level of the vibration induced phase noise referring to the acceleration on the VCO 14 is represented by the correlation coefficient b based on which the gain generation unit 20 generates the gain a.
  • the gain generation unit 20 updates its output incrementally. And there are several available implementations for the gain generation unit 20.
  • One exemplary implementation of the gain generation unit 20 is a lookup table mapping each correlation coefficient b to a certain increment which is then added to its output.
  • a proportional integral derivative (PID) controller for performing the PID algorithm with pre-determined parameters: a proportional gain K p , an integral gain K i , and a derivative gain K d .
  • a[t] , b[t] , c[t] , d[t] represent a sample of signal a, b, c, d on time t respectively where the t is a general time symbol which could be replaced by any other letter or symbol.
  • the sample rates of signal a, b, c or d are irrelevant with each other by default unless identical time symbol is used for these signals in a certain equation or group of equations.
  • Equation (4) also has many other well known equivalent representations such as differential form, which should be deemed as different alternatives within the scope of this disclosure.
  • a negative feedback control loop is constructed by the gain generation unit 20 as the controller, the acceleration compensation branch and the VCO 14 as the executor, and the divider device 13, the PFD 11, the filter 17, and the cross-correlation unit 19 as the measurement and feedback branch.
  • the gain generation unit 20 adjusts its output with either positive or negative increments to ensure the correlation coefficients b, which represents the relative level of the vibration-induced phase noise, would be changed towards zero through the executor.
  • the parameters or lookup table of the gain generation unit 20 are configured to ensure that larger magnitude of correlation coefficient b produces larger magnitude of gain increments.
  • the adaptive algorithm performed by the adaptive compensation unit 18 is preferably executed in a digital form.
  • the adaptive compensation unit 18 may be implemented by a digital signal processor (DSP) 23.
  • DSP digital signal processor
  • the outputs of acceleration sensor 12 are digital.
  • the acceleration sensor 12 may be implemented by one or three digital accelerometers, or by one or three analog accelerometers respectively followed by three additional analog digital converters (ADCs) (not shown).
  • An ADC 22 may be arranged between the filter 17 (e.g. a low pass filter or a bandpass filter) and the DSP 23 for converting the filtered phase difference signal from analog signal to digital signal.
  • the DSP 23 may acquire digital signals from the ADC 22 and the accelerometers 12, implement the adaptive algorithm, and output a digital correction signal which may be converted into an analog signal by a digital analog converter (DAC) 23 and then added to the oscillator control signal to form the corrected oscillator control signal for the VCO 14.
  • DAC digital analog converter
  • Fig. 5 is an example for the hardware implementation of the PLL of Fig. 1. However, it will be understood by the skilled in the art that the implementation of Fig. 5 is just illustrative but not for any limitation. Any appropriate hardware implementations of the PLL 10 according to the present disclosure may be contemplated by the skilled in the art. For example, the adaptive algorithm or part(s) of the adaptive algorithm may also be executed by analog device(s).
  • Fig. 6 is a schematic block diagram of another exemplary embodiment of the PLL according to the present disclosure, in which the acceleration sensor 12 comprises a 3 -axis accelerometer with orientation regardless of the direction of the acceleration sensitivity of VCO 14, three variable gain amplifiers VGA 27, VGA 28, and VGA 29, and a summing unit 31.
  • the acceleration sensor 12 comprises a 3 -axis accelerometer with orientation regardless of the direction of the acceleration sensitivity of VCO 14, three variable gain amplifiers VGA 27, VGA 28, and VGA 29, and a summing unit 31.
  • the acceleration sensor 12 comprises three independent accelerometers 32-x, 32-y and 32-z for generating three output signals a x , a y , and a z by sensing the acceleration components of X, Y, and Z axes in free space respectively.
  • the VGAs 27, 28, 29 apply three weights W 3 ⁇ 4 Wy, Wz, to each components signals a x , a y , and a z respectively.
  • the summing unit 31 generates by summing up all the three weighted signals provided by the VGA 27, 28, 29, the acceleration signal a which is then provided to the adaptive compensation unit 18 as described previously.
  • the adaptive compensation unit 18 may further comprise a de-multiplexer 26 for forwarding the gain setting signal c from the gain generation unit 20 to any selected one of the gain setting ports of all the four variable gain amplifiers VGA 16, VGA 27, VGA 28 and VGA 29 according to the methods of the present disclosure described in following sections.
  • Fig. 7 is a diagrammatic flowchart of the method for generating an acceleration signal by the acceleration sensor 12 as shown in Fig. 6 according to the present disclosure.
  • the method according to the present disclosure for generation of the acceleration signal has the following steps:
  • the three accelerometers 32-x. 32-y, 32-z generate triple axes acceleration signals a x , a y , a z by sensing respective acceleration components of the X, Y, Z axes of the VCO 14.
  • Method Step S2013 in which The VGAs 27, 28, 29 by applying weights Wx, W Y , W Z to triple axes acceleration component signals a x , a y , a z respectively, generate triple weighted axes acceleration component signals.
  • the summing unit 31 generates the acceleration signal a by summing up the triple weighted axes acceleration component signals provided by the VGAs 27, 28, 29.
  • the weights Wx, Wy, Wz are automatically determined by a finite state machine (FSM) illustrated in Fig. 8 based on the methods of adaptive compensation mechanism stated as the processes 200 and 300.
  • FSM finite state machine
  • the FSM, process 200 and process 300 may work in parallel.
  • the weights Wx, Wy, Wz may also be pre-determined in dependent on the measurement of parameters of the sample of the VCO 14. In this case, neither the de-multiplexer 26 nor the FSM illustrated in Fig. 8 is needed, and the gain generation unit 20 provides the gain setting signal c to the VGA 16 directly as illustrated in Fig. 1.
  • the method 800 for automatically calibrating the weights Wx, Wy, Wz of the acceleration sensor 12 as shown in Fig. 6 according to the present disclosure is as follows:
  • the de-multiplexer 26 forwards the gain setting signal c from the gain generation unit 20 to the gain setting port of the VGA 16.
  • the de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of the VGA 16 as the gain a.
  • the weights Wy and Wz are held as their most recently determined values.
  • the processes 200(or 1100) and 300 are performed, by means of which the gain a is continually updated by the gain generation unit 20. If the gain a is converged to a certain value, the gain a is determined as that value and the FSM will switch to State S804. If the gain a is not converged yet, the FSM stays on State S803.
  • the de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of VGA 28 as the weight Wy.
  • the gain a and Wz are held as their most recently determined values.
  • the processes 200(or 1100) and 300 are performed, by means of which the weight Wy is continually updated by the gain generation unit 20. If the weight Wy is converged to a certain value, the Wy is determined as that value and the FSM will switch to state S805. If Wy is not converged yet, the FSM stays on State S804.
  • the de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of VGA 29 as the weight Wz-
  • the gain a and Wy are held as their most recently determined values.
  • the processes 200 (or 1100) and 300 are performed, by means of which the weight Wz is continually updated by the gain generation unit 20 . If the weight Wz is converged to a certain value, the Wz is determined as that value and the FSM will switch to state S806. If Wz is not converged yet, the FSM stays on State S805.
  • the current determined gain a, Wy, Wz are compared respectively to their recent values determined by initialization and/or previous iteration(s) (an iteration comprises States S803, S804, and S805). If the gain a, Wy, Wz determined by each iteration(s) are converged respectively, or in other words, the variances of respective time series of the gain a, Wy and Wz determined by arbitrary number of recent iteration(s) are smaller than a predetermined threshold, the FSM will switch to state S807. Otherwise, if the gain a, Wy, or Wz determined by each iteration(s) are not converged, the FSM will switch to state S803.
  • the sensing direction of the acceleration sensor 12 as shown in Fig. 6 can be automatically calibrated to be consistent with the direction of acceleration sensitivity of the VCO 14 regardless of the orientation of the 3 -axis accelerometer.
  • the PLL 10 illustrated in Fig. 6 and the methods illustrated in Fig. 7 and Fig. 8 are only examples to illustrate the approach for determining the sensing direction of the acceleration sensor 12 according the present disclosure, which essentially describes iteratively calculating a plurality of compensation gains for respective axes, where in each iteration, the compensation gains are calculated one by one, and when one compensation gain is being calculated, the rest ones are held to their current values.
  • an alternative embodiment for the PLL according to the present disclosure is that there are three correction signal components generated by three adaptive compensation units connected to the three acceleration signal components of three axes respectively, the summing unit 31 generates the correction signal ⁇ by summing up the three correction signal components of three axes. Then the summing unit 30 generates the corrected oscillator control signal ⁇ by adding the correction signal ⁇ to the oscillator control signal ⁇ .
  • the method 800 as illustrated in Fig. 8 can still be used for determining the component compensation gains ⁇ , ⁇ , and ⁇ for X, Y and Z axes respectively by simply replacing the gain a, Wy and Wz in Fig.
  • the VGA 16 equals to being bypassed.
  • the PLL 10 in Fig. 6 is available by replacing the VGA 16 with a direct connection.
  • the weights for the plurality of VGAs are determined by steps of:
  • the adaptive compensation unit 18 may further comprise a filter 25 connected in series with the VGA 16, and an equalization coefficient estimator 24, for compensating the frequency response of the tuning circuit of the VCO 14 ⁇ cf. Reference [10], [11], [19]), by means of which the performance of adaptive compensation for high frequency vibration could be further improved.
  • Figs. 10 (a)-(b) are schematic block diagrams of other exemplary embodiments of the PLL according to the present disclosure, in which the adaptive compensation unit 18 comprises the filter 25 and the equalization coefficient estimator 24 as mentioned above.
  • the filter 25 in the present embodiment is a digital filter.
  • the acceleration signal a is provided to the filter 25 for equalization.
  • the filter 25 generates in dependent on the acceleration signal a, an equalized acceleration signal which is provided to the VGA 16.
  • the filter 25 may be placed after the VGA 16 (not shown).
  • the correction signal ⁇ is provided to the filter 25 for equalization.
  • the filter 25 generates in dependent on the correction signal ⁇ , an equalized correction signal which is provided to the summing unit 30.
  • the filter coefficients of filter 25 are provided by the equalization coefficient estimator 24.
  • the equalization coefficient estimator 24 generates the filter coefficients in dependent on three inputs: the filtered phase difference signal d, the delay At provided by the cross-correlation unit 19, and the acceleration signal a.
  • Figs. 11 (a)-(b) are diagrammatic flowcharts of the acceleration compensation branch with the filter 25 as shown in Figs. 10 (a)-(b) of the method according to the exemplary embodiment of the present disclosure respectively.
  • Fig. 11(a) is taken as an example for illustration only.
  • the steps of the method 1100 of Fig. 11 (a) are identical with those of Fig. 2, except that a step SI 104 of filtering the acceleration signal with the filter 25 is added before applying the gain a to the acceleration signal.
  • Fig. 11 (a) and Fig. 2 like reference numbers refer to like method steps.
  • the method according to the present embodiment of the disclosure for compensating the vibration induced phase noise includes following steps:
  • Method Step SI 107 Summing up by the summing unit 30 the correction signal ⁇ and the oscillator control signal ⁇ to generate a corrected oscillator control signal ⁇ by which the vibration-induced phase noise on the output clock oc of the VCO 14 is mitigated.
  • Step SI 103 may be added to determine if the PLL 10 or 10' is in a locked status and there is vibration with enough intensity. If the determination result is true, the process goes to Step SI 104. If the determination result in Step SI 103 is false, the process goes to Step SI 106.
  • the method steps of the acceleration compensation branch of the method 1100' are identical with those of Fig. 11(a), except steps S1104'-S1107' as illustrated in Fig. 11 (b), where in step S1104', the correction signal is generated by applying the gain to the acceleration signal; in step SI 105', the filtered correlation signal is generated by filtering the correction signal with the filter whose filter coefficients are updated in the process 1200; and in step S1107', the filtered correction signal is added to the oscillator control signal to generate a corrected oscillator control signal.
  • step SI 101 of generating the acceleration signal may be alternatively implemented by the steps S2011-S2015 in Fig. 7. Thus, the descriptions thereof are omitted here for simplicity.
  • Fig. 12 is a diagrammatic flowchart of the method for incrementally calculating the equalization coefficients and applying them to the filter 25 by the equalization coefficient estimator 24 according to the present disclosure.
  • the method 1200 has following steps: Method Step SI 201 :
  • Step SI 202 Checking if the gain a is converged, and then, going to Step SI 202 if the gain a is converged, or returning to Step SI 201 if the gain a is not converged.
  • acc is the acceleration on the VCO 14
  • H t -i is a frequency response of the filter 25 determined by most recent previous equalization coefficients
  • F vc is a frequency response of the tuning circuit of the VCO 14
  • gain ⁇ is the modulation gain of the acceleration compensation branch which is determined by the sensitivity of acceleration sensor 12, the gain a, and the sensitivity of VCO 14
  • is the acceleration sensitivity of the VCO 14 which represents the modulation gain of acceleration
  • ni is random noise.
  • the frequency shifts induced by acceleration and oscillator control voltage are abstracted to a frequency modulation process.
  • the PFD 11 and the filter 17 are abstracted to a frequency demodulation process.
  • the gain ⁇ equals to ⁇ .
  • the modulation and demodulation processes in the system model could be simplified as a demodulation gain and a delay At. And because the sequences of acceleration signal a and the filtered phase difference signal d are normalized in following calculation, both the modulation gain and the demodulation gain are omitted.
  • the acquired sequences of acceleration signal a and filtered phase difference signal d are aligned according to the delay At calculated by the cross-correlation unit 19, as illustrated in method Step S 1202. So the delay At is also omitted.
  • the system model could be simplified to the model as shown in Fig. 14.
  • the input vector A is obtained by applying a Discrete Fourier Transform (DFT) to the normalized vector a 2 as equation (5), where a 2 denotes the acquired sequence of samples of acceleration signal a; and the output vector D is obtained by applying a DFT to the normalized vector d 2 as equation (6) where d 2 denotes the acquired sequence of samples of filtered phase difference signal d; and Ni is the frequency domain representation of ran m noise.
  • DFT Discrete Fourier Transform
  • the incremental frequency response AH to be estimated is supposed to make the frequency response of the acceleration compensation branch be unit vector /, as illustrated in Equation(9)
  • the equalization coefficient estimator 24 estimates the latest equalization coefficients h t incrementally based on equation (5), (6), (12) and (13).
  • the estimator 24 and the filter 25 could be eliminated in practice for simplicity or cost consideration according to the performance requirement. All the working parameters according to the present disclosure, such as Wx, Wy, W 3 ⁇ 4 equalization coefficients of the filter 25, the gain a of VGA 16, PID factors of the gain generation unit 20 could be saved when the performance of PLL 10 is optimized, and be loaded when the PLL 10 is powered on or restarted so that the optimal performance of PLL 10 could be quickly recovered.
  • the present disclosure also proposes an apparatus comprising the PLL according to the embodiments as illustrated above.
  • the apparatus may comprise at least one of: a base station on a tower; a vehicle-carried equipment, such as wireless communication terminals, radar, navigator and/or scientific instrument on cars, trains, ships, airplane, helicopter, rockets, or space shuttle; and a high-speed network/digital communication equipment, e.g. a high-speed gateway application, a high speed router, a high-throughput cloud storage equipment etc.
  • the present disclosure may keep some the advantages of the existing active compensation approaches, such as, compact size, low weight, no need of additional mechanical resonance, and no need of special assembly line or manufacturing art. Meanwhile compared to the existing active compensation methods, the present disclosure has better compensation accuracy and adaptivity, and may eliminate cumbersome pre-calibration and/or pre-configuration operations and facilities in manufacturing, thus reducing the cost.
  • the close loop control mechanism can eliminate the temperature drift of analog devices (e.g. amplifier, operation amplifier or filter);

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

In a method for mitigating the vibration-induced phase noise of an phase locked loop with an acceleration sensitive voltage controlled oscillator, a correction signal generated by applying a gain and a equalization to an acceleration signal provided by an acceleration sensor sensing the acceleration on the VCO, is added to the oscillator control signal for active compensation, an adaptive compensation unit dynamically adjusts the gain, the frequency response of equalization, and the sensing direction of the acceleration sensor while the phase locked loop is working to make the active compensation automatically adapt to the parameters of the voltage controlled oscillator. The acceleration signal and a filtered phase difference signal generated by a filter following the phase frequency detector of the phase locked loop are provided at the inputs of the adaptive compensation unit. In the adaptive compensation unit, a cross-correlation unit calculates the correlation coefficient and delay between the acceleration signal and the filtered phase difference signal, a gain generation unit in dependent on the correlation coefficient incrementally calculates the gain as well as the sensing direction of the acceleration sensor, and a equalization coefficient estimator in dependent on the acceleration signal, the filtered phase difference signal and the calculated delay, incrementally calculates the filter coefficients of a filter performing the equalization.

Description

PLL AND ADAPTIVE COMPENSATION METHOD IN PLL
TECHNICAL FIELD
The present disclosure relates to a field of electronic circuits, and particularly to a phase locked loop (PLL), an apparatus comprising the PLL, and an adaptive compensation method in the PLL.
BACKGROUND
Crystals, such as quartz crystal oscillator, are widely used in frequency sources of electronic circuits, such as jitter cleaner and frequency synthesizer. However, it is also well known that the natural resonant frequency of such crystals changes when the crystals are subjected to acceleration (cf. Reference [1]). Due to the acceleration sensitivity of crystal oscillator, mechanical vibration could induce additional phase noise to its output clock which can unfavorably cause performance degradation or even malfunction to numerous applications.
The vibration effect is obvious in three typical real-world scenarios: 1) a wireless base station on an iron tower shaken by wind, passing trucks or earthquakes; 2) vehicle-carried equipments, such as wireless communication terminals, radar, navigator and/or scientific instrument on cars, trains, ships, airplane, helicopter, rockets, or space shuttle; and 3) high-speed network/digital communication equipments, e.g. high-speed gateway applications, high speed routers, high-throughput cloud storage equipments. These equipments require a system clock with ultra low phase noise which may be degraded by vibrations from cooling fans or human operations (walking, closing doors).
Considering that the PLL is a fundamental module widely used in electronic devices, vibration-induced phase noise may degrade key performances of electronic systems, e. g. connectivity, signal/noise ratio and/or bit error rate of communication system, the resolution and/or reliability of radar and other sensors. Therefore, a technology to suppress the vibration-induced phase noise is very valuable to many markets such as cellular networks, smart-phones, 2-way radios, vehicle-to-vehicle communication, radar, aerospace, internet and/or cloud facilities, and etc. The well-known methods for reducing the acceleration sensitivity of crystal oscillator include both active and passive methods.
The passive approach involves either a special mechanical structure to absorb vibration or mounting pairs of oppositely oriented crystals to cancel the acceleration-induced frequency shifts. Such methods have been applied in both print circuit board (PCB) level (cf. Reference [2]) or micro structure integrated in compact sized packages (cf. References [3]-[7]).
In the active method, mechanical vibration may be sensed by acceleration sensors and fed back to dynamically adjust an output frequency of the crystal oscillator through its tuning interface. There are usually three accelerometers closely placed to the crystal oscillator to sense the accelerations of 3 axes in free space.
In 1981 (cf. Reference [8]) and 1987 (cf. Reference [9]), V.R. Rosati et al. proposed a solution in which the tuning signal generated by the accelerometer may be modified by an analog amplifier with a fixed gain and no phase delay.
In 1989 (cf. Reference [10]), Frerking described using an adaptive filter in a polarization-effect tuning method to minimize a voltage controlled crystal oscillator's (VCXO) vibration-induced phase noise.
In 1997 (cf. Reference [11]), Wei proposed an adaptive signal conditioner comprising one or more accelerometers, a bandpass filter and an analog circuit representing transfer function H(s) to suppress the vibration-induced phase noise of the VCXO.
In 2006 (cf. Reference [20]), Nicola et al. proposed a device for stabilizing the PLL. In Nicola's patent, the stabilizing device may add a random digital signal to the oscillator control signal and cross-correlates an output of a phase detector and said random digital signal to estimate a transfer function and a loop gain of the PLL. The estimated transfer function and loop gain may be then used to adjust the gain of two amplifiers through a lookup table to stabilize the transfer function of PLL when the jitter of reference clock changes. In Nicola's patent, the variance and gain of the signal added into the oscillator control signal are pre-determined, and the loop filter is adjusted. It is only be applicable to all digital PLL and not aims to suppress the vibration induced phase noise.
Existing passive and active methods suffer certain drawbacks which either limit its performance or bring high product costs.
Therefore, a technical solution of adaptively compensating vibration in the PLL is desired. SUMMARY
Embodiments of the present disclosure provide a mechanism for mitigating the vibration-induced phase noise of acceleration sensitive voltage controlled oscillator (VCO) in phase locked loop (PLL). The mechanism in some embodiments comprises an active compensation approach in which a compensation network, by applying an attenuation to an acceleration signal sensed by an acceleration sensor closely placed to the VCO, generates a correction signal, which is added to the oscillator control signal for mitigating the vibration-induced phase noise. The mechanism in some embodiments further comprises methods for dynamically adjusting the parameters of the compensation network, such as the gain (attenuation), so that the compensation network can dynamically adapt to individual VCO sample while working, where the parameters of each VCO sample, such as sensitivity and acceleration sensitivity, are usually different and may vary with its working frequency, environmental temperature, aging, etc. Furthermore, with the adaptive active compensation network, the pre-calibration or pre-configuration for the compensation network, which is necessary in existing active compensation approaches, may no longer required in some embodiments of the present disclosure.
According to an aspect of the present disclosure, a phase locked loop (PLL) is provided. The PLL comprises a phase frequency detector (PFD), a loop filter, and a voltage controlled oscillator (VCO). The PLL further comprises: an acceleration sensor for generating an acceleration signal by detecting an acceleration of the VCO; a first filter for filtering a phase difference signal generated by the PFD to obtain a filtered phase difference signal; an adaptive compensation unit for generating a correction signal based on the acceleration signal and the filtered phase difference signal; a first summing unit, connected between the loop filter and the VCO, for summing up the correction signal and an oscillator control signal output from the loop filter to compensate a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO. Preferably, the adaptive compensation unit comprises: a cross-correlation unit for calculating a correlation coefficient between the acceleration signal and the filtered phase difference signal; a gain generation unit for generating a gain setting signal as a gain for the acceleration signal based on the correlation coefficient; and a first variable gain amplifier (VGA) for generating the correction signal by applying the gain to the acceleration signal.
Preferably, the acceleration sensor comprises: a plurality of accelerometers, each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO in one of a plurality of directions; a plurality of VGAs, each being connected to a respective output of the plurality of accelerometers for applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and a second summing unit configured for summing up the weighted acceleration component signals to form the acceleration signal.
Preferably, the adaptive compensation unit further comprises: a de-multiplexer for forwarding the gain setting signal from the gain generation unit to a selected one of the first VGA as the gain and to the plurality of VGAs as the weights.
The weights for the plurality of VGAs are determined by:
a) judging whether current weights are marked as calibrated;
b) initially setting one of the gain and the weights to be a non-zero constant, and the other(s) of the gain and the weights to be zero, if it is judged that any one of the current weights is not marked as calibrated;
c) sequentially repeating an iteration as follows on each of the VGAs of which the gain or the weight is initialized to be zero in b), until all of at least one of the gain or weights are determined:
forwarding the gain setting signal from the gain generation unit to the selected one of the VGAs, meanwhile holding the gain or weight of each of the rest VGAs as its value being determined by the previous iteration;
letting the PLL work for continually updating the gain or weight of the selected VGA until the gain or weight of the selected VGA is converged to a certain value which is then determined as the gain or weight of the selected VGA in the current iteration; d) deciding whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in c) are smaller than a predetermined threshold;
e) repeating c)-d), until it is decided that the at least one of the current determined gain or weights are converged; and
f) marking the current determined weights as calibrated.
Preferably the cross-correlation unit is configured for obtaining a peak value and its position in a cross-correlation sequence calculated from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively.
Preferably the adaptive compensation unit further comprises: a second filter arranged between the acceleration sensor and the first VGA, and configured for equalizing the acceleration signal from the acceleration sensor with its filter coefficients; and an equalization coefficient estimator for updating the filter coefficients of the second filter based on the delay, the acceleration signal and the filtered phase difference signal.
Alternatively, the adaptive compensation unit further comprises: a second filter arranged between the first VGA and the first summing unit, and configured for filtering the correction signal from the first VGA with its filter coefficients; and an equalization coefficient estimator for updating the filter coefficients of the second filter based on the delay, the acceleration signal and the filtered phase difference signal.
According to another aspect of the present disclosure, a PLL is provided. The PLL comprises a phase frequency detector (PFD), a loop filter, and a voltage controlled oscillator (VCO). The PLL further comprises: a plurality of accelerometers, each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO in one of a plurality of directions; a first filter configured for filtering a phase difference signal generated by the PFD to obtain a filtered phase difference signal; a plurality of adaptive compensation units, each being configured for generating a correction component signal based on the corresponding acceleration component signal and the filtered phase difference signal; a second summing unit configured for summing up the correction component signals to form a correction signal; a first summing unit, connected between the loop filter and the VCO, for summing up the correction signal and an oscillator control signal output from the loop filter to compensate a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO.
Preferably, each of the adaptive compensation units comprises: a cross-correlation unit for calculating a correlation coefficient between the acceleration component signal and the filtered phase difference signal; a gain generation unit for generating a gain setting signal as a gain for the acceleration component signal based on the correlation coefficient; and a variable gain amplifier (VGA) for generating the correction component signal by applying the gain to the acceleration component signal.
According to an aspect of the present disclosure, an apparatus comprising the PLL above is provided.
According to another aspect of the present disclosure, a method for adaptively compensating a phase locked loop (PLL) is provided. The method comprise: generating an acceleration signal by detecting an acceleration of a voltage controlled oscillator VCO of the PLL; generating a correction signal by applying a gain to the acceleration signal; and summing up the correction signal and an oscillator control signal from a loop filter of the PLL for compensating a frequency shift of an output clock signal from the VCO caused by the acceleration of the VCO.
Preferably, the gain may be obtained by steps of: obtaining a feedback clock signal; determining a phase difference signal between a reference clock signal and the feedback clock signal; filtering the phase difference signal to obtain the filtered phase difference signal; calculating a correlation coefficient of the acceleration signal and the filtered phase difference signal; and generating a gain setting signal as the gain based on the correlation coefficient.
Preferably, generating the acceleration signal comprises: generating a plurality of acceleration component signals, each being generated by detecting an acceleration component in each of a plurality of directions; applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and summing up the weighted acceleration component signals to form the acceleration signal.
Preferably, the weights are determined by:
a) judging whether current weights are marked as calibrated;
b) initially setting one of the gain and the weights to be a non-zero constant, and the other(s) of the gain and the weights to be zero, if it is judged that any one of the current weights is not marked as calibrated;
c) sequentially repeating an iteration as follows on the acceleration signal or the acceleration component signal to which the gain or the weight initialized to be zero in b) is applied, until all of at least one of the gain or weights are determined:
applying the gain setting signal to a selected one of the acceleration signal and the acceleration component signal, meanwhile holding the applied gain or weights as their values being determined by the previous iteration;
letting the PLL work for continually updating the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal, until the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal is converged to a certain value which is then determined as the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal in the current iteration;
d) deciding whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of the respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in Step c) are smaller than a predetermined threshold;
e) repeating c)-d), until it is decided that the at least one of the current determined gain or weights are converged; and
f) marking the current determined weights as calibrated.
Preferably, calculating the correlation coefficient comprises: obtaining a peak value and its position in a cross-correlation sequence calculated from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively. Preferably, the method further comprises: updating filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and filtering the acceleration signal with the updated filter coefficients.
Alternatively, the method further comprises: updating filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and filtering the correction signal with the updated filter coefficients.
The present disclosure may keep some advantages of active compensation approaches, such as, compact size, low weight, no need of additional mechanical resonance, and no need of special assembly line or manufacturing art. Meanwhile, the present disclosure has better compensation accuracy and adaptivity, and may reduce the cost by eliminating cumbersome and costy pre-calibration and/or pre-configuration operations .
BRIEF DESCRIPTION OF THE DRAWINGS
The objects, advantages and characteristics of the present disclosure will be more apparent, according to descriptions of preferred embodiments in connection with the drawings, wherein:
Fig. 1 illustratively shows a block diagram of a PLL according to an embodiment of the present disclosure;
Fig. 2 shows an illustrative flowchart of an adaptive compensation method for a PLL according to an embodiment of the present disclosure;
Fig. 3 shows an illustrative flowchart of a method of generating a gain according to an embodiment of the present disclosure;
Fig. 4 shows an illustrative flowchart of calculating cross-correlation in detail, which may be a part of the flowchart of Fig. 3;
Fig. 5 illustratively shows an exemplary hardware implementation of the PLL of Fig. 1; Fig. 6 illustratively shows a block diagram of a PLL according to another embodiment of the present disclosure;
Fig. 7 shows an illustrative flowchart of generating an acceleration signal in detail in the PLL as illustrated in Fig. 6, which is a part of a flowchart of Fig. 2;
Fig. 8 shows an illustrative flowchart of calibrating e.g. weights W¾ WY and Wz respectively for 3 -axes acceleration signals in detail, which may be a part of the flowchart of Fig. 7;
Fig. 9 illustratively shows a block diagram of a PLL according to another embodiment of the present disclosure;
Figs. 10 (a)-(b) illustratively show block diagrams of a PLL according to other embodiments of the present disclosure;
Fig. 11 (a)-(b) show illustrative flowcharts of an adaptive compensation method for the PLL according to the embodiment as illustrated in Figs. 10 (a)-(b);
Fig. 12 shows an illustrative flowchart of a method of updating filter coefficients in detail, which may be used for equalizing the acceleration signal in the flowcharts of Figs. 11 (a)-(b);
Fig. 13 illustratively shows a system model for calculating the equalization coefficients according to the method of Fig. 12; and
Fig. 14 illustratively shows a simplified system model for calculating the equalization coefficients according to the method of Fig. 12.
It should be noted that various parts in the drawings are only for an illustrative purpose, and thus should not be understood as any limitations and constraints on the scope of the present disclosure. In the drawings, similar reference numbers refer to similar parts unless otherwise specified.
DETAILED DESCRIPTION
One major drawback of vibration isolation is severely performance degradation at one or more mechanical resonation frequencies. Another one is its significantly increased size and weight which may limit its application in handset, compact or vehicle-carried devices.
For paired mounting technology, the compensation performance depends on how well the crystal oscillator pair(s) matches. Because of the variance of acceleration sensitivity of individual samples of the same batch is about 20% to 30% (cf. References [12]-[14]), the compensation ratio of randomly paired crystal oscillators is about 5 : 1 or 3 : 1. For well-matched crystal oscillator pair, the compensation ratio is much higher in the cost of expensive measurement and selection of samples, especially when 8 identical samples are required for 3 -axes compensation. In a word, the paired mounting technology suffers either poor performance or high product cost.
Besides limitations in performance and/or cost, many passive methods implemented by micro mechanics or micro-structure require special manufacturing technology and/or dedicated assembly line in manufacture which further drive up the cost of product.
Active methods using only one ordinary crystal oscillator can typically achieve a compensation ratio of 10: 1 without significantly increasing size and weight of the circuit. However, there are two major drawbacks in current active compensation methods: 1) poor adaptivity, and 2) cumbersome pre-calibration and/or pre-configuration.
In current active methods, the feedback network may be calibrated and/or configured during manufacturing and fixed for the rest lifetime of products. However, because the parameters (acceleration sensitivity, tuning sensitivity, linearity) of the crystal oscillators may also be subjected to the working frequency (cf. References [15]-[16]), environmental temperature and aging status (cf. Reference [17]). Fixed feedback network calibrated for a specific working frequency performs poorly in different working frequencies, environmental temperatures, and/or aging status. The poor adaptivity limits the application of the active methods and/or requires additional solutions. Moreover, in the active compensation methods, the pre-calibration or pre-configuration of the feedback network requires expensive testing equipments and numerous human efforts which significantly lower the efficiency and increase the cost of manufacturing.
Fig. 1 shows a schematic block diagram of a preferred exemplary embodiment of the PLL according to the disclosure.
The PLL 10 according to the present disclosure comprises a PFD 11, a loop filter 15, a VC014 which is sensitive to acceleration (e.g. a VCXO), and an optional divider device 13.
The PFD 11 determines a phase difference signal ε between a feedback clock signal fc and a reference clock signal rc. The PFD 11 provides the phase difference signal ε at the input of the loop filter 15. The loop filter 15 generates in dependent on the phase difference signal ε provided, an oscillator control signal η by means of which the VCO 14 can be controlled. The VCO 14 generates an output clock signal oc which is provided to the divider device 13. The divider device 13 generates in dependent on the output clock signal oc provided, the feedback clock signal fc which is fed back to the PFD 11. The output clock signal oc may also be directly provided as the feedback clock signal fc to the PFD 11 if the divider device 13 is alternatively omitted.
The PLL 10 according to the present disclosure also comprises an acceleration sensor 12, an adaptive compensation unit 18, a filter 17 and a summing unit 30.
The acceleration sensor 12 placed close to the VCO 14 generates an acceleration signal a by detecting the acceleration on the VCO 14. The acceleration sensor 12 provides the acceleration signal a to the input of the adaptive compensation unit 18. The filter 17 generates in dependent on the phase difference signal ε provided by the PFD 11, a filtered phase difference signal d which is provided at a second input of the adaptive compensation unit 18. The adaptive compensation unit 18 generates a correction signal δ in dependent on the acceleration signal a and the filtered phase difference signal d. The summing unit 30 generates by summing up the correction signal δ and the oscillator control signal η, a corrected oscillator control signal Θ by means of which the vibration-induced phase noise on the output clock signal oc is mitigated. The polarity of the correction signal δ depends on the polarity of the sensitivity of the VCO 14.
The adaptive compensation unit 18 may comprise a cross-correlation unit 19, a gain generation unit 20 and a variable gain amplifier (VGA) 16.
The cross-correlation unit 19 generates correlation coefficient b by calculating a cross-correlation function of the acceleration signal a and the filtered phase difference signal d. The gain generation unit 20 generates in dependent on the correlation coefficient b, a gain setting signal c, which is provided to the VGA 16 as the gain a. The VGA 16 generates the correction signal δ by applying the gain a to the acceleration signal a.
The acceleration sensor 12 may be implemented by a single axis accelerometer with an orientation being consistent with the direction of acceleration sensitivity of the VCO 14.
Alternatively the acceleration sensor 12 may comprise a plurality of accelerometers configured for sensing multiple acceleration components in a plurality directions of the acceleration on the VCO 14. The plurality of accelerometers may be placed close to the VCO 14 regardless of the direction of the acceleration sensitivity of VCO 14. Accordingly, the acceleration sensor 12 may further comprises a plurality of VGAs, each being connected to a respective output of the plurality of accelerometers for applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and a summing unit configured to summing up the weighted acceleration component signals to form the acceleration signal a. The weights may be pre-configured by measuring the direction of acceleration sensitivity of the VCO 14 or dynamically determined with methods illustrated in later sections.
It will be appreciated by the skilled in the art that the number of the VGAs (weights) should be corresponding to the number of the accelerometers. For example, as illustrated in Fig. 5 and Fig. 6, the acceleration sensor 12 may comprise a 3-axis accelerometer which includes three independent accelerometers 32-x, 32-y and 32-z. In that case, the sensing direction of the acceleration sensor 12 is determined by additional devices: VGA 27, VGA 28, VGA 29, and the summing device 31, for calculating the weighted sum of the acceleration components of x, y, z axes respectively.
A certain frequency shift on the output clock of the VCO is induced when the VCO is subjected to a constant acceleration. Consequently, the varying acceleration of the mechanical vibration on the VCO will be frequency modulated onto the output clock of VCO. The modulated acceleration waveform is counted as the vibration induced phase noise. Meanwhile, because the center frequency of the output clock of the VCO is also controlled by the oscillator control voltage, a small voltage Δν added to the oscillator control signal will generate a second frequency shift on the output clock of the VCO. Given a correct polarity and proper attenuation, adding the oscillator control signal an acceleration signal sensed by a proper configured accelerometer can generate a second frequency shift with an amount equal to and a direction opposite to the frequency shift generated by acceleration on the VCO. Because the first frequency shift and the second frequency shift are highly synchronized, they will cancel out each other at any given moment. Thus the vibration induced phase noise on the output clock of the VCO is mitigated.
Fig. 2 is a diagrammatic flowchart of acceleration compensation branch of the method according to the present disclosure. The illustrative flowchart of the method 200 in Fig. 2 omits some processing steps which are well-known to the skilled in the art, so as not to obscure the idea of the present disclosure. The method according to the present disclosure for compensating the vibration induced phase noise includes following steps:
Method Step S201 :
Generating an acceleration signal a by detecting, such as sensing, the acceleration on the VCO 14.
Method Step S205:
Generating a correction signal δ by applying a gain a to the acceleration signal a. Method Step S207:
Summing up the correction signal δ and the oscillator control signal η to generate a corrected oscillator control signal Θ by which the vibration-induced phase noise on the output clock oc of the VCO 14 is mitigated.
Before S205, Step S203 may be added to determine if the PLL 10 is in a locked status and if there is vibration with enough intensity. If the determination result is true, the process goes to Step S205. If the determination result in Step S203 is false, the process goes to Step S206.
Method Step S206:
Setting the correction signal δ to zero so that nothing is added to the oscillator control signal η.
When the intensity of vibration is lower than certain threshold or the PLL 10 is in an unlocked status, the correction signal δ is set to zero. Equivalently, the whole adaptive compensation mechanism is bypassed and ineffective, and the PLL 10 may work like any regular PLL. The gain a of the VGA 16 may be initialized to zero so that nothing is compensated to the VCO 14 when the PLL 10 is in the initial state such as powered up. These stated mechanisms ensure that the PLL 10 will work like any regular PLL in the phases of power up, locking, and etc.
Fig. 3 is a diagrammatic flowchart of the adaptive gain generation of the method according to the present disclosure. The method according to the present disclosure for automatically generating the gain a, which would then precisely adapt to the vector of acceleration sensitivity of individual sample of VCO, has the following steps:
Method Step S301, in which:
Optionally, the divider device 13 converts the output clock signal oc into the feedback clock signal fc which is then fed back to the PFD 11. Otherwise, the output clock signal oc is directly fed back to the PFD 11 as fc. The feedback clock signal fc has a center frequency fractional to that of the output clock signal oc, and a frequency modulation component identical to that of the output clock signal oc. Method Step S302, in which:
The PFD 11 determines a phase difference signal ε between the reference clock signal rc and the feedback clock signal fc. Then, the PFD 11 provides the phase difference signal ε to the loop filter 15 and the filter 17 respectively.
Method Step S303, in which:
The filter 17 generates a filtered phase difference signal d by keeping the frequency components of the phase difference signal ε which belongs to a desired bandwidth regarding to the targeting frequency band of mechanical vibration.
Method Step S304, in which:
The cross-correlation unit 19 calculates a correlation coefficient b by taking in a frame of the filtered phase difference signal d and a frame of the acceleration signal a. The correlation coefficient b is then provided to the gain generation unit 20.
Method Step S305, in which:
The gain generation unit 20 generates in dependent on the correlation coefficient b, a gain setting signal as the gain a, which is then fed to the gain setting port of the VGA 16.
The filtered phase difference signal d is a demodulated version of the acceleration frequency modulated on the output clock oc. And the acceleration signal a is a sensed version of the acceleration on the VCO 14. The cross-correlation unit 19 may determine the correlation coefficient b and an optional delay At between the filtered phase difference signal d and the acceleration signal a.
Fig. 4 is a diagrammatic flowchart of the cross-correlation unit 19 of the method according to this disclosure. The method according to the present disclosure for calculating the correlation coefficient b and the optional delay At, has following steps:
Method Step S3041 :
Acquiring a sequence of samples of the acceleration signal a and another sequence of samples of the filtered phase difference signal d within the same timing window. The sample rate and the length of both sequences should be identical. Method Step S3043 :
Calculating a cross-correlation function of the sequences of acceleration signal a and filtered phase difference signal d. To calculate the cross-correlation function, the ratio between the amplitudes of signal a and d shall not be changed when applying normalization to signal a.
Method Step S3045:
Peak searching the cross-correlation function calculated in S3043, and output the value of the peak of the cross-correlation function as correlation coefficient b and optionally the position of the peak of the cross-correlation function as the delay At.
The sample rate and the length of the sequences of the filtered phase difference signal d and the acceleration signal a referred in Step S3041 and S3043 should be properly configured to cover the target frequency band in which the vibration-induced phase noise is desired to be mitigated.
As an exemplary implementation, the cross-correlation function, denoted as Rad[m] may be calculated by Equation (1):
Figure imgf000017_0001
{ ai-mlm < 0
Where, |<¾ I is the L2-norm of vector αλ representing the acquired sequence of samples of acceleration signal a, which is defined as
Figure imgf000017_0002
The correlation coefficient b may be determined by Equation (2):
Figure imgf000017_0003
The delay Δ/ may be determined by Equation (3):
At = m = arg max I Rad [m] J (3)
Where, the N is the length of the sequences referred by Step S3041 and S3043, C is an constant typically equals to Nor 1, and m is an integral satisfying -N < m < N . According to S303, the relative level of the vibration induced phase noise referring to the acceleration on the VCO 14 is represented by the correlation coefficient b based on which the gain generation unit 20 generates the gain a.
Preferably the gain generation unit 20 updates its output incrementally. And there are several available implementations for the gain generation unit 20. One exemplary implementation of the gain generation unit 20 is a lookup table mapping each correlation coefficient b to a certain increment which is then added to its output.
Another exemplary implementation of the gain generation unit 20 is a proportional integral derivative (PID) controller for performing the PID algorithm with pre-determined parameters: a proportional gain Kp , an integral gain Ki , and a derivative gain Kd . The
PID algorithm generates in dependent on the time series of correlation coefficient b, the output c of the unit 20 according to Equation (4): c[t] = Kpb[t] + Kt∑ b[n] + Kd (b[t] - b[t - 1]) (4)
n=0
In Equations (l)-(4), a[t] , b[t] , c[t] , d[t] represent a sample of signal a, b, c, d on time t respectively where the t is a general time symbol which could be replaced by any other letter or symbol. The sample rates of signal a, b, c or d are irrelevant with each other by default unless identical time symbol is used for these signals in a certain equation or group of equations.
Equation (4) also has many other well known equivalent representations such as differential form, which should be deemed as different alternatives within the scope of this disclosure.
A negative feedback control loop is constructed by the gain generation unit 20 as the controller, the acceleration compensation branch and the VCO 14 as the executor, and the divider device 13, the PFD 11, the filter 17, and the cross-correlation unit 19 as the measurement and feedback branch. In the loop, the gain generation unit 20 adjusts its output with either positive or negative increments to ensure the correlation coefficients b, which represents the relative level of the vibration-induced phase noise, would be changed towards zero through the executor. The parameters or lookup table of the gain generation unit 20 are configured to ensure that larger magnitude of correlation coefficient b produces larger magnitude of gain increments. As a result, when the correlation coefficient b offsets far from zero, which means the PLL 10 is under compensated or over compensated, the gain a will be adjusted dramatically to pull it back to zero. While as the covariance coefficient b approximates zero, the gain a will be adjusted slightly and eventually converge to a certain value. When the close loop converges, the vibration-induced phase noise is minimized.
It should be noted that the flowchart of Fig. 2 is just for a simplified description of the data/signal flow. The steps in the flowchart are usually organized in a pipelined fashion and executed concurrently by different modules.
In a hardware implementation, the adaptive algorithm performed by the adaptive compensation unit 18 is preferably executed in a digital form. As illustrated in Fig. 5, The adaptive compensation unit 18 may be implemented by a digital signal processor (DSP) 23. In this case, the outputs of acceleration sensor 12 are digital. The acceleration sensor 12 may be implemented by one or three digital accelerometers, or by one or three analog accelerometers respectively followed by three additional analog digital converters (ADCs) (not shown). An ADC 22 may be arranged between the filter 17 (e.g. a low pass filter or a bandpass filter) and the DSP 23 for converting the filtered phase difference signal from analog signal to digital signal. The DSP 23 may acquire digital signals from the ADC 22 and the accelerometers 12, implement the adaptive algorithm, and output a digital correction signal which may be converted into an analog signal by a digital analog converter (DAC) 23 and then added to the oscillator control signal to form the corrected oscillator control signal for the VCO 14.
Fig. 5 is an example for the hardware implementation of the PLL of Fig. 1. However, it will be understood by the skilled in the art that the implementation of Fig. 5 is just illustrative but not for any limitation. Any appropriate hardware implementations of the PLL 10 according to the present disclosure may be contemplated by the skilled in the art. For example, the adaptive algorithm or part(s) of the adaptive algorithm may also be executed by analog device(s).
There may be many existing products of DSP and Microprocessor with peripherals like
ADC(s), memory, 3 -axis accelerometers and DAC(s) with qualified performance to implement the present disclosure. With the prior art of microelectronics, it is also feasible to implement the entire acceleration compensated PLL 10 except the VCO 14, the filter 15 and the filter 17 within a single SoC (System on Chip).
Fig. 6 is a schematic block diagram of another exemplary embodiment of the PLL according to the present disclosure, in which the acceleration sensor 12 comprises a 3 -axis accelerometer with orientation regardless of the direction of the acceleration sensitivity of VCO 14, three variable gain amplifiers VGA 27, VGA 28, and VGA 29, and a summing unit 31.
As illustrated in the PLL 10' of Fig. 6, the acceleration sensor 12 comprises three independent accelerometers 32-x, 32-y and 32-z for generating three output signals ax, ay, and az by sensing the acceleration components of X, Y, and Z axes in free space respectively. The VGAs 27, 28, 29 apply three weights W¾ Wy, Wz, to each components signals ax, ay, and az respectively. The summing unit 31 generates by summing up all the three weighted signals provided by the VGA 27, 28, 29, the acceleration signal a which is then provided to the adaptive compensation unit 18 as described previously.
In the present embodiment, the adaptive compensation unit 18 may further comprise a de-multiplexer 26 for forwarding the gain setting signal c from the gain generation unit 20 to any selected one of the gain setting ports of all the four variable gain amplifiers VGA 16, VGA 27, VGA 28 and VGA 29 according to the methods of the present disclosure described in following sections.
Fig. 7 is a diagrammatic flowchart of the method for generating an acceleration signal by the acceleration sensor 12 as shown in Fig. 6 according to the present disclosure. The method according to the present disclosure for generation of the acceleration signal has the following steps:
Method Step S2011, in which
The three accelerometers 32-x. 32-y, 32-z generate triple axes acceleration signals ax, ay, az by sensing respective acceleration components of the X, Y, Z axes of the VCO 14.
Method Step S2013, in which The VGAs 27, 28, 29 by applying weights Wx, WY, WZ to triple axes acceleration component signals ax, ay, az respectively, generate triple weighted axes acceleration component signals.
Method Step S2015, in which
The summing unit 31 generates the acceleration signal a by summing up the triple weighted axes acceleration component signals provided by the VGAs 27, 28, 29.
Preferably, the weights Wx, Wy, Wz are automatically determined by a finite state machine (FSM) illustrated in Fig. 8 based on the methods of adaptive compensation mechanism stated as the processes 200 and 300. The FSM, process 200 and process 300 may work in parallel.
Alternatively, the weights Wx, Wy, Wz may also be pre-determined in dependent on the measurement of parameters of the sample of the VCO 14. In this case, neither the de-multiplexer 26 nor the FSM illustrated in Fig. 8 is needed, and the gain generation unit 20 provides the gain setting signal c to the VGA 16 directly as illustrated in Fig. 1.
As illustrated in Fig. 8 and in connection with Fig. 7, the method 800 for automatically calibrating the weights Wx, Wy, Wz of the acceleration sensor 12 as shown in Fig. 6 according to the present disclosure is as follows:
State S801, in which:
The de-multiplexer 26 forwards the gain setting signal c from the gain generation unit 20 to the gain setting port of the VGA 16. The FSM would be initialized to this state after power on or reset. If the weights Wx, Wy, Wz are marked as calibrated ('calibrated=True'), the FSM stays in State S801. Otherwise, if the weights Wx, Wy, Wz are not marked as calibrated ('calibrated=False'), the FSM will switch to State S802.
State S802, in which:
The weights Wx, Wy, Wz is initialized as Wx=l, WY=0, Wz=0. And then, the FSM switches to State S803.
State S803, in which: The de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of the VGA 16 as the gain a. The weights Wy and Wz are held as their most recently determined values. The processes 200(or 1100) and 300 are performed, by means of which the gain a is continually updated by the gain generation unit 20. If the gain a is converged to a certain value, the gain a is determined as that value and the FSM will switch to State S804. If the gain a is not converged yet, the FSM stays on State S803.
State S804, in which:
The de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of VGA 28 as the weight Wy. The gain a and Wz are held as their most recently determined values. The processes 200(or 1100) and 300 are performed, by means of which the weight Wy is continually updated by the gain generation unit 20. If the weight Wy is converged to a certain value, the Wy is determined as that value and the FSM will switch to state S805. If Wy is not converged yet, the FSM stays on State S804.
State S805, in which:
The de-multiplexer 26 forwards the output signal c from the gain generation unit 20 to the gain setting port of VGA 29 as the weight Wz- The gain a and Wy are held as their most recently determined values. The processes 200 (or 1100) and 300 are performed, by means of which the weight Wz is continually updated by the gain generation unit 20 . If the weight Wz is converged to a certain value, the Wz is determined as that value and the FSM will switch to state S806. If Wz is not converged yet, the FSM stays on State S805.
State S806, in which:
The current determined gain a, Wy, Wz are compared respectively to their recent values determined by initialization and/or previous iteration(s) (an iteration comprises States S803, S804, and S805). If the gain a, Wy, Wz determined by each iteration(s) are converged respectively, or in other words, the variances of respective time series of the gain a, Wy and Wz determined by arbitrary number of recent iteration(s) are smaller than a predetermined threshold, the FSM will switch to state S807. Otherwise, if the gain a, Wy, or Wz determined by each iteration(s) are not converged, the FSM will switch to state S803.
State S807, in which: The weights Wx, Wy, Wz are marked as calibrated ('calibrated is assigned as True'). Then the FSM will switch to state S801.
According to the embodiments of the PLL in Fig. 6 and the methods in Figs. 7 and 8 as illustrated above, the sensing direction of the acceleration sensor 12 as shown in Fig. 6 can be automatically calibrated to be consistent with the direction of acceleration sensitivity of the VCO 14 regardless of the orientation of the 3 -axis accelerometer.
It should be noted that the PLL 10 illustrated in Fig. 6 and the methods illustrated in Fig. 7 and Fig. 8 are only examples to illustrate the approach for determining the sensing direction of the acceleration sensor 12 according the present disclosure, which essentially describes iteratively calculating a plurality of compensation gains for respective axes, where in each iteration, the compensation gains are calculated one by one, and when one compensation gain is being calculated, the rest ones are held to their current values.
In Fig. 6, the relations between any two acceleration sensing branches of X, Y, and Z axes are symmetric, and the VGA 16 is connected in series with the VGAs 27, 28, 29 respectively, which means that the actual gains for the three axes are aWx, aWy and aW¾ respectively. As a result, the skilled in the art may contemplate many alternative implementations mathematically equivalent to the methods illustrated in Fig. 7 and Fig. 8 and many corresponding alternative implementations mathematically equivalent to the embodiment illustrated in Fig. 6, based on the above exemplary embodiments of Figs. 6-8.
For example, an alternative embodiment (as shown in Fig. 9) for the PLL according to the present disclosure is that there are three correction signal components generated by three adaptive compensation units connected to the three acceleration signal components of three axes respectively, the summing unit 31 generates the correction signal δ by summing up the three correction signal components of three axes. Then the summing unit 30 generates the corrected oscillator control signal Θ by adding the correction signal δ to the oscillator control signal η. In that case, the method 800 as illustrated in Fig. 8 can still be used for determining the component compensation gains αχ, αγ, and αζ for X, Y and Z axes respectively by simply replacing the gain a, Wy and Wz in Fig. 8 with αχ, αγ, and α¾ respectively, and omitting the operation for Wx in method 800. Similarly, a second alternative embodiment of the method 800 according to the present disclosure will still be available by exchanging the gain a and Wx in method 800 of Fig. 8, and/or change the initial value 1 to any other constant.
If the gain a is initialized and fixed to 1 according to the second alternative embodiment of the method 800, the VGA 16 equals to being bypassed. In this case, the PLL 10 in Fig. 6 is available by replacing the VGA 16 with a direct connection.
Due to the symmetric relations between any two of Wx, Wy and Wz, the skilled in the art may contemplate that the operation order of calibrating Wx, Wy and Wz in method 800 may be exchanged. Any alternative methods completely equivalent with the method 800 or other alternative methods for calibrating Wx, Wy and Wz based on the above idea of the present disclosure also fall into the scope of the present disclosure.
Similarly, all of these above embodiments for 3 -axis accelerometer cases could be extended to any other dimensions, which are all fall into the scope of the present disclosure.
In this case, the weights for the plurality of VGAs are determined by steps of:
a) judging (e.g. S801) whether the current weights are marked as calibrated;
b) initially (e.g. 802) setting one of the gain and the weights to be a non-zero constant, and the others of the gain and the weights to be 0, if it is judged that any one of the current weights is not marked as calibrated;
c) sequentially (e.g. S803, S804, 805) repeating an iteration as follows on each of the VGAs of which the gain or the weight is initialized to be 0 in b), i.e., on the acceleration signal or the acceleration component signal to which the gain or the weight initialized to be 0 in b), until all of at least one of the gain or weights are determined:
forwarding the gain setting signal from the gain generation unit (20) to the selected one of the VGAs, meanwhile holding the gain or weight of each of the rest VGAs as its value being determined by the previous iteration;
letting the PLL (10') work for continually updating the gain or weight of the selected VGA until the gain or weight of the selected VGA is converged to a certain value which is then determined as the gain or weight of the selected VGA in the current iteration; d) deciding (S806) whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in c) are smaller than a predetermined threshold;
e) repeating c)-d), until it is decided that the at least one of the current determined gain or weights are converged; and
f) marking (S807) the current determined weights as calibrated.
According to another exemplary embodiment of the present disclosure, the adaptive compensation unit 18 may further comprise a filter 25 connected in series with the VGA 16, and an equalization coefficient estimator 24, for compensating the frequency response of the tuning circuit of the VCO 14 {cf. Reference [10], [11], [19]), by means of which the performance of adaptive compensation for high frequency vibration could be further improved.
Figs. 10 (a)-(b) are schematic block diagrams of other exemplary embodiments of the PLL according to the present disclosure, in which the adaptive compensation unit 18 comprises the filter 25 and the equalization coefficient estimator 24 as mentioned above. Preferably, the filter 25 in the present embodiment is a digital filter.
Preferably, as illustrated in Fig. 10 (a), the acceleration signal a is provided to the filter 25 for equalization. The filter 25 generates in dependent on the acceleration signal a, an equalized acceleration signal which is provided to the VGA 16.
Alternatively, as illustrated in Fig. 10 (b), the filter 25 may be placed after the VGA 16 (not shown). In this case, the correction signal δ is provided to the filter 25 for equalization. The filter 25 generates in dependent on the correction signal δ, an equalized correction signal which is provided to the summing unit 30.
In any of the above two embodiments, the filter coefficients of filter 25 are provided by the equalization coefficient estimator 24. The equalization coefficient estimator 24 generates the filter coefficients in dependent on three inputs: the filtered phase difference signal d, the delay At provided by the cross-correlation unit 19, and the acceleration signal a.
The descriptions on components in Fig. 10 other than the equalization coefficient estimator 24, the filter 25 and the delay At provided by cross-correlation unit 19, are identical with those with the same reference numbers as described with reference to Fig. 1, and thus are omitted for simplicity.
Figs. 11 (a)-(b) are diagrammatic flowcharts of the acceleration compensation branch with the filter 25 as shown in Figs. 10 (a)-(b) of the method according to the exemplary embodiment of the present disclosure respectively. Hereinafter, Fig. 11(a) is taken as an example for illustration only. The steps of the method 1100 of Fig. 11 (a) are identical with those of Fig. 2, except that a step SI 104 of filtering the acceleration signal with the filter 25 is added before applying the gain a to the acceleration signal. In Fig. 11 (a) and Fig. 2, like reference numbers refer to like method steps. The method according to the present embodiment of the disclosure for compensating the vibration induced phase noise includes following steps:
Method Step SI 101 :
Generating an acceleration signal a by sensing the acceleration on the VCO 14.
Method Step SI 104:
Generating a filtered acceleration signal by filtering the acceleration signal a with the filter 25, where the filter coefficients of the filter 25 is updated in a process 1200 in Fig, 12, which will be described in detail later.
Method Step SI 105:
Generating a correction signal by the VGA16 applying the gain a to the filtered acceleration signal.
Method Step SI 107: Summing up by the summing unit 30 the correction signal δ and the oscillator control signal η to generate a corrected oscillator control signal Θ by which the vibration-induced phase noise on the output clock oc of the VCO 14 is mitigated.
Before Step SI 104, Step SI 103 may be added to determine if the PLL 10 or 10' is in a locked status and there is vibration with enough intensity. If the determination result is true, the process goes to Step SI 104. If the determination result in Step SI 103 is false, the process goes to Step SI 106.
Method Step SI 106:
Setting the correction signal δ to zero so that nothing is added to the oscillator control signal η.
In the alternative embodiment where the filter 25 placed after the VGA 16 as shown in Fig. 10 (b), the method steps of the acceleration compensation branch of the method 1100' according to the exemplary embodiment of the present disclosure are identical with those of Fig. 11(a), except steps S1104'-S1107' as illustrated in Fig. 11 (b), where in step S1104', the correction signal is generated by applying the gain to the acceleration signal; in step SI 105', the filtered correlation signal is generated by filtering the correction signal with the filter whose filter coefficients are updated in the process 1200; and in step S1107', the filtered correction signal is added to the oscillator control signal to generate a corrected oscillator control signal.
Additionally, the process of obtaining the gain a in the present method is completely identical with that in Fig. 3, and thus the description thereof is omitted for simplicity.
As will be understood by the skilled in the art, the step SI 101 of generating the acceleration signal may be alternatively implemented by the steps S2011-S2015 in Fig. 7. Thus, the descriptions thereof are omitted here for simplicity.
Fig. 12 is a diagrammatic flowchart of the method for incrementally calculating the equalization coefficients and applying them to the filter 25 by the equalization coefficient estimator 24 according to the present disclosure. The method 1200 has following steps: Method Step SI 201 :
Checking if the gain a is converged, and then, going to Step SI 202 if the gain a is converged, or returning to Step SI 201 if the gain a is not converged.
Method Step SI 202:
Acquiring a sequence of samples of the acceleration signal a and another sequence of samples of the filtered phase difference signal d which is delayed by At to be aligned with signal a. The At is provided by the cross-correlation unit 19. The sample rate and the length of both sequences shall be identical.
Method Step SI 203 :
Calculating the latest increments of equalization coefficients with the two aligned sequences of acceleration signal a and filtered phase difference signal d.
Method Step SI 204:
Generating the latest equalization coefficients according to the increments and the most recent previous equalization coefficients.
Method Step S1205:
Updating the filter coefficients of the filter 25 with the latest equalization coefficients. Method Step SI 206:
Check if the equalization coefficients are converged to certain values, and then go to the SI 201 if the equalization coefficients are not converged, or end the process if the equalization coefficients are converged.
To illustrate the mathematical algorithm for calculating the equalization coefficients according to the method as illustrated in Fig. 12, a system model as shown in Fig. 13 is useful
It is assumed in Fig. 13 that acc is the acceleration on the VCO 14; Ht-i is a frequency response of the filter 25 determined by most recent previous equalization coefficients; Fvc is a frequency response of the tuning circuit of the VCO 14; gain β is the modulation gain of the acceleration compensation branch which is determined by the sensitivity of acceleration sensor 12, the gain a, and the sensitivity of VCO 14; Γ is the acceleration sensitivity of the VCO 14 which represents the modulation gain of acceleration; and ni is random noise. The frequency shifts induced by acceleration and oscillator control voltage are abstracted to a frequency modulation process. The PFD 11 and the filter 17 are abstracted to a frequency demodulation process.
When the gain a is converged, the gain β equals to Γ. The modulation and demodulation processes in the system model could be simplified as a demodulation gain and a delay At. And because the sequences of acceleration signal a and the filtered phase difference signal d are normalized in following calculation, both the modulation gain and the demodulation gain are omitted. The acquired sequences of acceleration signal a and filtered phase difference signal d are aligned according to the delay At calculated by the cross-correlation unit 19, as illustrated in method Step S 1202. So the delay At is also omitted. As a result, the system model could be simplified to the model as shown in Fig. 14.
In the model of Fig. 14, the input vector A is obtained by applying a Discrete Fourier Transform (DFT) to the normalized vector a2 as equation (5), where a2 denotes the acquired sequence of samples of acceleration signal a; and the output vector D is obtained by applying a DFT to the normalized vector d2 as equation (6) where d2 denotes the acquired sequence of samples of filtered phase difference signal d; and Ni is the frequency domain representation of ran m noise.
Figure imgf000029_0001
According to the simplified system model in Fig. 13, there is
D = AHt_lFvc - A + Nl (7)
Noise Ni is ignored for simplicity, then the frequency response of acceleration compensation branch Ht_xFvc is estimated by
Η^ =→Ι (8) Where / is the unit vector with the same dimension of D and A.
The incremental frequency response AH to be estimated is supposed to make the frequency response of the acceleration compensation branch be unit vector /, as illustrated in Equation(9)
AH -Ht_x - Fvc = I (9) Therefore, the AH is calculated by Equation (10)
AH = (10)
And the latest Ht is estimated by Equation (11)
Ht = AH -Ht_x (11)
According to Equation (8)(10)(11), there is
A■ H
H = '-l (12)
' D + A
And the latest equalization coefficients ht(s) could be obtained by apply Inverse Discrete Fourier Transform(IDFT) to Ht ht{s) = IDFT(Ht) (13)
The equalization coefficient estimator 24 estimates the latest equalization coefficients ht incrementally based on equation (5), (6), (12) and (13).
It will be appreciated by the skilled in the art that the above exemplary algorithm is only illustrative but not for any limitation. Any other appropriate estimation algorithm for estimating the equalized filter coefficient by the equalization coefficient estimator 24 may also be possible.
When the acceleration sensitive VCO is subjected to a vibration with uniformly distributed power spectral density the energy of vibration induced phase noise would concentrate in the lower frequency (cf. Reference [1]). As a result, the estimator 24 and the filter 25 could be eliminated in practice for simplicity or cost consideration according to the performance requirement. All the working parameters according to the present disclosure, such as Wx, Wy, W¾ equalization coefficients of the filter 25, the gain a of VGA 16, PID factors of the gain generation unit 20 could be saved when the performance of PLL 10 is optimized, and be loaded when the PLL 10 is powered on or restarted so that the optimal performance of PLL 10 could be quickly recovered.
The present disclosure also proposes an apparatus comprising the PLL according to the embodiments as illustrated above. The apparatus may comprise at least one of: a base station on a tower; a vehicle-carried equipment, such as wireless communication terminals, radar, navigator and/or scientific instrument on cars, trains, ships, airplane, helicopter, rockets, or space shuttle; and a high-speed network/digital communication equipment, e.g. a high-speed gateway application, a high speed router, a high-throughput cloud storage equipment etc.
The present disclosure may keep some the advantages of the existing active compensation approaches, such as, compact size, low weight, no need of additional mechanical resonance, and no need of special assembly line or manufacturing art. Meanwhile compared to the existing active compensation methods, the present disclosure has better compensation accuracy and adaptivity, and may eliminate cumbersome pre-calibration and/or pre-configuration operations and facilities in manufacturing, thus reducing the cost.
Embodiments of the present disclosure may achieve some of the advantages as follows:
1. Better compensation accuracy in both magnitude and phase;
2. Adaptive to different samples, temperatures, aging status, and working frequencies;
3. The close loop control mechanism can eliminate the temperature drift of analog devices (e.g. amplifier, operation amplifier or filter);
4. Self-calibration while working, no pre-calibration or pre-configuration in manufacturing required;
5. Better Intellectual Property Protection: core algorithm implemented in software;
6. Able to be implemented on integrated circuit (IC), compact size, low weight;
7. Low cost: present disclosure requires normal crystal oscillator, no additional measurement or selection required, no special assembly line or manufacture art required; and . Better performance coherence in massive production.
The above is only the preferred embodiments of the present disclosure and the present disclosure is not limited to the above embodiments. Therefore, any modifications, substitutions and improvements to the present disclosure are possible without departing from the spirit and scope of the present disclosure.
Reference Document List
[I] R.L. Filler, "The acceleration sensitivity of quartz crystal oscillators: a review,"
Ultrasonics, Ferroelectrics and Frequency Control, IEEE Transactions on , vol.35, no.3, pp.297-305, May 1988
[2] Gregory Ernst, et al, "Reducing Phase Noise Degradation Due To Mechanical
Vibration on High Performance Quartz Resonator Oscillators for Gateway
Applications," Frequency Control Symposium, 2008 IEEE International,
[3] Patent: EP1535350(B1), MORLEY, Peter, et, al, "Low Acceleration Sensitivity
Mounting Structures for Crystal Resonators," 2003
[4] Patent: US4451755(A), John R. Vig, et, al, "Acceleration Sensitivity Reduction
Method," 1982
[5] Patent: GB2439606(B), Nigel David Hardy, et al, "An Oscillator", 2006.
[6] Patent: US20120223785(A1), Steven Fry, et al, "Crystal Oscillator With Reduced
Acceleration Sensitivity," 2012
[7] Patent: US8390388(B1), Ted J. Hoffmann, et al, "Differential Cancellation of
Vibration Interference in Oscillators," 2011
[8] Rosati, V.R.; Filler, R.L., "Reduction of the Effects of Vibration on SC-Cut Quartz
Crystal Oscillators," Thirty Fifth Annual Frequency Control Symposium. 1981 , vol., no., pp.117, 121, 27-29 May 1981
[9] Rosati, V.J., "Suppression of Vibration-Induced Phase Noise in Crystal Oscillators:
an Update," 41st Annual Symposium on Frequency Control. 1987 , vol., no., pp.409,412, 27-29 May 1987
[ 10] Patent: US4891611 (A), Marvin E. Frerking, "Vibration Compensated Crystal
Oscillator," 1989
[I I] Patent: US5786735(A), Wei Su, "Phase and Magnitude Compensated Tuning For
Suppression of Vibration Induced Phase Noise of Crystal Oscillator with Varying Vibration Frequencies," 1997
[12] Steve Fry, "Acceleration Sensitivity Characteristics of Quartz Crystal Oscillators",
App Note 01.2006, Greenray Industries Inc., 2006
[13] Morley, P. E.; Haskell, R.B., "Method for measurement of the sensitivity of crystal resonators to repetitive stimuli," Frequency Control Symposium and PDA
Exhibition, 2002. IEEE International , vol., no., pp.61, 65, 2002 [14] Haskell, R.B.; Morley, P. E.; Stevens, D.S., "High Q, precision SC cut resonators with low acceleration sensitivity," Frequency Control Symposium and PDA
Exhibition, 2002. IEEE International , vol., no., pp.111, 118, 2002
[15] J. J. Ganepain, R. Besson, "Nonlinear effects in piezoelectric quartz crystal,"
Physical Acoustics, Vol XI, W.P Mason, Ed. Academic, 1975, pp. 245-288.
[16] "VCXO Tuning Slope(Kv), Stability, and Absolute Pull Range(APR)", Silicon
Laboratories Inc., AN266, Rev 0.2
[17] Walls, F.L.; Gagnepain, Jean- Jacques, "Environmental sensitivities of quartz
oscillators," Ultrasonics, Ferroelectrics and Frequency Control, IEEE Transactions on , vol.39, no.2, pp.241,249, March 1992
[18] "Clock Division with Jitter and Phase Noise Measurements," Silicon laboratories
Inc., Rev 1.0
[19] Zhu Yonggao, "Jitter Attenuator of P16CX201 A Loop filter Design," Application
Note 334, Pericom Semiconductor Corp.
[20] Patent: US7358820 (B2), Nicola Da Dalt, "Method and Device for Stabilizing a
Transfer Function of a Digital Phase Locked Loop," Jun. 29, 2006

Claims

What is claimed is:
1. A phase locked loop (PLL) (10) comprising a phase frequency detector (PFD) (11), a loop filter (15), and a voltage controlled oscillator (VCO) (14), characterized in that the PLL further comprises:
an acceleration sensor (12) for generating an acceleration signal by detecting an acceleration of the VCO (14);
a first filter (17) for filtering a phase difference signal generated by the PFD (11) to obtain a filtered phase difference signal;
an adaptive compensation unit (18) for generating a correction signal based on the acceleration signal and the filtered phase difference signal;
a first summing unit (30), connected between the loop filter (15) and the VCO (14), for summing up the correction signal and an oscillator control signal output from the loop filter (15) to compensate a frequency shift of an output clock signal from the
VCO (14) caused by the acceleration of the VCO (14).
2. The PLL (10) according to claim 1, wherein the adaptive compensation unit (18) comprises:
a cross-correlation unit (19) for calculating a correlation coefficient between the acceleration signal and the filtered phase difference signal;
a gain generation unit (20) for generating a gain setting signal as a gain for the acceleration signal based on the correlation coefficient; and
a first variable gain amplifier (VGA) (16) for generating the correction signal by applying the gain to the acceleration signal.
3. The PLL (10') according to claim 1 or 2, wherein the acceleration sensor (12) comprises:
a plurality of accelerometers (32-x, 32-y, 32-z), each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO (14) in one of a plurality of directions;
a plurality of VGAs (27, 28, 29), each being connected to a respective output of the plurality of accelerometers (32-x, 32-y, 32-z) for applying a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and a second summing unit (31) configured for summing up the weighted acceleration component signals to form the acceleration signal.
4. The PLL (10') according to claim 3, wherein the adaptive compensation unit (18) further comprises:
a de-multiplexer (26) for forwarding the gain setting signal from the gain generation unit (20) to a selected one of the first VGA (16) as the gain and to the plurality of VGAs (27, 28, 29) as the weights.
5. The PLL (10') according to claim 4, wherein the weights for the plurality of VGAs (27, 28, 29) are determined by:
a) judging (S801) whether current weights are marked as calibrated;
b) initially (S802) setting one of the gain and the weights to be a non-zero constant, and the other(s) of the gain and the weights to be zero, if it is judged that any one of the current weights is not marked as calibrated;
c) sequentially (S803, S804, S805) repeating an iteration as follows on each of the
VGAs of which the gain or the weight is initialized to be zero in b), until all of at least one of the gain or weights are determined:
forwarding the gain setting signal from the gain generation unit (20) to the selected one of the VGAs, meanwhile holding the gain or weight of each of the rest VGAs as its value being determined by the previous iteration;
letting the PLL (10') work for continually updating the gain or weight of the selected VGA until the gain or weight of the selected VGA is converged to a certain value which is then determined as the gain or weight of the selected VGA in the current iteration;
d) deciding (S806) whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in c) are smaller than a predetermined threshold;
e) repeating c)-d), until it is decided that the at least one of the current determined gain or weights are converged; and
f) marking (S807) the current determined weights as calibrated.
6. The PLL (10, 10') according to any of claims 1-5, wherein
the cross-correlation unit (19) is configured for obtaining a peak value and its position in a cross-correlation sequence calculated from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively.
7. The PLL (10, 10') according to claim 6, wherein the adaptive compensation unit (18) further comprises:
a second filter (25) arranged between the accelerometer (12) and the first VGA
(16), and configured for filtering the acceleration signal from the accelerometer (12) with its filter coefficients; and
an equalization coefficient estimator (24) for updating the filter coefficients of the second filter (25) based on the delay, the acceleration signal and the filtered phase difference signal.
8. The PLL (10, 10') according to claim 6, wherein the adaptive compensation unit (18) further comprises:
a second filter (25) arranged between the first VGA (16) and the first summing unit
(30), and configured for filtering the correction signal from the first VGA (16) with its filter coefficients; and
an equalization coefficient estimator (24) for updating the filter coefficients of the second filter (25) based on the delay, the acceleration signal and the filtered phase difference signal.
9. A phase locked loop (PLL) comprising a phase frequency detector (PFD) (11), a loop filter (15), and a voltage controlled oscillator (VCO) (14), characterized in that the PLL further comprises:
a plurality of accelerometers (32-x, 32-y, 32-z), each being configured for generating an acceleration component signal by detecting an acceleration component of the VCO (14) in one of a plurality of directions;
a first filter (17) configured for filtering a phase difference signal generated by the PFD (11) to obtain a filtered phase difference signal; a plurality of adaptive compensation units (18-x, 18-y, 18-z), each being configured for generating a correction component signal based on the corresponding acceleration component signal and the filtered phase difference signal;
a second summing unit (31) configured for summing up the correction component signals to form a correction signal;
a first summing unit (30), connected between the loop filter (15) and the VCO (14), for summing up the correction signal and an oscillator control signal output from the loop filter (15) to compensate a frequency shift of an output clock signal from the VCO (14) caused by the acceleration of the VCO (14).
10. The PLL according to claim 9, wherein each of the adaptive compensation units (18-x, 18-y, 18-z) comprises:
a cross-correlation unit (19-x, 19-y, 19-z) for calculating a correlation coefficient between the acceleration component signal and the filtered phase difference signal;
a gain generation unit (20-x, 20-y, 20-z) for generating a gain setting signal as a gain for the acceleration component signal based on the correlation coefficient; and a variable gain amplifier (VGA) (16-x, 16-y, 16-z) for generating the correction component signal by applying the gain to the acceleration component signal.
11. An apparatus comprising the PLL (10, 10') in any of claims 1-10.
12. A method (200, 1100) for adaptively compensating a phase locked loop (PLL) (10), comprising:
generating (S201, SI 101) an acceleration signal by detecting an acceleration of a voltage controlled oscillator VCO (14) of the PLL (10);
generating (S205, SI 105) a correction signal by applying a gain to the acceleration signal;
summing up (S207, SI 107) the correction signal and an oscillator control signal from a loop filter (15) of the PLL (10) for compensating a frequency shift of an output clock signal from the VCO (14) caused by the acceleration of the VCO (14).
13. The method (200, 1100) according to claim 11, wherein the gain is obtained (300) by steps of: obtaining (S301) a feedback clock signal;
determining (S302) a phase difference signal between a reference clock signal and the feedback clock signal;
filtering (S303) the phase difference signal to obtain the filtered phase difference signal;
calculating (S304) a correlation coefficient of the acceleration signal and the filtered phase difference signal; and
generating (S305) a gain setting signal as the gain based on the correlation coefficient.
14. The method (200, 1100) according to claim 12 or 13, wherein generating (S201, S901) the acceleration signal comprises:
generating (S2011) a plurality of acceleration component signals, each being generated by detecting an acceleration component in each of a plurality of directions;
applying (S2013) a respective weight to a corresponding acceleration component signal to get a weighted acceleration component signal; and
summing up (S2015) the weighted acceleration component signals to form the acceleration signal.
15. The method (200, 1100) according to claim 14, wherein the weights are determined (800) by:
a) judging (S801) whether current weights are marked as calibrated;
b) initially (S802) setting one of the gain and the weights to be a non-zero constant, and the other(s) of the gain and the weights to be zero, if it is judged that any one of the current weights is not marked as calibrated; c) sequentially (S803, S804, S805) repeating an iteration as follows on the acceleration signal or the acceleration component signal to which the gain or the weight initialized to be zero in b) is applied, until all of at least one of the gain or weights are determined:
applying the gain setting signal to a selected one of the acceleration signal and the acceleration component signal, meanwhile holding the applied gain or weights as their values being determined by the previous iteration; letting the PLL work for continually updating the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal, until the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal is converged to a certain value which is then determined as the gain applied to the selected acceleration signal or the weight applied to the selected acceleration component signal in the current iteration;
d) deciding (S806) whether the at least one of the gain or weights determined in c) are converged by judging whether the variances of the respective time series of the gain and weights determined by arbitrary number of recent iteration(s) performed in Step c) are smaller than a predetermined threshold; e) repeating c)-d), until it is decided that the at least one of the current determined gain or weights are converged; and
f) marking (S807) the current determined weights as calibrated.
16. The method (200, 1100) according to any of claims 13-15, wherein calculating the correlation coefficient comprises:
obtaining (S3045) a peak value and its position in a cross-correlation sequence calculated (S3043) from sequences of the acceleration signal and the filtered phase difference signal as the correlation coefficient and a delay respectively.
17. The method (1100) according to claim 16, further comprises:
updating (1200) filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and
filtering (SI 104) the acceleration signal with the updated filter coefficients.
18. The method (1100) according to claim 16, further comprises:
updating (1200) filter coefficients of a filter based on the delay, the acceleration signal and the filtered phase difference signal; and
filtering (SI 105') the correction signal with the updated filter coefficients.
PCT/CN2013/083898 2013-09-22 2013-09-22 Pll and adaptive compensation method in pll WO2015039330A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP13893962.4A EP3047573B1 (en) 2013-09-22 2013-09-22 Pll and adaptive compensation method in pll
CN201380079737.0A CN105580278B (en) 2013-09-22 2013-09-22 Self-adapting compensation method in PLL and PLL
US15/021,867 US9496881B2 (en) 2013-09-22 2013-09-22 PLL and adaptive compensation method in PLL
PCT/CN2013/083898 WO2015039330A1 (en) 2013-09-22 2013-09-22 Pll and adaptive compensation method in pll

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2013/083898 WO2015039330A1 (en) 2013-09-22 2013-09-22 Pll and adaptive compensation method in pll

Publications (1)

Publication Number Publication Date
WO2015039330A1 true WO2015039330A1 (en) 2015-03-26

Family

ID=52688119

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2013/083898 WO2015039330A1 (en) 2013-09-22 2013-09-22 Pll and adaptive compensation method in pll

Country Status (4)

Country Link
US (1) US9496881B2 (en)
EP (1) EP3047573B1 (en)
CN (1) CN105580278B (en)
WO (1) WO2015039330A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2017151198A1 (en) * 2016-03-02 2017-09-08 Raytheon Company Vibration optimizing intelligent phase locked loop
CN107370971A (en) * 2016-05-11 2017-11-21 晨星半导体股份有限公司 The signal receiving end of DTV and its signal processing method
US20200195196A1 (en) * 2018-12-18 2020-06-18 Viasat, Inc. Adaptive microphonics noise cancellation
EP3633856A4 (en) * 2017-07-03 2021-03-17 ZTE Corporation Method, apparatus and system for compensating for frequency device, and computer-readable storage medium

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI593283B (en) * 2016-04-07 2017-07-21 晨星半導體股份有限公司 Signal receiving end of digital TV and signal processing method thereof
JP6804347B2 (en) * 2017-03-16 2020-12-23 日本電波工業株式会社 Phase control oscillator
CN107395199B (en) * 2017-09-18 2023-11-24 江汉大学 Phase-locked loop circuit
CN108551341A (en) * 2018-05-02 2018-09-18 上海顺久电子科技有限公司 A kind of compensation method of phase-locked loop apparatus and phase-locked loop circuit
CN110798197A (en) * 2018-08-02 2020-02-14 恩智浦美国有限公司 FD-SOI device correction circuit and method thereof
US10910998B2 (en) * 2018-09-19 2021-02-02 Nxp B.V. Method and apparatus for calibration of a band-pass filter and squelch detector in a frequency-shift keying transceiver
CN109889192A (en) * 2019-03-25 2019-06-14 中国电子科技集团公司第二十六研究所 A kind of crystal oscillator antivibration method, apparatus and hybrid compensation anti-shake system
CN110149116B (en) * 2019-05-24 2023-05-26 新华三技术有限公司 Electronic equipment and clock signal output method and device
CN110504957B (en) * 2019-07-25 2023-02-03 中国电子科技集团公司第二十九研究所 Dynamic phase noise compensation method and circuit of miniaturized phase-locked frequency source circuit
CN111010089B (en) * 2019-11-29 2022-09-06 电子科技大学 Anti-vibration crystal oscillator
CN111157760B (en) * 2020-01-02 2021-01-19 西安交通大学 Frequency automatic tracking method and system based on MEMS super-harmonic synchronous accelerometer
DE102020211180A1 (en) 2020-09-04 2022-03-10 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung eingetragener Verein sensor/actuator unit
CN113933791B (en) * 2021-09-06 2022-05-27 珠海正和微芯科技有限公司 Crystal-oscillator-free FMCW radar transceiver device and frequency calibration method
CN113900084B (en) * 2021-09-06 2022-06-28 珠海正和微芯科技有限公司 Crystal-oscillator-free FMCW radar transceiver system and frequency calibration method

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5786735A (en) * 1997-02-27 1998-07-28 The United States Of America As Represented By The Secretary Of The Army Phase and magnitude compensated tuning for suppression of vibration induced phase noise of crystal oscillator with varying vibration frequencies
JP2001156633A (en) * 1999-11-25 2001-06-08 Nec Network Sensa Kk Frequency synthesizer type oscillation circuit
CN1696717A (en) * 2004-05-14 2005-11-16 富士通株式会社 Capacitance difference detecting circuit and MEMS sensor
US20060176599A1 (en) * 2005-02-10 2006-08-10 Tetsuo Semba Magnetic recording disk drive with patterned media and compensation for write-clock timing error caused by rotational disturbances
CN103297366A (en) * 2012-02-27 2013-09-11 英特尔移动通信有限责任公司 Digital wideband closed loop phase modulator with modulation gain calibration

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4451755A (en) 1982-10-18 1984-05-29 The United States Of America As Represented By The Secretary Of The Army Acceleration sensitivity reduction method
US4891611A (en) * 1989-03-09 1990-01-02 Rockwell International Corporation Vibration compensated crystal oscillator
JPH0817325B2 (en) * 1993-02-27 1996-02-21 日本電気株式会社 Oscillator
JP2666709B2 (en) * 1993-12-24 1997-10-22 日本電気株式会社 Oscillator
JPH10224211A (en) * 1997-02-12 1998-08-21 Kokusai Electric Co Ltd Synthesizer-type oscillation circuit
US6704383B2 (en) * 2001-03-20 2004-03-09 Gct Semiconductor, Inc. Sample and hold type fractional-N frequency synthesizer
ITMI20011291A1 (en) * 2001-06-19 2002-12-19 St Microelectronics Srl AUTOMATIC CALIBRATION METHOD OF A PHASE LOCKING SYSTEM
WO2003100876A2 (en) 2002-05-28 2003-12-04 Vectron International Low acceleration sensitivity mounting structures for crystal resonators
DE102005030949B3 (en) 2005-06-30 2006-09-21 Infineon Technologies Ag Digital phase locked loop`s transfer function stabilization method, involves estimating impulse response between random signal and signal of loop by cross correlation function and preset variance of random signal to adjust transfer function
GB2439606B (en) 2006-06-29 2011-08-17 C Mac Quartz Crystals Ltd An oscillator
US20120043999A1 (en) * 2008-07-01 2012-02-23 Quevy Emmanuel P Mems stabilized oscillator
WO2010054099A1 (en) 2008-11-07 2010-05-14 Greenray Industries, Inc. Crystal oscillator with reduced acceleration sensitivity
JP2010145274A (en) * 2008-12-19 2010-07-01 Panasonic Corp Inertial sensor
KR101737808B1 (en) * 2010-12-23 2017-05-19 연세대학교 산학협력단 Digital phase locked loop having insensible jitter characteristic in operating circumstances
US8390388B1 (en) 2011-08-17 2013-03-05 Rockwell Collins, Inc. Differential cancellation of vibration interference in oscillators
US9178502B2 (en) * 2013-12-27 2015-11-03 Intel Corporation Apparatus for a monotonic delay line, method for fast locking of a digital DLL with clock stop/start tolerance, apparatus and method for robust clock edge placement, and apparatus and method for clock offset tuning

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5786735A (en) * 1997-02-27 1998-07-28 The United States Of America As Represented By The Secretary Of The Army Phase and magnitude compensated tuning for suppression of vibration induced phase noise of crystal oscillator with varying vibration frequencies
JP2001156633A (en) * 1999-11-25 2001-06-08 Nec Network Sensa Kk Frequency synthesizer type oscillation circuit
CN1696717A (en) * 2004-05-14 2005-11-16 富士通株式会社 Capacitance difference detecting circuit and MEMS sensor
US20060176599A1 (en) * 2005-02-10 2006-08-10 Tetsuo Semba Magnetic recording disk drive with patterned media and compensation for write-clock timing error caused by rotational disturbances
CN103297366A (en) * 2012-02-27 2013-09-11 英特尔移动通信有限责任公司 Digital wideband closed loop phase modulator with modulation gain calibration

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2017151198A1 (en) * 2016-03-02 2017-09-08 Raytheon Company Vibration optimizing intelligent phase locked loop
US9825639B2 (en) 2016-03-02 2017-11-21 Raytheon Company Vibration optimizing intelligent phase locked loop
CN107370971A (en) * 2016-05-11 2017-11-21 晨星半导体股份有限公司 The signal receiving end of DTV and its signal processing method
EP3633856A4 (en) * 2017-07-03 2021-03-17 ZTE Corporation Method, apparatus and system for compensating for frequency device, and computer-readable storage medium
US20200195196A1 (en) * 2018-12-18 2020-06-18 Viasat, Inc. Adaptive microphonics noise cancellation
WO2020131840A1 (en) * 2018-12-18 2020-06-25 Viasat, Inc. Adaptive microphonics noise cancellation
US10886877B2 (en) 2018-12-18 2021-01-05 Viasat, Inc. Adaptive microphonics noise cancellation
JP2022515044A (en) * 2018-12-18 2022-02-17 ヴィアサット,インコーポレイテッド Adaptive microphonic noise cancellation
US11323066B2 (en) 2018-12-18 2022-05-03 Viasat, Inc. Adaptive microphonics noise cancellation
US11736063B2 (en) 2018-12-18 2023-08-22 Viasat, Inc. Adaptive microphonics noise cancellation

Also Published As

Publication number Publication date
US9496881B2 (en) 2016-11-15
US20160226500A1 (en) 2016-08-04
EP3047573A1 (en) 2016-07-27
CN105580278B (en) 2018-10-19
EP3047573B1 (en) 2020-11-04
CN105580278A (en) 2016-05-11
EP3047573A4 (en) 2017-05-24

Similar Documents

Publication Publication Date Title
EP3047573B1 (en) Pll and adaptive compensation method in pll
US9106208B2 (en) Switched-capacitor band-pass filter of a discrete-time type, in particular for cancelling offset and low-frequency noise of switched-capacitor stages
US9024772B2 (en) Multi sensor position and orientation measurement system
US20150263701A1 (en) Adaptive filter for system identification
US20140310326A1 (en) Adaptive filter for system identification
CN113261207B (en) Adaptive microphonic noise cancellation
US9612255B2 (en) Range-dependent bias calibration of an accelerometer sensor system
US20220397395A1 (en) Sensor linearization based upon correction of static and frequency-dependent non-linearities
Kamata et al. MEMS gyro array employing array signal processing for interference and outlier suppression
US9612256B2 (en) Range-dependent bias calibration of an accelerometer sensor system
Rasoulzadeh et al. Implementation of A low-cost multi-IMU hardware by using a homogenous multi-sensor fusion
Vujadinović et al. Towards a better understanding of offset changes across temperature in mode-split open-loop MEMS gyroscopes
CN110324039B (en) Circuit device, oscillator, electronic apparatus, and moving object
CN106153029A (en) Two frequency machine shaking laser gyroscope shaking signal cancellation devices
CN112067032B (en) Intelligent self-calibration control method for improving environmental adaptability of MEMS sensor
Chikovani et al. Vibratory gyroscope scale factor multi-parametric calibration
US20180283912A1 (en) Signal processing device, detection device, physical quantity measurement device, electronic apparatus, and vehicle
Pernin et al. Mems Gyro Mechanical Coupling Noise Contribution: Modeling and Experiments
Shtessel et al. Accuracy Improvement of Inertial Measurement Units via Second Order Sliding Mode Observer and Dynamic Inversion
EP3250888A1 (en) Multiple sensor integration
Wu et al. Extracting vibration signal from measured data polluted by thermal noise using a Kalman filtering technique
Chumankin Angular rate sensor based on hemispherical resonator gyro: Development and test results
Liqian et al. Convergence and Steady-State Properties of the Affine Projection Mixed-Norm Algorithms
Kang et al. New coning error compensation method using direct signal estimation
Yuan et al. Fluctuation Suppression for Ui-Driven Bias Accuracy Enhancement Based on Micro-Machined Gyroscopes Arra Y

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201380079737.0

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 13893962

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 15021867

Country of ref document: US

REEP Request for entry into the european phase

Ref document number: 2013893962

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2013893962

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE