WO2014150581A1 - Current-mode buffer with output swing detector for high frequency clock interconnect - Google Patents
Current-mode buffer with output swing detector for high frequency clock interconnect Download PDFInfo
- Publication number
- WO2014150581A1 WO2014150581A1 PCT/US2014/023684 US2014023684W WO2014150581A1 WO 2014150581 A1 WO2014150581 A1 WO 2014150581A1 US 2014023684 W US2014023684 W US 2014023684W WO 2014150581 A1 WO2014150581 A1 WO 2014150581A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- current
- voltage
- nmos transistor
- pmos transistor
- common node
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/01—Shaping pulses
- H03K5/08—Shaping pulses by limiting; by thresholding; by slicing, i.e. combined limiting and thresholding
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K6/00—Manipulating pulses having a finite slope and not covered by one of the other main groups of this subclass
- H03K6/02—Amplifying pulses
Definitions
- the present invention relates to Integrated Circuits (IC), and more particularly to a high-frequency clock interconnect circuit used in ICs.
- An IC often includes a clock interconnect circuit adapted to generate a multitude of clock signals that control the operations of the various blocks disposed in the IC. Controlling the variation in the arrival times of the clock signals, commonly referred to as clock skew, is important.
- Clock skew is dependent on two main parameters, namely the loading seen by the clock signal, as well as the RC delay of the clock interconnect. As is well known, clock skew increases the cycle times and reduces the rate at which the IC can operate. A number of different clock drivers have been developed to compensate for the differential delays of individual clock signals in order to minimize clock skew.
- a current-mode driver circuit in accordance with one embodiment of the present invention includes, in part, a first PMOS transistor, a first NMOS transistor, first and second variable conductivity circuits, and a control circuit.
- the first PMOS transistor has a gate terminal receiving an oscillating signal and a source terminal receiving a first supply voltage.
- the first NMOS transistor has a gate terminal receiving the oscillating signal and a source terminal receiving a second supply voltage.
- the first variable conductivity circuit has a first input terminal coupled to a drain terminal of the first PMOS transistor and an output terminal coupled to a common node.
- the second variable conductivity circuit has a first input terminal coupled to a drain terminal of the first NMOS transistor and an output terminal coupled to the common node.
- the control circuit is adapted to increase the conductivities of the first and second variable conductivity circuits in response to decreases in voltage swing of the common node, and further to decrease the conductivities of the first and second variable conductivity circuits in response to increases in voltage swing of the common node.
- the first variable conductivity circuit is a PMOS transistor (second PMOS transistor) having a source terminal coupled to the drain terminal of the first PMOS transistor and a drain terminal coupled to the common node.
- the second variable conductivity circuit is an NMOS transistor (second NMOS transistor) having a source terminal coupled to the drain terminal of the first NMOS transistor and a drain terminal coupled to the common node.
- the current-mode clock driver circuit further includes a first biasing circuit that, in turn, includes a first current mirror, a first capacitor, and a first differential amplifier.
- the first differential amplifier includes a third NMOS transistor whose source terminal is responsive to the voltage of the common node.
- the first differential amplifier further includes a fourth NMOS transistor receiving the current generated by the first current mirror and having a gate terminal coupled to the gate terminal of the third NMOS transistor.
- the first biasing circuit further includes, in part, a resistive element coupled between the source terminal of the fourth NMOS transistor and the second supply voltage.
- the voltage across the first capacitor is defined by a difference between the current supplied by the first current mirror and the current flowing through the third NMOS transistor.
- the current-mode clock driver circuit further includes a second biasing circuit that, in turn, includes a second current mirror, a second capacitor, and a second differential amplifier.
- the second differential amplifier includes a third PMOS transistor whose source terminal is responsive to the voltage of the common node.
- the second differential amplifier further includes a fourth PMOS transistor receiving a current generated by the second current mirror and having a gate terminal coupled to the gate terminal of the third PMOS transistor.
- the voltage across the second capacitor is defined by the difference between the current supplied by the second current mirror and the current flowing through the third PMOS transistor.
- the voltage across the first capacitor is applied to the gate terminal of the second NMOS transistor, and the voltage across the second capacitor is applied to the gate terminal of the second PMOS transistor.
- a method of driving a clock interconnect includes, in part, applying an oscillating signal to the gate terminal of a first PMOS transistor whose source terminal receives a first supply voltage, applying the oscillating signal to the gate terminal of a first NMOS transistor whose source terminal receives a second supply voltage, coupling the drain terminal of the first PMOS transistor to a first input terminal of a first variable conductivity circuit, coupling the drain terminal of the first NMOS transistor to a first input terminal of a second variable conductivity circuit, coupling output terminals of the first and second variable conductivity circuits to a common node, increasing conductivities of the first and second variable conductivity circuits in response to decreases in voltage swing of the common node, and decreasing the conductivities of the first and second variable conductivity circuits in response to increases in voltage swing of the common node.
- the first variable conductivity circuit is a PMOS transistor (second PMOS transistor) having a source terminal coupled to the drain terminal of the first PMOS transistor, and a drain terminal coupled to the common node.
- the second variable conductivity circuit is an NMOS transistor
- second NMOS transistor having a source terminal coupled to the drain terminal of the first NMOS transistor and a drain terminal coupled to the common node.
- varying the conductivity of the second NMOS transistor includes forming a first current mirror, coupling the first current mirror to a first capacitor, and forming a first differential amplifier.
- the first differential amplifier includes a third NMOS transistor whose source terminal is responsive to the voltage of the common node.
- the first differential amplifier may further include a fourth NMOS transistor that receives the current generated by the first current mirror and whose gate terminal is coupled to the gate terminal of the third NMOS transistor.
- the method in accordance with one embodiment, further includes coupling a resistive element between the source terminal of the fourth NMOS transistor and the second supply voltage.
- the method in accordance with one embodiment, further includes forming a voltage across the first capacitor defined by the difference between the current supplied by the first current mirror and the current flowing through the third NMOS transistor.
- varying the conductivity of the second PMOS transistor includes forming a second current mirror, coupling the second current mirror to a second capacitor, and forming a second differential amplifier.
- the second differential amplifier may further include a third PMOS transistor whose source terminal is responsive to the voltage of the common node.
- the second differential amplifier may further include a fourth PMOS transistor that receives the current generated by the second current mirror and whose gate terminal is coupled to the gate terminal of the third PMOS transistor.
- the method in accordance with one embodiment, further includes forming a voltage across the second capacitor defined by the difference between the current supplied by the second current mirror and the current flowing through the third PMOS transistor.
- the method further includes applying the voltage of the first capacitor to the gate terminal of the second NMOS transistor, and applying the voltage of the second capacitor to the gate terminal of the second PMOS transistor.
- a current-mode clock driver in accordance with one embodiment of the present invention includes, in part, means for applying an oscillating signal to a gate terminal of a first PMOS transistor having a source terminal receiving a first supply voltage, means for applying the oscillating signal to a gate terminal of a first NMOS transistor a source terminal receiving a second supply voltage, means for coupling a drain terminal of the first PMOS transistor to a first input terminal of a first variable conductivity circuit, means for coupling a drain terminal of the first NMOS transistor to a first input terminal of a second variable conductivity circuit, means for coupling output terminals of the first and second variable conductivity circuits to a common node, means for increasing conductivities of the first and second variable conductivity circuits in response to decreases in voltage swing of the common node, and means for decreasing the conductivities of the first and second variable conductivity circuits in response to increases in voltage swing of the common node.
- the first variable conductivity circuit is a PMOS transistor (second PMOS transistor) having a source terminal coupled to the drain terminal of the first PMOS transistor and a drain terminal coupled to the common node.
- the second variable conductivity circuit is an NMOS transistor (second NMOS transistor) having a source terminal coupled to the drain terminal of the first NMOS transistor and a drain terminal coupled to the common node.
- the means for increasing or decreasing the conductivity of the second NMOS transistor further includes means for forming a first current mirror, means for coupling the first current mirror to a first capacitor, and means for forming a first differential amplifier having a third NMOS transistor whose source terminal is responsive to the voltage of the common node.
- the first differential amplifier may further include a fourth NMOS transistor that receives the current generated by the first current mirror and whose gate terminal is coupled to the gate terminal of the third NMOS transistor.
- the current-mode clock driver further includes, in part, means for coupling a resistive element between a source terminal of the fourth NMOS transistor and the second supply voltage. In one embodiment, the current-mode clock driver further includes, in part, means for forming a first voltage across the first capacitor defined by the difference between the current supplied by the first current mirror and the current flowing through the third NMOS transistor.
- the means for increasing or decreasing the conductivity of the second PMOS transistor further includes means for forming a second current mirror, means for coupling the second current mirror to a second capacitor, and means for forming a second differential amplifier having a third PMOS transistor whose source terminal is responsive to the voltage of the common node.
- the second differential amplifier may further include a fourth PMOS transistor that receives the current generated by the second current mirror and whose gate terminal is coupled to the gate terminal of the third PMOS transistor.
- the current-mode clock driver further includes, in part, means for forming a second voltage across the second capacitor defined by the difference between the current supplied by the second current mirror and the current flowing through the third PMOS transistor.
- the current-mode clock driver further includes, in part, means for applying the first voltage to the gate terminal of the second NMOS transistor, and means for applying the second voltage to the gate terminal of the second PMOS transistor.
- a non-transitory computer readable storage medium includes instructions that when executed by a processor cause the processor to apply an oscillating signal to a gate terminal of a first PMOS transistor having a source terminal receiving a first supply voltage, apply the oscillating signal to a gate terminal of a first NMOS transistor having a source terminal receiving a second supply voltage, couple the drain terminal of the first PMOS transistor to a first input terminal of a first variable conductivity circuit, couple the drain terminal of the first NMOS transistor to a first input terminal of a second variable conductivity circuit, couple output terminals of the first and second variable conductivity circuits to a common node, increase conductivities of the first and second variable conductivity circuits in response to decreases in voltage swing of the common node, and decrease the conductivities of the first and second variable conductivity circuits in response to increases in voltage swing of the common node.
- the first variable conductivity circuit is a PMOS transistor (second PMOS transistor) having a source terminal coupled to the drain terminal of the first PMOS transistor and a drain terminal coupled to the common node.
- the second variable conductivity circuit is an NMOS transistor
- second NMOS transistor having a source terminal coupled to the drain terminal of the first NMOS transistor, and a drain terminal coupled to the common node.
- the instructions further cause the processor to form a first current mirror, couple the first current mirror to a first capacitor, and form a first differential amplifier having a third NMOS transistor whose source terminal is responsive to the voltage of the common node.
- the first differential amplifier may further include a fourth NMOS transistor that receives the current generated by the first current mirror and whose gate terminal is coupled to the gate terminal of the third NMOS transistor.
- the instructions further cause the processor to couple a resistive element between the source terminal of the fourth NMOS transistor and the second supply voltage. In one embodiment, the instructions further cause the processor to form a voltage across the first capacitor defined by the difference between the current supplied by the first current mirror and the current flowing through the third NMOS transistor.
- the instructions further cause the processor to form a second current mirror, couple the second current mirror to a second capacitor, and form a second differential amplifier having a third PMOS transistor whose source terminal is responsive to the voltage of the common node.
- the second differential amplifier may further include a fourth PMOS transistor that receives the current generated by the second current mirror and whose gate terminal is coupled to the gate terminal of the third PMOS transistor.
- the instructions further cause the processor to form a voltage across the second capacitor defined by the difference between the current supplied by the second current mirror and the current flowing through the third PMOS transistor. In one embodiment, the instructions further cause the processor to apply the voltage of the first capacitor to the gate terminal of the second NMOS transistor, and apply the voltage of the second capacitor to the gate terminal of the second PMOS transistor.
- Figure 1 is a simplified schematic diagram of a current-mode buffer adapted to drive a high-frequency clock interconnect, in accordance with one embodiment of the present invention.
- Figure 2 is a simplified transistor schematic diagram of one of the biasing circuits of the current-mode buffer of Figure 1 , in accordance with one embodiment of the present invention.
- Figure 3 shows the relationship between the current flowing through and the source voltage of one of the transistors disposed in the biasing circuit of Figure 2.
- Figure 4 is a simplified transistor schematic diagram of another one of the biasing circuits of the current-mode buffer of Figure 1 , in accordance with one embodiment of the present invention.
- Figure 5 shows the relationship between the current flowing through and the source voltage of one of the transistors disposed in the biasing circuit of Figure 5.
- Figure 6 is a simplified schematic diagram of a current-mode clock driver adapted to drive a high-frequency clock interconnect in accordance with another embodiment of the present invention.
- Figure 1 is a simplified schematic diagram of a current-mode buffer
- Clock driver 100 (alternatively referred to herein in as clock driver) 100 adapted to drive a high- frequency clock interconnect in accordance with one embodiment of the present invention.
- Clock driver 100 is shown as including PMOS transistors 104, 108, NMOS transistors 106, 110, inverters 112, 114, and control circuit 200.
- Control circuit 200 includes a biasing circuits 150 adapted to bias transistor 108, as well as biasing circuit 250 adapted to bias transistor 110.
- Clock driver 100 is shown as receiving an oscillating signal OSC from voltage-controlled oscillator (VCO) 102, and driving clock interconnect 200 that may be distributed throughout one or more sections of an Integrated Circuit in which it is disposed.
- VCO voltage-controlled oscillator
- Voltage-controlled oscillator 102 may be part of a phase locked- loop, frequency locked-loop or any other controlled- loop circuit. As is seen from Figure 1, oscillating signal OSC is applied to the gate terminals of PMOS transistor 104 and NMOS transistors 106.
- the drain terminal of transistor 104 is coupled to the source terminal of transistors 108.
- the source terminal of transistor 110 is coupled to the drain terminal of transistor 106.
- the drain terminals of transistors 108, 1 10 are coupled to common node A and to the input terminal of inverter 1 12.
- the output terminal of inverter 1 12 is coupled to the input terminal of inverter 114 whose output terminal is coupled to the input terminals IN of biasing circuits 150, 250.
- the output terminal of biasing circuit 150 is coupled to the gate terminal of transistor 108.
- the output terminal of biasing circuit 250 is coupled to the gate terminal of transistor 1 10.
- Biasing circuit 150 is adapted to cause transistor 108 to be on when transistor 104 is on. Biasing circuit 150 is further adapted to cause transistor 108 to be off when transistor 104 is off. Likewise biasing circuit 250 is adapted to cause transistor 110 to be on when transistor 106 is on/off. Biasing circuit 250 is further adapted to cause transistor 108 to be off when transistor 104 is off.
- node A is charged to supply voltage Vcc via transistors 104, 108.
- transistor 106 is on and transistor 104 is off, because transistors 108, 1 10 are off and on respectively, node A is discharged to the ground potential via transistors 1 10, 106.
- the voltage at node A is buffered via inverters 1 12, 1 14 and applied to the input terminals IN of biasing circuits 150, 250.
- Node B coupled to the source terminal of transistor 108, supplies a signal to clock interconnect 200, which in turn, is adapted to provide clock signals to various blocks of an integrated circuit in which clock diver 100 is disposed.
- FIG. 2 is a simplified transistor schematic diagram of an exemplary biasing circuit 150, in accordance with one embodiment of the present invention.
- Biasing circuit 150 is shown as including PMOS transistors 152, 156, NMOS transistors 154, 158, capacitor 160 and resistor 162.
- Transistors 152, 156 have the same gate-to- source voltage and form a current mirror.
- Resistor 162 is adapted to maintain the voltage of the source terminal of transistor 154, i.e., node D, above the ground potential. For example, in one embodiment, when the supply voltage VCC is 1.2 volts, node D is at 0.2 volts.
- the gate terminals of transistors 152, 154,156 and 158 are coupled to one another.
- Capacitor 160 has a first terminal coupled to the ground potential.
- the second terminal of capacitor 160 is coupled to node nbias and to the drain terminals of transistors 156, 158.
- Biasing circuit 150 is adapted to operate differentially to compare the voltages of source terminals of transistors 1 4 and 158 to detect the minimum voltage of the source terminal of transistor 158, i.e., the minimum voltage of terminal IN.
- PMOS transistors 152, 156 form a current mirror and thus generate the same current Ii. Accordingly, if the voltage at de IN increases, because of the decrease in the gate-to-source voltage of transistor 158, the current through transistor 158 decreases. Since the current Ii flowing through transistor 156 is relatively constant, the decrease in the current flow through transistor 158 causes more current to flow and charge capacitor 160, thereby causing the voltage of node nbias to increase.
- Figure 3 shows a plot 180 indicating the relationship between the current flow h through transistor 158 and the voltage VI received by the source terminal of transistor 158. As seen from Figure 3, current 3 ⁇ 4 has an inverse relationship with voltage VIN, decreasing when VIN increases and increasing when VIN decreases.
- plot 180 has a relatively high slope when voltage VIN is small (for example, between points F and G), and a relatively low slope when voltage VIN is large (for example, between points K and L). Accordingly, the voltage across capacitor 160 is mostly defined by the near minimum values of voltage V ⁇ .
- biasing circuit 150 is a minimum peak detector adapted to detect the near minimum value of voltage VIN— seen by its input terminal IN— and generate a voltage at its output terminal nbais that is defined by the detected minimum voltage. The larger the voltage swing at node IN and thereby the longer the time when the voltage at node IN is smaller than the voltage of node D, the greater is the voltage at node nbias.
- output terminal nbias of biasing circuit 150 is coupled to the gate terminal of transistor 110.
- FIG. 4 is a simplified transistor schematic diagram of an exemplary biasing circuit 250, in accordance with one embodiment of the present invention.
- Biasing circuit 250 is shown as including PMOS transistors 252, 256, NMOS transistors 254, 258, capacitor 260 and resistor 262.
- Transistors 258, 254 have the same gate-to- source voltage and form a current mirror.
- Resistor 262 is adapted to maintain the voltage at the source terminal of transistor 154, i.e., node M, below the supply voltage Vcc. For example, in one embodiment, when the supply voltage VCC is 1.2 volts, node M may be at 1.0 volts.
- Capacitor 260 has a first terminal coupled to the ground potential.
- the second terminal of capacitor 260 is coupled to node pbias and to the drain terminals of transistors 256, 258.
- Biasing circuit 250 is adapted to operate differentially to compare the voltages of source terminals of transistors 256 and 262 to detect the peak voltage of the source terminal of transistor 256, i.e., the peak voltage of terminal IN.
- NMOS transistors 254, 258 form a current mirror and thus generate the same current 3 ⁇ 4. Accordingly, if the voltage at node (terminal) IN increases, because of the increase in the gate-to-source voltage of transistor 256, the current through transistor 256 increases. Since the current I3 flowing through transistor 258 is relatively constant, the increase in the current flow through transistor 256 causes more current to flow and charge capacitor 260, thereby causing the voltage of node pbias to increase.
- FIG. 5 shows a plot 280 indicating the relationship between the current flow I4 through transistor 258 and the voltage V IN received by the source terminal of transistor 258. As seen from Figure 5, current I 4 has a direct relationship with voltage V IN , decreasing when V IN decreases, and increasing when V IN increases. Voltage V M of node M and the corresponding current I3 flowing through node M is identified in plot 180 as point M'.
- plot 280 has a relatively high slope when voltage V IN is large (for example, between points P and Q), and a relatively low slope when voltage V I N is small (for example, between points N and O). Accordingly, the voltage across capacitor 260 is mostly defined by the near maxim values of voltage V IN .
- biasing circuit 250 is a peak detector adapted to detect the near peak value of voltage V I — seen by its input terminal IN— and generate a voltage at its output terminal pbais that is defined by this detected peak voltage. The larger the voltage swing at node IN and thereby the longer the time when the voltage at node IN is larger than the voltage of node M, the greater is the DC voltage at node pbias.
- output terminal pbias of biasing circuit 250 is coupled to the gate terminal of transistor 108.
- FIG. 6 is a simplified schematic diagram of a current-mode clock driver 300 adapted to drive a high-frequency clock interconnect in accordance with another embodiment of the present invention.
- Clock driver 300 is similar to clock driver 100 except that clock driver 300 includes first and second variable conductivity circuits 208, 210 in place of transistors 108, 1 10 of clock driver 100.
- the drain terminal of transistor 104 is coupled to a first input terminal of variable conductivity circuit 208.
- the drain terminal of transistor 106 is coupled to a first input terminal of variable conductivity circuit 210.
- Output terminals pbias and nbias of control circuit 200 are respectively applied to the second input terminals of first and second conductivity circuits 208, 210.
- the output terminals of first and second conductivity circuits 208, 210 are coupled to a common node A and to the input terminals IN of first and second biasing circuits 150, 250.
- Biasing circuit 150 is adapted to cause variable conductivity circuit 208 to be on when transistor 104 is on. Biasing circuit 150 is further adapted to cause variable conductivity circuit 208 to be off when transistor 104 is off. Likewise biasing circuit 250 is adapted to cause variable conductivity circuit 210 to be on when transistor 106 is on/off. Biasing circuit 250 is further adapted to cause variable conductivity circuit 210 to be off when transistor 104 is off.
- variable conductivity circuits 208, 210 As the voltage swing of node IN increases and thereby the peak and minimum voltages of node IN increase and decrease respectively, the voltage at node pbias increases and the voltage at node nbias decreases. This causes variable conductivity circuits 208, 210 to become less conductive, thereby causing the voltage swing of node IN to decrease. Likewise, as the voltage swing of node IN decreases, the voltage at node pbias decreases and the voltage at node nbias increases. This causes variable conductivity circuits 208, 210 to become more conductive, thereby causing the voltage swing of node IN to increase. Accordingly, the feedback loop formed by variable conductivity circuits 208, 210 and control circuitry 200 is adapted to minimize the variations of the voltage at node IN.
- Embodiments of the present invention are illustrative and not limitative. Embodiments of the present invention are not limited by the variable conductivity circuit used in the clock driver. Embodiments of the present invention are not limited by the type of device, wireless or otherwise, in which the clock driver circuit may be disposed. Other additions, subtractions or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Amplifiers (AREA)
- Logic Circuits (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2016501316A JP6419770B2 (en) | 2013-03-15 | 2014-03-11 | Current mode buffer with output amplitude detector for high frequency clock interconnect |
EP14715182.3A EP2974020B1 (en) | 2013-03-15 | 2014-03-11 | Current-mode buffer with output swing detector for high frequency clock interconnect |
KR1020157028287A KR20150131141A (en) | 2013-03-15 | 2014-03-11 | Current-mode buffer with output swing detector for high frequency clock interconnect |
CN201480014291.8A CN105191128B (en) | 2013-03-15 | 2014-03-11 | For the current-mode buffer with output voltage swing detector of high frequency clock interconnection |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/834,861 US8766674B1 (en) | 2013-03-15 | 2013-03-15 | Current-mode buffer with output swing detector for high frequency clock interconnect |
US13/834,861 | 2013-03-15 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2014150581A1 true WO2014150581A1 (en) | 2014-09-25 |
Family
ID=50434295
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2014/023684 WO2014150581A1 (en) | 2013-03-15 | 2014-03-11 | Current-mode buffer with output swing detector for high frequency clock interconnect |
Country Status (6)
Country | Link |
---|---|
US (1) | US8766674B1 (en) |
EP (1) | EP2974020B1 (en) |
JP (1) | JP6419770B2 (en) |
KR (1) | KR20150131141A (en) |
CN (1) | CN105191128B (en) |
WO (1) | WO2014150581A1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9985644B1 (en) * | 2018-01-16 | 2018-05-29 | Realtek Semiconductor Corp. | Digital to-time converter and method therof |
US10219339B1 (en) * | 2018-02-19 | 2019-02-26 | Ixys, Llc | Current correction techniques for accurate high current short channel driver |
FR3102581B1 (en) * | 2019-10-23 | 2021-10-22 | St Microelectronics Rousset | Voltage Regulator |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5726596A (en) * | 1996-03-01 | 1998-03-10 | Hewlett-Packard Company | High-performance, low-skew clocking scheme for single-phase, high-frequency global VLSI processor |
EP1014584A1 (en) * | 1997-09-02 | 2000-06-28 | Matsushita Electric Industrial Co., Ltd. | Data transmitter |
US6177819B1 (en) * | 1999-04-01 | 2001-01-23 | Xilinx, Inc. | Integrated circuit driver with adjustable trip point |
US20080201596A1 (en) * | 2006-12-29 | 2008-08-21 | Hynix Semiconductor Inc. | Clock buffer circuit of semiconductor device |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4539489A (en) * | 1983-06-22 | 1985-09-03 | Motorola, Inc. | CMOS Schmitt trigger circuit |
US5459437A (en) * | 1994-05-10 | 1995-10-17 | Integrated Device Technology | Logic gate with controllable hysteresis and high frequency voltage controlled oscillator |
US5497127A (en) * | 1994-12-14 | 1996-03-05 | David Sarnoff Research Center, Inc. | Wide frequency range CMOS relaxation oscillator with variable hysteresis |
US5939937A (en) * | 1997-09-29 | 1999-08-17 | Siemens Aktiengesellschaft | Constant current CMOS output driver circuit with dual gate transistor devices |
JP3152204B2 (en) * | 1998-06-02 | 2001-04-03 | 日本電気株式会社 | Slew rate output circuit |
JP3520913B2 (en) * | 2000-06-09 | 2004-04-19 | 日本電気株式会社 | Signal line control method |
US6316977B1 (en) * | 2000-07-14 | 2001-11-13 | Pmc-Sierra, Inc. | Low charge-injection charge pump |
US6356106B1 (en) * | 2000-09-12 | 2002-03-12 | Micron Technology, Inc. | Active termination in a multidrop memory system |
US7493149B1 (en) | 2002-03-26 | 2009-02-17 | National Semiconductor Corporation | Method and system for minimizing power consumption in mobile devices using cooperative adaptive voltage and threshold scaling |
JP4869569B2 (en) | 2004-06-23 | 2012-02-08 | 株式会社 日立ディスプレイズ | Display device |
US7502719B2 (en) | 2007-01-25 | 2009-03-10 | Monolithic Power Systems, Inc. | Method and apparatus for overshoot and undershoot errors correction in analog low dropout regulators |
US7652511B2 (en) * | 2008-01-16 | 2010-01-26 | Amazing Microelectronic Corp. | Slew-rate control circuitry with output buffer and feedback |
CN101540603A (en) | 2008-03-21 | 2009-09-23 | 意法半导体研发(上海)有限公司 | Efficacy push-pull buffer circuit, system and method for high frequency signals |
US7902904B2 (en) * | 2008-12-09 | 2011-03-08 | Lsi Corporation | Bias circuit scheme for improved reliability in high voltage supply with low voltage device |
US8149023B2 (en) * | 2009-10-21 | 2012-04-03 | Qualcomm Incorporated | RF buffer circuit with dynamic biasing |
KR20110132864A (en) | 2010-06-03 | 2011-12-09 | 삼성전자주식회사 | Phase interpolation circuit for use in wide range frequency inputs and output securing method thereof |
JP5545751B2 (en) * | 2010-11-25 | 2014-07-09 | 三菱電機株式会社 | Peak hold circuit and bottom hold circuit |
US8860469B1 (en) * | 2012-07-13 | 2014-10-14 | Altera Corporation | Apparatus and methods for transmitter output swing calibration |
-
2013
- 2013-03-15 US US13/834,861 patent/US8766674B1/en active Active
-
2014
- 2014-03-11 WO PCT/US2014/023684 patent/WO2014150581A1/en active Application Filing
- 2014-03-11 CN CN201480014291.8A patent/CN105191128B/en active Active
- 2014-03-11 JP JP2016501316A patent/JP6419770B2/en not_active Expired - Fee Related
- 2014-03-11 EP EP14715182.3A patent/EP2974020B1/en not_active Not-in-force
- 2014-03-11 KR KR1020157028287A patent/KR20150131141A/en not_active Application Discontinuation
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5726596A (en) * | 1996-03-01 | 1998-03-10 | Hewlett-Packard Company | High-performance, low-skew clocking scheme for single-phase, high-frequency global VLSI processor |
EP1014584A1 (en) * | 1997-09-02 | 2000-06-28 | Matsushita Electric Industrial Co., Ltd. | Data transmitter |
US6177819B1 (en) * | 1999-04-01 | 2001-01-23 | Xilinx, Inc. | Integrated circuit driver with adjustable trip point |
US20080201596A1 (en) * | 2006-12-29 | 2008-08-21 | Hynix Semiconductor Inc. | Clock buffer circuit of semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
CN105191128A (en) | 2015-12-23 |
EP2974020B1 (en) | 2019-02-27 |
KR20150131141A (en) | 2015-11-24 |
CN105191128B (en) | 2018-06-12 |
JP6419770B2 (en) | 2018-11-07 |
EP2974020A1 (en) | 2016-01-20 |
JP2016518732A (en) | 2016-06-23 |
US8766674B1 (en) | 2014-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7463101B2 (en) | Voltage controlled oscillator with temperature and process compensation | |
JP5461587B2 (en) | Symmetric load delay cell oscillator | |
US20140312928A1 (en) | High-Speed Current Steering Logic Output Buffer | |
US8981750B1 (en) | Active regulator wake-up time improvement by capacitive regulation | |
TWI390382B (en) | Bias generator providing for low power, self-biased delay element and delay line | |
US7812652B2 (en) | Locked loops, bias generators, charge pumps and methods for generating control voltages | |
US8212596B2 (en) | PLL circuit | |
CN108270542A (en) | Frequency band selection clock data recovery circuit and associated method | |
US8766674B1 (en) | Current-mode buffer with output swing detector for high frequency clock interconnect | |
KR101208565B1 (en) | Voltage controlled oscillator capable of reducing phase noise and jitter with high startup gain and method thereof | |
US20130147564A1 (en) | Oscillator with frequency determined by relative magnitudes of current sources | |
US9634608B2 (en) | Crystal oscillation circuit and electronic timepiece | |
KR20120012386A (en) | Lock detection circuit and phase-locked loop circuit including the same | |
EP2916441B1 (en) | Charge pump circuit | |
CN108282160B (en) | System for preventing LDO's power tube produces oscillation when closing | |
WO2017149957A1 (en) | Signal output circuit | |
US11368142B1 (en) | Duty-cycle corrector circuits and related apparatuses and methods | |
US20160191030A1 (en) | Voltage controlled delay circuit and voltage controlled oscillator including the same | |
KR101276730B1 (en) | An oscillator and a PLL using thereof | |
JP6559548B2 (en) | Oscillator circuit device | |
JP2001339258A (en) | Voltage-current converting circuit | |
JP7351632B2 (en) | Integrated circuits containing phase-locked loop circuits | |
CN115483911A (en) | Ring oscillator circuit | |
KR20110109394A (en) | Voltage controlled oscillator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201480014291.8 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 14715182 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2014715182 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2016501316 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 20157028287 Country of ref document: KR Kind code of ref document: A |