WO2008147696A1 - Methods for depositing a silicon layer on a laser scribed tco layer suitable for use in solar cell applications - Google Patents

Methods for depositing a silicon layer on a laser scribed tco layer suitable for use in solar cell applications Download PDF

Info

Publication number
WO2008147696A1
WO2008147696A1 PCT/US2008/063613 US2008063613W WO2008147696A1 WO 2008147696 A1 WO2008147696 A1 WO 2008147696A1 US 2008063613 W US2008063613 W US 2008063613W WO 2008147696 A1 WO2008147696 A1 WO 2008147696A1
Authority
WO
WIPO (PCT)
Prior art keywords
substrate
substrate support
layer
region
support assembly
Prior art date
Application number
PCT/US2008/063613
Other languages
French (fr)
Inventor
Tae Kyung Won
Soo Young Choi
Yongkee Chae
Liwei Li
Shuran Sheng
Original Assignee
Applied Materials, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/752,823 external-priority patent/US7964430B2/en
Priority claimed from US11/752,794 external-priority patent/US20080289686A1/en
Application filed by Applied Materials, Inc. filed Critical Applied Materials, Inc.
Publication of WO2008147696A1 publication Critical patent/WO2008147696A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/687Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
    • H01L21/68714Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
    • H01L21/68735Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by edge profile or support profile
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0216Coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Definitions

  • the present invention relates to methods and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer suitable for fabricating photovoltaic devices.
  • TCO transmitting conducting oxide
  • PV devices or solar cells are devices which convert sunlight into direct current (DC) electrical power.
  • PV or solar cells typically have one or more p-i-n junctions. Each junction comprises two different regions within a semiconductor material where one side is denoted as the p-type region and the other as the n-type region.
  • the p-i-n junction of the PV cell is exposed to sunlight (consisting of energy from photons), the sunlight is directly converted to electricity through a PV effect.
  • PV solar cells generate a specific amount of electric power and cells are tiled into modules sized to deliver the desired amount of system power. PV modules are created by connecting a number of PV solar cells and are then joined into panels with specific frames and connectors.
  • a PV solar cell typically includes a photoelectric conversion unit and a transparent conductive oxide (TCO) film.
  • the transparent conductive oxide (TCO) film is disposed as a front electrode on the bottom of the PV solar cell in contact with a glass substrate and/or as a back surface electrode on the top of the PV solar cell.
  • the transparent conductive oxide (TCO) layer is a conductive layer that provides high electricity collection and photoelectric conversion efficiency for the solar cells.
  • the photoelectric conversion unit includes a p-type silicon layer, a n-type silicon layer and an intrinsic type (i-type) silicon layer sandwiched between the p-type and n-type silicon layers.
  • silicon films including microcrystalline silicon film ( ⁇ c- Si), amorphous silicon film (a-Si), polycrystalline silicon film (poly-Si) and the like may be utilized to form the p-type, n-type and i-type layers of the photoelectric conversion unit.
  • the silicon films of the photoelectric conversion unit are deposited by a plasma enhanced chemical vapor deposition (PECVD) process.
  • PECVD plasma enhanced chemical vapor deposition
  • One problem with the formation of current thin film solar cells is that haze, discolor, or other similar types of defects may form on the TCO layer during deposition of materials thereover. [0004] Therefore, there is a need for an improved method and apparatus for depositing silicon layer on a TCO layer.
  • a method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer may include laser scribing a cell-integrated region of a TCO layer disposed on a substrate for solar applications, the TCO layer having a laser scribing free periphery region outward of the cell-integrated region, the periphery region having a width between about 10 mm and about 30 mm measured from an edge of the substrate, transferring the scribed substrate into a deposition chamber, and depositing a silicon containing layer on the TCO layer in the deposition chamber.
  • a method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer may include providing a substrate having a TCO layer disposed thereon, wherein the TCO layer has a peripheral region and a cell integrated region, the cell integrated region having laser scribing patterns disposed thereon, positioning the substrate on a substrate support assembly disposed in a processing chamber, wherein the substrate support assembly has a roughened surface in contact with the substrate, contacting a shadow frame to the peripheral region of the TCO layer and to the substrate support assembly thereby creating an electrical ground path between the TCO layer and substrate support through the shadow frame, and depositing a silicon containing layer on the TCO layer through an aperture of the shadow frame.
  • TCO transmitting conducting oxide
  • Figure 1 depicts a schematic cross-sectional view of one embodiment of a process chamber in accordance with the invention
  • Figure 2A depicts an enlarged sectional view of an edge of the shadow frame disposed on the substrate support of Figure 1 ;
  • Figure 2B depicts an enlarged sectional view of an interface between the substrate disposed on the substrate support of Figure 1 ;
  • Figures 3A-C depict different embodiments of a top view of a laser scribed pattern design on a substrate surface having a TCO layer disposed thereon;
  • Figure 4 depicts a cross sectional view of a substrate having a TCO layer disposed on a substrate support assembly.
  • Embodiments of the present invention provide methods and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer suitable for solar cell applications, among others.
  • potential defects such as blackish discoloring, haze, and arcing, may be reduced by releasing charges accumulated on the TCO surface by a well grounded depositing environment.
  • Some embodiments for providing a well grounded depositing environment include an improved surface design pattern on the TCO layer, a roughened substrate support assembly and/or an improved shadow frame which is utilized to provide good electrical ground during silicon deposition.
  • FIG. 1 is a schematic cross-sectional view of one embodiment of a plasma enhanced chemical vapor deposition (PECVD) system 100 in which the invention may be practiced.
  • PECVD plasma enhanced chemical vapor deposition
  • One suitable plasma enhanced chemical vapor deposition (PECVD) system is available from Applied Materials, Inc., Santa Clara, California. It is contemplated that other plasma processing chambers, including those from other manufactures, may be utilized to practice the present invention.
  • the system 100 generally includes a processing chamber body 102 having walls 110 and a bottom 111 that partially define a process volume 180.
  • the process volume 180 is typically accessed through a port and/or a valve 106 to facilitate movement of a substrate 140, such as a glass substrate, stainless steel substrate, or plastic substrate, semiconductor substrate, or other suitable substrate, into and out of the processing chamber body 102.
  • the chamber 100 supports a lid assembly 118 surrounding a gas inlet manifold 114 that consists of a cover plate 116, a first plate 128 and a second plate 120.
  • the first plate 128 is a backing plate
  • the second plate 120 is a gas distribution plate, for example, a diffuser.
  • a vacuum pump 129 is disposed on the bottom of the chamber body 102 to maintain the chamber 100 within a desired pressure range.
  • the walls 110 of the chamber 102 may be protected by covering with a liner 138, such as a ceramic material, anodizing or other protective coating to prevent damage during processing.
  • the diffuser 120 has a plurality of orifices 122 formed therethrough that allows a process gas or gasses from a gas source 105 into to the chamber body 102.
  • the diffuser 120 is positioned above the substrate 140 and may be suspended below the lid assembly 118 by a diffuser gravitational support 115.
  • the diffuser 120 is supported from an upper lip 155 of the lid assembly 118 by a flexible suspension 157.
  • One suitable flexible suspension 157 is disclosed in detail by U.S. Patent No. 6,477,980, issued November 12, 2002, titled "Flexibly Suspended Gas Distribution Manifold for A Plasma Chamber".
  • the flexible suspension 157 is adapted to support the diffuser 120 from its edges to allow expansion and contraction of the diffuser 120.
  • the flexible suspension 157 may have different configurations utilized to facilitate the expansion and contraction of the diffuser 120.
  • the flexible suspension 157 may be used with the diffuser gravitational support 115 to control the curvature of the diffuser 120.
  • the diffuser 120 may have a concave, planar or convex surface.
  • One suitable diffuser 120 is disclosed in detail by U.S. Patent Publication No. 2006/0,060,138, filed September 20, 2004 by Keller et al, titled "Diffuser Gravity Support".
  • the spacing between the diffuser surface 132 and the substrate surface is selected and adjusted to enable the deposition process to be optimized over a wide range of deposition conditions, while maintaining uniformity of film deposition.
  • the spacing is set to about 100 mils or larger, such as between about 400 mils to about 1600 mils, such as between about 400 mils and about 1200 mils during processing.
  • the diffuser gravitational support 115 may supply a process gas to a gas block 117 mounted on the support 115.
  • the gas block 117 is in communication with the diffuser 120 via a longitudinal bore 1 19 formed through the support 115, and supplies a process gas to the plurality of orifices 122 within the diffuser 120.
  • one or more process gasses travel through the gas block 117, and exit the longitudinal bore 119 through angled bores 119a into a large plenum 121 created between backing plate 128 and diffuser 120, and a small plenum 123 within the diffuser 120.
  • the one or more process gasses travel from the large plenum 121 and the small plenum 123 through the plurality of orifices 122 formed through the diffuser 120 and into the processing volume 180 below the diffuser 120.
  • the substrate 140 is raised to the processing volume 180 and the plasma generated from a plasma source 124 excites gas or gases to deposit films on the substrate 140.
  • the plurality of orifices 122 may have different configurations to facilitate different gas flows in the processing volume 180.
  • the orifices 122 may flare to a diameter ranging between about 0.01 inch and about 1.0 inch, such as between about 0.01 inch and about 0.5 inch.
  • the dimension and density of the flare openings of the orifices 122 may be varied across the surface of the diffuser 120.
  • dimension and densities of the orifices 122 located in the inner (e.g., center) region of the diffuser 120 may be higher than the orifices 122 located in the outer (e.g., edge) region. Examples of orifice configurations and a diffuser that may be used in the chamber 100 are described in commonly assigned U.S.
  • a substrate support assembly 112 is generally disposed on the bottom of the chamber body 102.
  • the support assembly 112 is grounded such that RF power, supplied by the plasma source 124, supplied to the diffuser 120 may excite gases, source compounds, and/or precursors present in the process volume 180 as stated above.
  • the RF power from the plasma source 124 is generally selected commensurate with the size of the substrate 140 to drive the chemical vapor deposition process.
  • a RF power is applied to the diffuser 120 to generate an electric field in the process volume 180.
  • a power density of about 100 mWatts/cm 2 or greater during film depositing.
  • the plasma source 124 and matching network (not shown) create and/or sustain a plasma of the process gases in the process volume 180.
  • Various frequencies of the RF and VHF power may be used to deposit the silicon film.
  • a RF and VHF power at a range between about 0.3 MHz and about 200 MHz, such as about 13.56 MHz, or about 40 MHz, may be used.
  • a RF power of about 13.56 MHz and a low frequency RF power of about 350 KHz may be used.
  • a VHF power of about 27 MHz up to about 200 MHz may be utilized to deposit films with high deposition rate.
  • the substrate support assembly 112 has a lower side 126 and an upper side 108 adapted to support the substrate 140.
  • a stem 142 is coupled to the lower side 126 of the substrate support assembly 112 and a lift system (not shown) for moving the support assembly 112 between an elevated processing position and a lowered substrate transfer position.
  • the stem 142 provides a conduit for coupling electrical, thermocouple leads and other utilities to the substrate support assembly 112.
  • the substrate support assembly 112 may also include grounding straps 131 to provide RF grounding around the periphery of the substrate support assembly 112. Examples of grounding straps are disclosed in U.S. Patent 6,024,044 issued on Feb. 15, 2000 to Law eX al. and U.S. Patent Application 11/613,934 filed on Dec. 20, 2006 to Par/f et al.
  • the substrate support assembly 112 includes a conductive body 194 having the upper side 108 for supporting the substrate 140 thereon.
  • the conductive body 194 may be made of a metal or metal alloy. In one embodiment, the conductive body 194 is made of aluminum.
  • Lift pins 146 are moveably disposed through the substrate support assembly 112 and are adapted to space the substrate 140 from the substrate receiving surface 108. Alternatively, the outer surface of the conductive body 194 may be coated and/or anodized by a dielectric layer to prevent the substrate support assembly 112 from chemical attack during processing.
  • the upper side 108 of the substrate support assembly 112 upon which the substrate 140 rests during processing may be textured.
  • the amount of contact between the substrate 140 and the substrate support assembly 112 may significantly influence the amount of charges trapped on the upper side 108 of the substrate support assembly 112. As the amount of charges trapped on the upper side 108 increases, the charges buildup on the substrate surface increase as well, thereby increasing the likelihood of arcing or abnormal discharging at the interface. Arcing or abnormal discharging may damage and contaminate the substrate surface and devices formed thereon.
  • a roughened surface may improve the electrical contact of the two surfaces, e.g., the upper side 108 of the substrate support assembly 112 and the substrate 140, by the higher contact stress at the sharp tips or high points of the roughened surface.
  • an entire substrate support surface (e.g., the upper surface) of the substrate support assembly 112 is roughened so that the entire bottom surface of the substrate is in contact with the roughened surface.
  • the roughened surface may have a roughness ranging from about 100 micro-inch ( ⁇ -inch) and about 3000 micro-inch ( ⁇ -inch).
  • the temperature of the substrate support assembly 112 is controlled to maintain the substrate within a predetermined temperature range during substrate processing.
  • the substrate support assembly 112 includes one or more electrodes and/or heating elements 198 utilized to control the temperature of the substrate support assembly 112 during processing.
  • the heating elements 198 controllably heat the substrate support assembly 112 and the substrate 140 positioned thereon to a determined temperature range, e.g., a set point temperature of about 100 degrees Celsius or higher.
  • the heating elements 198 may include an inner heating element embedded in the center portion of the substrate support assembly 112 and an outer heating element embedded in the edge portion of the substrate support assembly 112.
  • the outer heating element may be configured to maintain a temperature slightly higher than the temperature of the inner heating element, such as higher than about 20 degrees Celsius, thereby maintaining the uniform temperature across the substrate 140. It is contemplated that the temperature configuration of the inner and outer heating element may be varied based on process requirements.
  • the substrate support assembly 112 may further include one or more cooling channels 196 embedded within the conductive body 194.
  • the one or more cooling channels 196 are configured to maintain the temperature variation in the processing volume 180 within a predetermined temperature range during processing, such as a temperature of variation less than about 20 degrees Celsius.
  • the cooling channels 196 may be fabricated from metals or metal alloys which provide desired thermal conductivity. In one embodiment, the cooling channels 196 are made of a stainless steel material.
  • the temperature of the substrate support assembly 112 that includes the heating elements 198 and cooling channels 196 embedded therein is configured to allow substrates with low melt point, such as alkaline glasses, plastic and metal, to be processed using embodiments of the present invention.
  • the heating elements 198 and the cooling channels 196 may maintain a temperature about 100 degrees Celsius or higher, such as between about 150 degrees Celsius to about 550 degrees Celsius.
  • the substrate support assembly 112 additionally supports a circumscribing shadow frame 104.
  • the shadow frame 104 prevents deposition at edge of the substrate 140 and the substrate support assembly 112 so that the substrate 140 does not stick to the substrate support assembly 112 after processing.
  • the shadow frame 104 is generally supported from a supported from an inner wall of the chamber body 102 when the substrate support assembly 112 is in a lower non-processing position (not shown).
  • the shadow frame 104 is engaged and aligned to the conductive body 194 of the substrate support assembly 112 as the substrate support assembly 112 is moved to an upper processing position for the deposition process.
  • the shadow frame 104 may be fabricated by a conductive material that provides a good conductive interface for grounding while engaging with the substrate 140.
  • the shadow frame 104 may be fabricated from aluminum, aluminum alloy or other suitable material.
  • FIG. 2A depicts an enlarged partial sectional view of the shadow frame 104 disposed on an edge of the substrate support assembly 112.
  • a conductive TCO layer 212 is deposited on the surface of the substrate 140.
  • the shadow frame 104 is positioned over the edge of the substrate 140 prior to processing.
  • the body of the shadow frame 104 has a lower inner wall 204 circumscribing the substrate edge which may be in contact with an outside edge of the substrate 140.
  • the shadow frame body also has a lower bottom surface adapted to contact with a periphery region 250 of the substrate support assembly 112.
  • the shadow frame 104 further has a lip 214 that extends inward over the top of the substrate.
  • the lip 214 has a bottom surface 202 that is in contact with the conductive TCO layer 212 disposed on the substrate 140.
  • bottom surface 202 of the lip 214 is a conductive surface 202 vertically offset from the lower surface of the shadow frame body.
  • the lip 214 has a height 298 of about 2 millimeter (mm) and a length 296 of about 13 millimeter (mm) for holding a substrate having a dimension of 2200 millimeter x 2600 millimeter.
  • the shadow frame 104 may have a total length 294 of about 145 millimeter (mm) and a height of about 15 millimeter (mm). It is contemplated that the dimension of the shadow frame 104 and the lip 214 formed thereof may be varied to accommodate different substrates having different dimensions and materials.
  • the transparent conductive oxide (TCO) layer is exposed to plasma environment created in the PECVD system 100.
  • the high power plasma from the silicon deposition process may generate charges on the surface of the TCO layer 212.
  • a well grounded substrate support assembly holding the TCO substrate during plasma process is desired in order to release the accumulated charge from the substrate surface.
  • a poorly grounded processing environment may cause abnormal discharge and/or arcing on the conductive TCO substrate surface, thereby resulting in blackish discoloring, haze and other defects on the TCO layer.
  • the electrical conductivity of the shadow frame 104 facilitates the release of charge buildup between the TCO layer 212 and ground, as shown in arrow 216.
  • the shadow frame 104 may be fabricated by a conductive material that provides a good electrical path for releasing charges accumulated on the substrate surface.
  • the bottom surface of the shadow frame body is a conductive surface adapted to contact the periphery region 250 of the substrate support assembly so as to provide a good electrical conductivity to release of charge buildup thereof.
  • the shadow frame 104 may be fabricated from aluminum, aluminum alloy, or other suitable conductive material.
  • the bottom surface 202 may also have a contact surface with different configurations to provide a good contact interface with the substrate surface without adversely scratch and/or damage the substrate surface.
  • the bottom surface 202 may be in a form of a flat surface, a rounded tip, a notched surface, a concave or convex surface, an embossed surface, a grooved surface, a roughened surface and the like.
  • Figure 2B depicts an enlarged view of an interface 218 of the upper surface of the substrate support assembly 112 and the substrate 140 of Figure 2A.
  • the substrate support assembly 112 may have a roughened surface 210 that provides good electrical contact with the substrate 140, thereby facilitating the release of charges between the facing surfaces of the substrate 140 and the substrate support assembly surface 112 during plasma processing.
  • the roughened surface 210 may include about 90 percent or greater on the entire surface of upon which the substrate 140 is in contact the substrate support assembly surface.
  • the roughened surface 210 may include the entire surface directly below and supporting the substrate 140.
  • the surface roughness may extend to the periphery area 250 where the shadow frame 104 is disposed, as shown in Figure 2A.
  • the surface roughness does not extend to the periphery area 250
  • the surface roughness is formed entirely on the area directly below and in contact with the substrate 140.
  • the open area defined by an inner wall of lip 214 of the shadow frame 104 is smaller than the area of the surface roughness, which allows the shadow frame 104 to be disposed sandwich the substrate against the roughened area for improved contact.
  • the good electrical contact between the bottom surface 202 of the shadow frame 104 and the contact surface 250 may provide a good electrical contact for releasing charges.
  • the daze, discolor or other associated arcing issue on the conductive materials is thereby efficiently controlled and eliminated.
  • the upper surface 208 of the anodized layer 206 may be roughed as well to obtain a desired surface roughness.
  • the anodized layer may be roughed on an entire area where the substrate is in contact with to provide a good electrical contact to the substrate 140.
  • the anodized layer may have a thickness between about 0.1 micro-inch ( ⁇ -inch) and about 2 micro-inch ( ⁇ - inch).
  • the roughened surfaces 208, 210 may have a roughness ranging from about 100 micro-inch ( ⁇ -inch) and about 3000 micro-inch ( ⁇ -inch).
  • the surface 210 of the substrate support assembly 112 may be roughed by bead blasting (BB) to a pre-determined surface finish.
  • Bead blasting may include impacting the substrate support assembly 112 with a ceramic or oxide bead.
  • the bead is aluminum oxide having an average diameter of about 125 micrometer to about 375 micrometer.
  • the beads are provided through a nozzle having an exit velocity sufficient to produce a surface finish of about 100 micro-inch ( ⁇ -inch) and about 3000 micro-inch ( ⁇ -inch).
  • the substrate roughness may be achieved by abrasive blasting, grinding, texturing, embossing, sanding, etching or other suitable manner used in the art.
  • the substrate support surface 210 is anodized coated to form the anodized layer 206 on the substrate support surface 210.
  • the anodized layer 206 is subsequently treated to provide a roughened surface finish.
  • the treating process may include bead blasting, abrasive blasting, grinding, embossing, sanding, texturing, etching or other method for providing a pre-defined surface roughness.
  • a chemical graining process such as Light Clean (LC), Enhanced Clean (EC), Ultrasonic Clean (UC), Chemical Clean (CC), or the like may be performed to clean the finished/treated surface.
  • Enhanced Clean (EC) used to treat/finish the surface typically refers to a solution mixture of HNO 3 , NaOH, H 3 PO 4 ZH 2 SO 4 .
  • Chemical Clean (CC) refers to a procedure using a solution mixture of HNO 3 , HF and Dl water in contact with the surface to be treated for a short time period, such as about 30 seconds until a desired surface roughness has been reached. Details of the roughening process of the substrate support assembly surface are disclosed by U.S. Patent Publication No. 2006/0032586, which published February 16, 2006 by Choi, entitled “Reducing Electrostatic Charge by Roughening The Susceptor” and U.S. Patent Application Serial No. 11/,498,606 (Attorney Docket No. APPM/10643) which filed August 2, 2006 by Choi, entitled “Particle Reduction on Surface of Chemical Vapor Deposition Processing Apparatus”.
  • the good electrical contact between the substrate 140 and the substrate support surface is important to prevent arcing and surface damage formed on the conductive TCO surface.
  • the conductive TCO layer where the silicon films deposited may have a good electrical contact to the substrate support surface, thereby providing a well grounded substrate support assembly to release charges from the deposition process.
  • FIGS 3A-C depict different embodiments of designed patterns of the TCO layer 212 disposed on the substrate 140 by laser scribing.
  • the TCO layer 212 may be laser scribed to form a desired pattern on the TCO layer 212.
  • the scribed pattern is generally selected to meet specific device requirements. As the charge may be accumulated on the TCO 212 layer during plasma processing, different pattern designs of the TCO layer may influence the charge distribution across the substrate surface significantly.
  • a well-designed pattern of a laser scribed TCO layer may efficiently eliminate non-uniform charge buildup at undesired location across the substrate surface, thereby preventing arching at tip and/or edge of the substrate 140.
  • a scribing line 302 is formed in a square wave pattern on the center portion 308 of the TCO layer 212 on the substrate to form string-like solar cells.
  • the scribing line 302 is offset a distance from the edge portions 306 of the substrate 140 so that the shadow frame 214 does not overlay the scribing line 302.
  • the edge portions 306 of the substrate 140 may have a width 304 ranging between about 10 mm and about 30 mm, such as about 15 mm.
  • the edge portion 306 is free of the scribing line 302 and enables the shadow frame 214 to be in complete contact with the conductive TCO surface, thereby preventing interruption and/or uniformity of the general path.
  • the edge portion 306 of the TCO layer 212 separates the conductive TCO layer 212 into a peripheral region 310 and a cell- integrated region 312 where the solar cell devices are formed.
  • the peripheral region 310 which will not have any devices formed thereon, provides a sufficient space for the shadow frame 214 to entirely and conductively holding on the substrate 140 disposed on the substrate support assembly 112, thereby establishing a good conductive ground path.
  • the cell-integrated region 312 is, however, kept a distance away from the peripheral region 310, thereby eliminating the likelihood for unwanted discharging or arcing occurring on the cell-integrated region.
  • the scribing lines 302 each formed in the center portion 308 of the TCO layer 212 have a spacing 314 distanced away from each other.
  • the scribing lines 302 has a width between about 300 millimeter (mm) or greater and the spacing formed between each scribing lines 302 is between about 5 millimeter (mm) and about 45 millimeter (mm), for example about 5 millimeter (mm) and about 15 millimeter (mm), such as about 10 millimeter (mm).
  • Figures 3B-3C depicts different embodiments of scribed patterns formed on the TCO layer 212. Similar to the square wave pattern of scribing lines 302 depicted in Figure 3A, multiple parallel straight lines 326 may be formed on the TCO layer 212, as shown in Figure 3B. Each straight line 326 is separated by a distance 320 from each other. The distance 320 may be between about 5 millimeter (mm) and about 15 millimeter (mm), such as about 10 millimeter (mm). Alternatively, as shown in Figure 3C, the scribing lines 328 may be separated into an upper group 330 and a lower group 340. In one embodiment, the groups 330, 340 are separated by a distance that crosses a center line 322 of the substrate 140.
  • the distance 324 may be between about 5 millimeter (mm) and about 45 millimeter (mm), for example, for example about 10 millimeter (mm) and about 40 millimeter (mm), such as about 30 millimeter (mm).
  • Figure 4 depicts a cross sectional view of a silicon layer 402 deposited on the TCO layer 212 disposed on the substrate 140 positioned on the substrate support assembly 112.
  • the silicon layer 402 may be deposited on the substrate 140 using a suitable method. As the shadow frame 104 is in contact with and circumscribing the edge of the substrate 140, the silicon layer 402 is prevented from being depositing on the peripheral region 310 of the TCO layer 140, thereby proving a well ground contact surface during the silicon deposition process.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • Manufacturing & Machinery (AREA)
  • Photovoltaic Devices (AREA)

Abstract

Methods and apparatus for reducing defects on transmitting conducting oxide (TCO) layer are provided. The method includes a method of laser scribing a TCO layer for solar cell applications. In one embodiment, a method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer may include laser scribing a cell-integrated region of a TCO layer disposed on a substrate for solar applications, the TCO layer having a laser scribing free periphery region outward of the cell-integrated region, the periphery region having a width between about 10 mm and about 30 mm measured from an edge of the substrate, transferring the scribed substrate into a deposition chamber, and depositing a silicon containing layer on the TCO layer in the deposition chamber.

Description

METHODS FOR DEPOSITING A SILICON LAYER ON A LASER SCRIBED TCO LAYER SUITABLE FOR USE IN SOLAR CELL APPLICATIONS
BACKGROUND OF THE DISCLOSURE Field of the Invention
[0001] The present invention relates to methods and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer suitable for fabricating photovoltaic devices.
Description of the Background Art
[0002] Photovoltaic (PV) devices or solar cells are devices which convert sunlight into direct current (DC) electrical power. PV or solar cells typically have one or more p-i-n junctions. Each junction comprises two different regions within a semiconductor material where one side is denoted as the p-type region and the other as the n-type region. When the p-i-n junction of the PV cell is exposed to sunlight (consisting of energy from photons), the sunlight is directly converted to electricity through a PV effect. PV solar cells generate a specific amount of electric power and cells are tiled into modules sized to deliver the desired amount of system power. PV modules are created by connecting a number of PV solar cells and are then joined into panels with specific frames and connectors.
[0003] Typically, a PV solar cell includes a photoelectric conversion unit and a transparent conductive oxide (TCO) film. The transparent conductive oxide (TCO) film is disposed as a front electrode on the bottom of the PV solar cell in contact with a glass substrate and/or as a back surface electrode on the top of the PV solar cell. The transparent conductive oxide (TCO) layer is a conductive layer that provides high electricity collection and photoelectric conversion efficiency for the solar cells. The photoelectric conversion unit includes a p-type silicon layer, a n-type silicon layer and an intrinsic type (i-type) silicon layer sandwiched between the p-type and n-type silicon layers. Several types of silicon films including microcrystalline silicon film (μc- Si), amorphous silicon film (a-Si), polycrystalline silicon film (poly-Si) and the like may be utilized to form the p-type, n-type and i-type layers of the photoelectric conversion unit. Typically, the silicon films of the photoelectric conversion unit are deposited by a plasma enhanced chemical vapor deposition (PECVD) process. One problem with the formation of current thin film solar cells is that haze, discolor, or other similar types of defects may form on the TCO layer during deposition of materials thereover. [0004] Therefore, there is a need for an improved method and apparatus for depositing silicon layer on a TCO layer.
SUMMARY OF THE INVENTION
[0005] The present invention provides a method and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer. In one embodiment, a method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer may include laser scribing a cell-integrated region of a TCO layer disposed on a substrate for solar applications, the TCO layer having a laser scribing free periphery region outward of the cell-integrated region, the periphery region having a width between about 10 mm and about 30 mm measured from an edge of the substrate, transferring the scribed substrate into a deposition chamber, and depositing a silicon containing layer on the TCO layer in the deposition chamber.
[0006] In another embodiment, a method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer may include providing a substrate having a TCO layer disposed thereon, wherein the TCO layer has a peripheral region and a cell integrated region, the cell integrated region having laser scribing patterns disposed thereon, positioning the substrate on a substrate support assembly disposed in a processing chamber, wherein the substrate support assembly has a roughened surface in contact with the substrate, contacting a shadow frame to the peripheral region of the TCO layer and to the substrate support assembly thereby creating an electrical ground path between the TCO layer and substrate support through the shadow frame, and depositing a silicon containing layer on the TCO layer through an aperture of the shadow frame.
BRIEF DESCRIPTION OF THE DRAWINGS
[0007] So that the manner in which the above recited features of the present invention are attained and can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to the embodiments thereof which are illustrated in the appended drawings. [0008] Figure 1 depicts a schematic cross-sectional view of one embodiment of a process chamber in accordance with the invention; [0009] Figure 2A depicts an enlarged sectional view of an edge of the shadow frame disposed on the substrate support of Figure 1 ;
[0010] Figure 2B depicts an enlarged sectional view of an interface between the substrate disposed on the substrate support of Figure 1 ;
[0011] Figures 3A-C depict different embodiments of a top view of a laser scribed pattern design on a substrate surface having a TCO layer disposed thereon; and
[0012] Figure 4 depicts a cross sectional view of a substrate having a TCO layer disposed on a substrate support assembly.
[0013] To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements and features of one embodiment may be beneficially incorporated in other embodiments without further recitation.
[0014] It is to be noted, however, that the appended drawings illustrate only exemplary embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.
DETAILED DESCRIPTION
[0015] Embodiments of the present invention provide methods and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer suitable for solar cell applications, among others. In one embodiment, potential defects, such as blackish discoloring, haze, and arcing, may be reduced by releasing charges accumulated on the TCO surface by a well grounded depositing environment. Some embodiments for providing a well grounded depositing environment include an improved surface design pattern on the TCO layer, a roughened substrate support assembly and/or an improved shadow frame which is utilized to provide good electrical ground during silicon deposition.
[0016] Figure 1 is a schematic cross-sectional view of one embodiment of a plasma enhanced chemical vapor deposition (PECVD) system 100 in which the invention may be practiced. One suitable plasma enhanced chemical vapor deposition (PECVD) system is available from Applied Materials, Inc., Santa Clara, California. It is contemplated that other plasma processing chambers, including those from other manufactures, may be utilized to practice the present invention. [0017] The system 100 generally includes a processing chamber body 102 having walls 110 and a bottom 111 that partially define a process volume 180. The process volume 180 is typically accessed through a port and/or a valve 106 to facilitate movement of a substrate 140, such as a glass substrate, stainless steel substrate, or plastic substrate, semiconductor substrate, or other suitable substrate, into and out of the processing chamber body 102. The chamber 100 supports a lid assembly 118 surrounding a gas inlet manifold 114 that consists of a cover plate 116, a first plate 128 and a second plate 120. In one embodiment, the first plate 128 is a backing plate, and the second plate 120 is a gas distribution plate, for example, a diffuser. A vacuum pump 129 is disposed on the bottom of the chamber body 102 to maintain the chamber 100 within a desired pressure range. Optionally, the walls 110 of the chamber 102 may be protected by covering with a liner 138, such as a ceramic material, anodizing or other protective coating to prevent damage during processing. [0018] The diffuser 120 has a plurality of orifices 122 formed therethrough that allows a process gas or gasses from a gas source 105 into to the chamber body 102. The diffuser 120 is positioned above the substrate 140 and may be suspended below the lid assembly 118 by a diffuser gravitational support 115. In one embodiment, the diffuser 120 is supported from an upper lip 155 of the lid assembly 118 by a flexible suspension 157. One suitable flexible suspension 157 is disclosed in detail by U.S. Patent No. 6,477,980, issued November 12, 2002, titled "Flexibly Suspended Gas Distribution Manifold for A Plasma Chamber". The flexible suspension 157 is adapted to support the diffuser 120 from its edges to allow expansion and contraction of the diffuser 120.
[0019] In one embodiment, the flexible suspension 157 may have different configurations utilized to facilitate the expansion and contraction of the diffuser 120. In another embodiment, the flexible suspension 157 may be used with the diffuser gravitational support 115 to control the curvature of the diffuser 120. For example, the diffuser 120 may have a concave, planar or convex surface. One suitable diffuser 120 is disclosed in detail by U.S. Patent Publication No. 2006/0,060,138, filed September 20, 2004 by Keller et al, titled "Diffuser Gravity Support".
[0020] The spacing between the diffuser surface 132 and the substrate surface, as shown in Figure 1 , is selected and adjusted to enable the deposition process to be optimized over a wide range of deposition conditions, while maintaining uniformity of film deposition. In one embodiment, the spacing is set to about 100 mils or larger, such as between about 400 mils to about 1600 mils, such as between about 400 mils and about 1200 mils during processing.
[0021] The diffuser gravitational support 115 may supply a process gas to a gas block 117 mounted on the support 115. The gas block 117 is in communication with the diffuser 120 via a longitudinal bore 1 19 formed through the support 115, and supplies a process gas to the plurality of orifices 122 within the diffuser 120. In one embodiment, one or more process gasses travel through the gas block 117, and exit the longitudinal bore 119 through angled bores 119a into a large plenum 121 created between backing plate 128 and diffuser 120, and a small plenum 123 within the diffuser 120. Subsequently, the one or more process gasses travel from the large plenum 121 and the small plenum 123 through the plurality of orifices 122 formed through the diffuser 120 and into the processing volume 180 below the diffuser 120. In operation, the substrate 140 is raised to the processing volume 180 and the plasma generated from a plasma source 124 excites gas or gases to deposit films on the substrate 140.
[0022] The plurality of orifices 122 may have different configurations to facilitate different gas flows in the processing volume 180. In one embodiment, the orifices 122 may flare to a diameter ranging between about 0.01 inch and about 1.0 inch, such as between about 0.01 inch and about 0.5 inch. The dimension and density of the flare openings of the orifices 122 may be varied across the surface of the diffuser 120. In one embodiment, dimension and densities of the orifices 122 located in the inner (e.g., center) region of the diffuser 120 may be higher than the orifices 122 located in the outer (e.g., edge) region. Examples of orifice configurations and a diffuser that may be used in the chamber 100 are described in commonly assigned U.S. Patent Publication No. 2005/0,251 ,990, filed July 12, 2004, by Choi et al., United States Patent No. 6,722,827, filed August 8, 2001 by Keller et al.; United States Patent No. 6,477,980, issued November 12, 2002 to White et al; United States Patent Application Serial No. 11/173,210, filed July 1 , 2005 by Choi et al; 10/337,483, filed January 7, 2003 by Blonigan et al.; Publication No. 2005/0,255,257, filed December 22, 2004 by Choi et al.; and Publication No. 2005/0,183,827, filed February 24, 2004 by White et al. [0023] A substrate support assembly 112 is generally disposed on the bottom of the chamber body 102. The support assembly 112 is grounded such that RF power, supplied by the plasma source 124, supplied to the diffuser 120 may excite gases, source compounds, and/or precursors present in the process volume 180 as stated above. The RF power from the plasma source 124 is generally selected commensurate with the size of the substrate 140 to drive the chemical vapor deposition process.
[0024] In one embodiment, a RF power is applied to the diffuser 120 to generate an electric field in the process volume 180. For example, a power density of about 100 mWatts/cm2 or greater during film depositing. The plasma source 124 and matching network (not shown) create and/or sustain a plasma of the process gases in the process volume 180. Various frequencies of the RF and VHF power may be used to deposit the silicon film. In one embodiment, a RF and VHF power at a range between about 0.3 MHz and about 200 MHz, such as about 13.56 MHz, or about 40 MHz, may be used. In another embodiment, a RF power of about 13.56 MHz and a low frequency RF power of about 350 KHz may be used. In yet another embodiment, a VHF power of about 27 MHz up to about 200 MHz may be utilized to deposit films with high deposition rate.
[0025] The substrate support assembly 112 has a lower side 126 and an upper side 108 adapted to support the substrate 140. A stem 142 is coupled to the lower side 126 of the substrate support assembly 112 and a lift system (not shown) for moving the support assembly 112 between an elevated processing position and a lowered substrate transfer position. The stem 142 provides a conduit for coupling electrical, thermocouple leads and other utilities to the substrate support assembly 112. The substrate support assembly 112 may also include grounding straps 131 to provide RF grounding around the periphery of the substrate support assembly 112. Examples of grounding straps are disclosed in U.S. Patent 6,024,044 issued on Feb. 15, 2000 to Law eX al. and U.S. Patent Application 11/613,934 filed on Dec. 20, 2006 to Par/f et al.
[0026] The substrate support assembly 112 includes a conductive body 194 having the upper side 108 for supporting the substrate 140 thereon. The conductive body 194 may be made of a metal or metal alloy. In one embodiment, the conductive body 194 is made of aluminum. Lift pins 146 are moveably disposed through the substrate support assembly 112 and are adapted to space the substrate 140 from the substrate receiving surface 108. Alternatively, the outer surface of the conductive body 194 may be coated and/or anodized by a dielectric layer to prevent the substrate support assembly 112 from chemical attack during processing. [0027] In one embodiment, the upper side 108 of the substrate support assembly 112 upon which the substrate 140 rests during processing may be textured. The amount of contact between the substrate 140 and the substrate support assembly 112 may significantly influence the amount of charges trapped on the upper side 108 of the substrate support assembly 112. As the amount of charges trapped on the upper side 108 increases, the charges buildup on the substrate surface increase as well, thereby increasing the likelihood of arcing or abnormal discharging at the interface. Arcing or abnormal discharging may damage and contaminate the substrate surface and devices formed thereon. A roughened surface may improve the electrical contact of the two surfaces, e.g., the upper side 108 of the substrate support assembly 112 and the substrate 140, by the higher contact stress at the sharp tips or high points of the roughened surface. The improved electrical contact of the two surfaces reduces the charge buildup at the interface and provides a good grounded surface, thereby reducing the potential of arcing or blackish coloring on the substrate surface. In one embodiment, an entire substrate support surface (e.g., the upper surface) of the substrate support assembly 112 is roughened so that the entire bottom surface of the substrate is in contact with the roughened surface. The roughened surface may have a roughness ranging from about 100 micro-inch (μ-inch) and about 3000 micro-inch (μ-inch).
[0028] The temperature of the substrate support assembly 112 is controlled to maintain the substrate within a predetermined temperature range during substrate processing. In one embodiment, the substrate support assembly 112 includes one or more electrodes and/or heating elements 198 utilized to control the temperature of the substrate support assembly 112 during processing. The heating elements 198 controllably heat the substrate support assembly 112 and the substrate 140 positioned thereon to a determined temperature range, e.g., a set point temperature of about 100 degrees Celsius or higher. In an exemplary embodiment, the heating elements 198 may include an inner heating element embedded in the center portion of the substrate support assembly 112 and an outer heating element embedded in the edge portion of the substrate support assembly 112. As the outer edge of the substrate 140 may have a temperature lower than the center portion of the substrate 140 due to thermal contributions from the plasma distribution, the outer heating element may be configured to maintain a temperature slightly higher than the temperature of the inner heating element, such as higher than about 20 degrees Celsius, thereby maintaining the uniform temperature across the substrate 140. It is contemplated that the temperature configuration of the inner and outer heating element may be varied based on process requirements.
[0029] In another embodiment, the substrate support assembly 112 may further include one or more cooling channels 196 embedded within the conductive body 194. The one or more cooling channels 196 are configured to maintain the temperature variation in the processing volume 180 within a predetermined temperature range during processing, such as a temperature of variation less than about 20 degrees Celsius. The cooling channels 196 may be fabricated from metals or metal alloys which provide desired thermal conductivity. In one embodiment, the cooling channels 196 are made of a stainless steel material.
[0030] In one embodiment, the temperature of the substrate support assembly 112 that includes the heating elements 198 and cooling channels 196 embedded therein is configured to allow substrates with low melt point, such as alkaline glasses, plastic and metal, to be processed using embodiments of the present invention. In another embodiment, the heating elements 198 and the cooling channels 196 may maintain a temperature about 100 degrees Celsius or higher, such as between about 150 degrees Celsius to about 550 degrees Celsius.
[0031] The substrate support assembly 112 additionally supports a circumscribing shadow frame 104. The shadow frame 104 prevents deposition at edge of the substrate 140 and the substrate support assembly 112 so that the substrate 140 does not stick to the substrate support assembly 112 after processing. The shadow frame 104 is generally supported from a supported from an inner wall of the chamber body 102 when the substrate support assembly 112 is in a lower non-processing position (not shown). The shadow frame 104 is engaged and aligned to the conductive body 194 of the substrate support assembly 112 as the substrate support assembly 112 is moved to an upper processing position for the deposition process. In one embodiment, the shadow frame 104 may be fabricated by a conductive material that provides a good conductive interface for grounding while engaging with the substrate 140. The shadow frame 104 may be fabricated from aluminum, aluminum alloy or other suitable material.
[0032] Figure 2A depicts an enlarged partial sectional view of the shadow frame 104 disposed on an edge of the substrate support assembly 112. In the embodiment depicted in Figure 2A, a conductive TCO layer 212 is deposited on the surface of the substrate 140. After the substrate 140 is transferred into the PECVD system 100, the shadow frame 104 is positioned over the edge of the substrate 140 prior to processing. The body of the shadow frame 104 has a lower inner wall 204 circumscribing the substrate edge which may be in contact with an outside edge of the substrate 140. The shadow frame body also has a lower bottom surface adapted to contact with a periphery region 250 of the substrate support assembly 112. The shadow frame 104 further has a lip 214 that extends inward over the top of the substrate. The lip 214 has a bottom surface 202 that is in contact with the conductive TCO layer 212 disposed on the substrate 140. In one embodiment, bottom surface 202 of the lip 214 is a conductive surface 202 vertically offset from the lower surface of the shadow frame body. In one embodiment, the lip 214 has a height 298 of about 2 millimeter (mm) and a length 296 of about 13 millimeter (mm) for holding a substrate having a dimension of 2200 millimeter x 2600 millimeter. The shadow frame 104 may have a total length 294 of about 145 millimeter (mm) and a height of about 15 millimeter (mm). It is contemplated that the dimension of the shadow frame 104 and the lip 214 formed thereof may be varied to accommodate different substrates having different dimensions and materials.
[0033] In performing the plasma enhanced process for depositing silicon films on the TCO layer 212, the transparent conductive oxide (TCO) layer is exposed to plasma environment created in the PECVD system 100. The high power plasma from the silicon deposition process may generate charges on the surface of the TCO layer 212. As the charges continuously accumulate on the TCO surface, a well grounded substrate support assembly holding the TCO substrate during plasma process is desired in order to release the accumulated charge from the substrate surface. A poorly grounded processing environment may cause abnormal discharge and/or arcing on the conductive TCO substrate surface, thereby resulting in blackish discoloring, haze and other defects on the TCO layer. Serious blackish discoloring or haze on the TCO substrate surface may damage the TCO film properties, thereby adversely impacting electrical device performance and integration of the PV solar cell. [0034] In the embodiment depicted in Figure 2A, as the bottom surface 202 is in direct contact with the conductive TCO layer 212, the electrical conductivity of the shadow frame 104 facilitates the release of charge buildup between the TCO layer 212 and ground, as shown in arrow 216. In order to provide a well grounded surface for plasma depositing a silicon layer on the TCO layer 212, the shadow frame 104 may be fabricated by a conductive material that provides a good electrical path for releasing charges accumulated on the substrate surface. Furthermore, the bottom surface of the shadow frame body is a conductive surface adapted to contact the periphery region 250 of the substrate support assembly so as to provide a good electrical conductivity to release of charge buildup thereof. In one embodiment, the shadow frame 104 may be fabricated from aluminum, aluminum alloy, or other suitable conductive material. The bottom surface 202 may also have a contact surface with different configurations to provide a good contact interface with the substrate surface without adversely scratch and/or damage the substrate surface. For example, the bottom surface 202 may be in a form of a flat surface, a rounded tip, a notched surface, a concave or convex surface, an embossed surface, a grooved surface, a roughened surface and the like.
[0035] Figure 2B depicts an enlarged view of an interface 218 of the upper surface of the substrate support assembly 112 and the substrate 140 of Figure 2A. As previously described, the substrate support assembly 112 may have a roughened surface 210 that provides good electrical contact with the substrate 140, thereby facilitating the release of charges between the facing surfaces of the substrate 140 and the substrate support assembly surface 112 during plasma processing. In one embodiment, the roughened surface 210 may include about 90 percent or greater on the entire surface of upon which the substrate 140 is in contact the substrate support assembly surface. For example, the roughened surface 210 may include the entire surface directly below and supporting the substrate 140. Alternatively, the surface roughness may extend to the periphery area 250 where the shadow frame 104 is disposed, as shown in Figure 2A. In a certain embodiment where the surface roughness does not extend to the periphery area 250, the surface roughness is formed entirely on the area directly below and in contact with the substrate 140. As such, the open area defined by an inner wall of lip 214 of the shadow frame 104 is smaller than the area of the surface roughness, which allows the shadow frame 104 to be disposed sandwich the substrate against the roughened area for improved contact. [0036] The good electrical contact between the bottom surface 202 of the shadow frame 104 and the contact surface 250 may provide a good electrical contact for releasing charges. By well control of the predetermined location and/or percentage of where the surface roughness and the materials that is in contact with the substrate support assembly surface, the daze, discolor or other associated arcing issue on the conductive materials, such as the TCO layer 212, is thereby efficiently controlled and eliminated.
[0037] In embodiments where an anodized layer 206 is present on the substrate support assembly 112, the upper surface 208 of the anodized layer 206 may be roughed as well to obtain a desired surface roughness. In one embodiment, the anodized layer may be roughed on an entire area where the substrate is in contact with to provide a good electrical contact to the substrate 140. The anodized layer may have a thickness between about 0.1 micro-inch (μ-inch) and about 2 micro-inch (μ- inch). In one embodiment, the roughened surfaces 208, 210 may have a roughness ranging from about 100 micro-inch (μ-inch) and about 3000 micro-inch (μ-inch). [0038] In one embodiment, the surface 210 of the substrate support assembly 112 may be roughed by bead blasting (BB) to a pre-determined surface finish. Bead blasting may include impacting the substrate support assembly 112 with a ceramic or oxide bead. In another embodiment, the bead is aluminum oxide having an average diameter of about 125 micrometer to about 375 micrometer. The beads are provided through a nozzle having an exit velocity sufficient to produce a surface finish of about 100 micro-inch (μ-inch) and about 3000 micro-inch (μ-inch). Alternatively, the substrate roughness may be achieved by abrasive blasting, grinding, texturing, embossing, sanding, etching or other suitable manner used in the art. In embodiments where the anodized layer 206 is desired, the substrate support surface 210 is anodized coated to form the anodized layer 206 on the substrate support surface 210. The anodized layer 206 is subsequently treated to provide a roughened surface finish. The treating process may include bead blasting, abrasive blasting, grinding, embossing, sanding, texturing, etching or other method for providing a pre-defined surface roughness. After the surface finish and/or treating process, a chemical graining process, such as Light Clean (LC), Enhanced Clean (EC), Ultrasonic Clean (UC), Chemical Clean (CC), or the like may be performed to clean the finished/treated surface. In one embodiment, Enhanced Clean (EC) used to treat/finish the surface typically refers to a solution mixture of HNO3, NaOH, H3PO4ZH2SO4. Chemical Clean (CC) refers to a procedure using a solution mixture of HNO3, HF and Dl water in contact with the surface to be treated for a short time period, such as about 30 seconds until a desired surface roughness has been reached. Details of the roughening process of the substrate support assembly surface are disclosed by U.S. Patent Publication No. 2006/0032586, which published February 16, 2006 by Choi, entitled "Reducing Electrostatic Charge by Roughening The Susceptor" and U.S. Patent Application Serial No. 11/,498,606 (Attorney Docket No. APPM/10643) which filed August 2, 2006 by Choi, entitled "Particle Reduction on Surface of Chemical Vapor Deposition Processing Apparatus".
[0039] As a stack of silicon films utilized to form p-i-n junctions are sequentially deposited on the conductive TCO layer in solar applications, the good electrical contact between the substrate 140 and the substrate support surface is important to prevent arcing and surface damage formed on the conductive TCO surface. By a well controlled roughness of the substrate surface, the conductive TCO layer where the silicon films deposited may have a good electrical contact to the substrate support surface, thereby providing a well grounded substrate support assembly to release charges from the deposition process.
[0040] Figures 3A-C depict different embodiments of designed patterns of the TCO layer 212 disposed on the substrate 140 by laser scribing. Before the TCO layer 212 is transferred to the PECVD system 100 to deposit a silicon layer, the TCO layer 212 may be laser scribed to form a desired pattern on the TCO layer 212. The scribed pattern is generally selected to meet specific device requirements. As the charge may be accumulated on the TCO 212 layer during plasma processing, different pattern designs of the TCO layer may influence the charge distribution across the substrate surface significantly. Accordingly, a well-designed pattern of a laser scribed TCO layer may efficiently eliminate non-uniform charge buildup at undesired location across the substrate surface, thereby preventing arching at tip and/or edge of the substrate 140. [0041] In the embodiment depicted in Figure 3A, a scribing line 302 is formed in a square wave pattern on the center portion 308 of the TCO layer 212 on the substrate to form string-like solar cells. The scribing line 302 is offset a distance from the edge portions 306 of the substrate 140 so that the shadow frame 214 does not overlay the scribing line 302. The edge portions 306 of the substrate 140 may have a width 304 ranging between about 10 mm and about 30 mm, such as about 15 mm. The edge portion 306 is free of the scribing line 302 and enables the shadow frame 214 to be in complete contact with the conductive TCO surface, thereby preventing interruption and/or uniformity of the general path. The edge portion 306 of the TCO layer 212 separates the conductive TCO layer 212 into a peripheral region 310 and a cell- integrated region 312 where the solar cell devices are formed. The peripheral region 310, which will not have any devices formed thereon, provides a sufficient space for the shadow frame 214 to entirely and conductively holding on the substrate 140 disposed on the substrate support assembly 112, thereby establishing a good conductive ground path. The cell-integrated region 312 is, however, kept a distance away from the peripheral region 310, thereby eliminating the likelihood for unwanted discharging or arcing occurring on the cell-integrated region.
[0042] In one embodiment, the scribing lines 302 each formed in the center portion 308 of the TCO layer 212 have a spacing 314 distanced away from each other. In an exemplary embodiment depicted in Figure 3A, the scribing lines 302 has a width between about 300 millimeter (mm) or greater and the spacing formed between each scribing lines 302 is between about 5 millimeter (mm) and about 45 millimeter (mm), for example about 5 millimeter (mm) and about 15 millimeter (mm), such as about 10 millimeter (mm).
[0043] Figures 3B-3C depicts different embodiments of scribed patterns formed on the TCO layer 212. Similar to the square wave pattern of scribing lines 302 depicted in Figure 3A, multiple parallel straight lines 326 may be formed on the TCO layer 212, as shown in Figure 3B. Each straight line 326 is separated by a distance 320 from each other. The distance 320 may be between about 5 millimeter (mm) and about 15 millimeter (mm), such as about 10 millimeter (mm). Alternatively, as shown in Figure 3C, the scribing lines 328 may be separated into an upper group 330 and a lower group 340. In one embodiment, the groups 330, 340 are separated by a distance that crosses a center line 322 of the substrate 140. The distance 324 may be between about 5 millimeter (mm) and about 45 millimeter (mm), for example, for example about 10 millimeter (mm) and about 40 millimeter (mm), such as about 30 millimeter (mm). [0044] Figure 4 depicts a cross sectional view of a silicon layer 402 deposited on the TCO layer 212 disposed on the substrate 140 positioned on the substrate support assembly 112. The silicon layer 402 may be deposited on the substrate 140 using a suitable method. As the shadow frame 104 is in contact with and circumscribing the edge of the substrate 140, the silicon layer 402 is prevented from being depositing on the peripheral region 310 of the TCO layer 140, thereby proving a well ground contact surface during the silicon deposition process.
[0045] Thus, improved methods and apparatus for depositing a silicon layer on a transmitting conducting oxide (TCO) layer are provided. The method and apparatus advantageously increase grounding through the substrate support assembly while holding a TCO layer substrate during silicon deposition process, thereby preventing defect generation from TCO layer during silicon deposition process. [0046] While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims

What is claimed is:
1. A method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer, comprising: providing a substrate having a TCO layer disposed thereon, wherein the TCO layer has a peripheral region and a cell integrated region, the cell integrated region having laser scribing patterns disposed thereon; positioning the substrate on a substrate support assembly disposed in a processing chamber, wherein the substrate support assembly has a roughened surface in contact with the substrate; contacting a shadow frame to the peripheral region of the TCO layer and to the substrate support assembly thereby creating an electrical ground path between the TCO layer and substrate support through the shadow frame; and depositing a silicon containing layer on the TCO layer through an aperture of the shadow frame.
2. The method of claim 1 , wherein the peripheral region of the TCO layer on the substrate has a width between about 10 mm and about 30 mm measured from an edge of the substrate, wherein peripheral region is free of scribing patterns.
3. The method of claim 1 , wherein the roughened surface of the substrate support assembly has a roughness between about 100 μ-inches and 3000 μ-inches.
4. The method of claim 1 , wherein the contacting the TCO layer with the shadow frame further comprises: positioning a portion of the shadow frame over the roughened surface of the substrate support assembly, wherein the aperture of the shadow frame has an open area less than an area of the roughened surface.
5. A substrate support assembly for use in a PECVD chamber, comprising: an aluminum heater body having an upper substrate support surface, the upper substrate support surface having an interior region circumscribed by a periphery region, wherein at least the interior region of the upper substrate support surface has a surface roughness between about 100 micro-inch (μ-inch) and about 3000 micro- inch (μ-inch).
6. The substrate support assembly of claim 5, further comprising: a conductive shadow frame disposed in contact with the periphery region, wherein the conductive shadow frame further comprises: a first bare aluminum surface disposed in contact with the periphery region of the upper substrate support surface; and a second bare aluminum surface disposed parallel to the first bare aluminum surface, the first and second bare aluminum surfaces having a spacing selected to maintain contact between the first bare aluminum surface and the periphery region of the upper substrate support when the second bare aluminum surface is contact with a substrate suitable for solar cell fabrication disposed on the upper substrate support surface.
7. The substrate support assembly of claim 6, wherein the peripheral region has a width greater than about 10 mm, the periphery region having a surface roughness less than that of the interior region; and wherein the shadow frame further comprises: an aperture having an open area smaller than an area of the interior region of the upper substrate support surface.
8. A substrate support assembly for use in a PECVD chamber, comprising: a grounded substrate support assembly having a roughened upper surface configured to receive a polygonal large area substrate thereon, the upper surface having an interior region circumscribed by a periphery region, wherein at least the interior region of the upper surface has a surface roughness between about 100 micro-inch (μ-inch) and about 3000 micro-inch (μ-inch), the periphery region having a surface roughness less than that of the interior region; and a conductive shadow frame disposed on the peripheral region of the substrate support assembly, the shadow frame having a first bare aluminum surface disposed parallel to a second bare aluminum surface, the first and second bare aluminum surface having a spacing selected to maintain contact between the first bare aluminum surface and the periphery region of the upper substrate support when the second bare aluminum surface is contact with a substrate disposed in the upper substrate support surface.
9. A method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer, comprising: laser scribing a cell-integrated region of a TCO layer disposed on a substrate for solar applications, the TCO layer having a laser scribing free periphery region outward of the cell-integrated region, the periphery region having a width between about 10 mm and about 30 mm measured from an edge of the substrate; transferring the scribed substrate into a deposition chamber; and depositing a silicon containing layer on the TCO layer in the deposition chamber.
10. The method of claim 9, wherein laser scribing further comprises: forming a scribe line having parallel sections, the parallel sections spaced between about 5 millimeter (mm) to about 45 millimeter (mm) apart.
11. The method of claim 9, further comprising: contacting a first conductive surface of a shadow frame to the scribing free periphery region of the scribed substrate; and contacting a second conductive surface of the shadow frame to the support surface, wherein the first and second conductive surfaces are bare aluminum.
12. The method of claim 9, wherein depositing the silicon containing layer further comprises: depositing the silicon containing layer through an aperture of the shadow ring, wherein the aperture is smaller than a roughened surface formed in the support surface; and contacting the shadow frame to the support surface, wherein a portion of the shadow frame overlies a roughened portion of the support surface having a surface roughness between about 100 micro-inch (μ-inch) and about 3000 micro-inch (μ-inch).
13. A method for depositing a silicon layer on a transmitting conducting oxide (TCO) layer, comprising: providing a substrate having a TCO layer disposed thereon, wherein the TCO layer has a peripheral region and a cell integrated region, the cell integrated region having laser scribing patterns disposed thereon; positioning the substrate on a substrate support assembly disposed in a processing chamber, wherein the substrate support assembly has a roughened surface in contact with the substrate, wherein the peripheral region of the TCO layer on the substrate has a width between about 10 mm and about 30 mm measured from an edge of the substrate, and wherein the roughened surface of the substrate support assembly has a roughness between about 100 μ-inches and 3000 μ-inches; contacting a shadow frame to the peripheral region of the TCO layer and to the substrate support assembly thereby creating an electrical ground path between the TCO layer and substrate support through the shadow frame; and depositing a silicon containing layer on the TCO layer through an aperture of the shadow frame.
14. The method of claim 13, wherein positioning the substrate further comprises: placing the entire backside of the substrate in contact with the roughened surface of the substrate support assembly, wherein the roughened surface has a roughness between about 100 μ-inches and 3000 μ-inches; and wherein contacting the shadow frame to the substrate further comprises: contacting a surface of the substrate support assembly outward of the roughened surface; and positioning a portion of the shadow frame over the roughened surface.
15. The method of claim 13, wherein the aperture is smaller than a roughened surface formed in the support surface; and wherein the peripheral region of the TCO layer on the substrate is free from laser scribing.
PCT/US2008/063613 2007-05-23 2008-05-14 Methods for depositing a silicon layer on a laser scribed tco layer suitable for use in solar cell applications WO2008147696A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US11/752,823 US7964430B2 (en) 2007-05-23 2007-05-23 Silicon layer on a laser transparent conductive oxide layer suitable for use in solar cell applications
US11/752,794 2007-05-23
US11/752,794 US20080289686A1 (en) 2007-05-23 2007-05-23 Method and apparatus for depositing a silicon layer on a transmitting conductive oxide layer suitable for use in solar cell applications
US11/752,823 2007-05-23

Publications (1)

Publication Number Publication Date
WO2008147696A1 true WO2008147696A1 (en) 2008-12-04

Family

ID=40075463

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/063613 WO2008147696A1 (en) 2007-05-23 2008-05-14 Methods for depositing a silicon layer on a laser scribed tco layer suitable for use in solar cell applications

Country Status (3)

Country Link
KR (1) KR100927509B1 (en)
TW (1) TW200903831A (en)
WO (1) WO2008147696A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101430744B1 (en) 2010-06-21 2014-08-18 세메스 주식회사 Thin film deposition apparatus
CN111485226A (en) * 2012-07-27 2020-08-04 应用材料公司 Roughened substrate support

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4311870A (en) * 1980-09-11 1982-01-19 Nasa Efficiency of silicon solar cells containing chromium
US6294722B1 (en) * 1999-02-25 2001-09-25 Kaneka Corporation Integrated thin-film solar battery
US20020170486A1 (en) * 2001-05-18 2002-11-21 Zehavi Ranaan Y. Silicon fixture with roughened surface supporting wafers in chemical vapor deposition
US20070105339A1 (en) * 2001-09-12 2007-05-10 Faris Sadeg M Method of fabricating multi layer MEMS and microfluidic devices

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4410401B2 (en) * 2000-08-30 2010-02-03 株式会社カネカ Thin film solar cell module
JP2002299663A (en) 2001-03-30 2002-10-11 Kanegafuchi Chem Ind Co Ltd See-through-type thin-film solar cell module
US20070012558A1 (en) * 2005-07-13 2007-01-18 Applied Materials, Inc. Magnetron sputtering system for large-area substrates
TWI375295B (en) * 2005-07-15 2012-10-21 Applied Materials Inc Reducing electrostatic charge by roughening the susceptor

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4311870A (en) * 1980-09-11 1982-01-19 Nasa Efficiency of silicon solar cells containing chromium
US6294722B1 (en) * 1999-02-25 2001-09-25 Kaneka Corporation Integrated thin-film solar battery
US20020170486A1 (en) * 2001-05-18 2002-11-21 Zehavi Ranaan Y. Silicon fixture with roughened surface supporting wafers in chemical vapor deposition
US20070105339A1 (en) * 2001-09-12 2007-05-10 Faris Sadeg M Method of fabricating multi layer MEMS and microfluidic devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
FOUCKHARDT H. ET AL.: "nm- and m-Surface Roughness on Glass with Specific Optical Scattering Characteristics on Demand", ADVANCES IN OPTOELECTRONICS, vol. 2007, 2007, Retrieved from the Internet <URL:http://www.hindawi.com/GetArticle.aspx?doi=10.1155/2007/27316> *

Also Published As

Publication number Publication date
KR20080103392A (en) 2008-11-27
KR100927509B1 (en) 2009-11-17
TW200903831A (en) 2009-01-16

Similar Documents

Publication Publication Date Title
US7655542B2 (en) Methods and apparatus for depositing a microcrystalline silicon film for photovoltaic device
US20080289686A1 (en) Method and apparatus for depositing a silicon layer on a transmitting conductive oxide layer suitable for use in solar cell applications
US8071420B2 (en) Edge film removal process for thin film solar cell applications
JP5453543B2 (en) Deposition box for silicon-based thin film solar cells
WO2013059542A1 (en) Method and apparatus for fabricating silicon heterojunction solar cells
US7964430B2 (en) Silicon layer on a laser transparent conductive oxide layer suitable for use in solar cell applications
JP2010534940A (en) Apparatus and method for controlling substrate temperature during thin film solar manufacturing
JP5512886B2 (en) Surface-fed electrode for deposition of thin-film solar cells and signal feeding method thereof
US10309012B2 (en) Wafer carrier for reducing contamination from carbon particles and outgassing
EP0659905B1 (en) Plasma chemical vapor deposition device capable of suppressing generation of polysilane powder
KR101373746B1 (en) Apparatus for Processing Substrate Using Plasma
WO2008147696A1 (en) Methods for depositing a silicon layer on a laser scribed tco layer suitable for use in solar cell applications
JP3898600B2 (en) Manufacturing method of solar cell
JP2009272428A (en) Antireflective film coating method and antireflective film coating apparatus
EP2290701B1 (en) Apparatus for manufacturing thin film solar cell
JP4761705B2 (en) Etching device
KR101430747B1 (en) Apparatus for Processing Substrate Using Plasma
JP2005336508A (en) Method and apparatus for forming deposition film
JP2009144193A (en) Method for cleaning plasma treatment apparatus, substrate for cleaning plasma treatment apparatus, and method for producing solar cell
JP3898602B2 (en) Manufacturing method of solar cell
JP2002030437A (en) Thin film deposition method
JP2602881C (en)
JP2001217192A (en) Deposition-film forming apparatus
JPH0372081A (en) Method and device for continuously forming large-area functional deposited film by microwave plasma cvd method

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08755463

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08755463

Country of ref document: EP

Kind code of ref document: A1