WO2008054680A2 - A metallization layer stack without a terminal aluminum metal layer - Google Patents
A metallization layer stack without a terminal aluminum metal layer Download PDFInfo
- Publication number
- WO2008054680A2 WO2008054680A2 PCT/US2007/022683 US2007022683W WO2008054680A2 WO 2008054680 A2 WO2008054680 A2 WO 2008054680A2 US 2007022683 W US2007022683 W US 2007022683W WO 2008054680 A2 WO2008054680 A2 WO 2008054680A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- forming
- nickel
- bump
- metallization layer
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05006—Dual damascene structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/119—Methods of manufacturing bump connectors involving a specific sequence of method steps
- H01L2224/11912—Methods of manufacturing bump connectors involving a specific sequence of method steps the bump being used as a mask for patterning other parts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01007—Nitrogen [N]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01018—Argon [Ar]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01073—Tantalum [Ta]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0504—14th Group
- H01L2924/05042—Si3N4
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15788—Glasses, e.g. amorphous oxides, nitrides or fluorides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
Definitions
- the present disclosure generally relates to the formation of integrated circuits, and, more particularly, to a process flow for forming a metallization stack including a bump structure for connecting to an appropriately formed package or carrier substrate.
- chips, chip packages or other appropriate units may be connected by means of solder balls, formed from so-called solder bumps, that are formed on a corresponding layer, which will be referred to herein as a final contact layer, of at least one of the units, for instance on a dielectric passivation layer of the microelectronic chip.
- the surfaces of two respective units to be connected i.e., the microelectronic chip comprising, for instance, a plurality of integrated circuits and a corresponding package, have formed thereon adequate pad arrangements to electrically connect the two units after reflowing the solder bumps provided at least on one of the units, for instance on the microelectronic chip.
- solder bumps may have to be formed that are to be connected to corresponding wires or the solder bumps may be brought into contact with corresponding pad areas of another substrate acting as a heat sink.
- the metallization layers may comprise metal lines and vias formed from copper or copper alloys, wherein the last metallization layer may provide contact areas for finally connecting to the solder bumps to be formed above the copper-based contact areas.
- the processing of copper in the subsequent process flow for forming the solder bumps which is itself a highly complex manufacturing phase, may be performed on the basis of the well-established metal aluminum that has been effectively used for forming solder bump structures in complex aluminum-based microprocessors. Therefore, well-established processes and materials are available for processing aluminum, which may represent a well-approved interface between advance metallization schemes used in the lower laying metallization layers and the process flow for forming the bump structure.
- an appropriate barrier and adhesion layer is formed on the copper-based contact area, followed by an aluminum layer. Subsequently, the contact layer including the solder bumps is formed on the basis of the aluminum-covered contact area.
- solder bumps In order to provide hundreds or thousands of mechanically well-fastened solder bumps on corresponding pads, the attachment procedure of the solder bumps requires a careful design since the entire device may be rendered useless upon failure of only one of the solder bumps. For this reason, one or more carefully chosen layers are generally placed between the solder bumps and the underlying substrate or wafer including the alumirum-covered contact areas. In addition to the important role these interfacial layers, herein also referred to as underbump metallization layers, may play in imparting a sufficient mechanical adhesion of the solder bump to the underlying contact area and the surrounding passivation material, the underbump metallization has to meet further requirements with respect to diffusion characteristics and current conductivity.
- the underbump metallization layer has to provide an adequate diffusion barrier to prevent the solder material, frequently a mixture of lead (Pb) and tin (Sn), from attacking the chip's underlying metallization layers and thereby destroying or negatively affecting their functionality.
- solder material such as lead
- the underbump metallization layer has to provide an adequate diffusion barrier to prevent the solder material, frequently a mixture of lead (Pb) and tin (Sn), from attacking the chip's underlying metallization layers and thereby destroying or negatively affecting their functionality.
- migration of solder material, such as lead to other sensitive device areas, for instance into the dielectric, where a radioactive decay in lead may also significantly affect the device performance, has to be effectively suppressed by the underbump metallization.
- the underbump metallization which serves as an interconnect between the solder bump and the underlying metallization layer of the chip, has to exhibit a thickness and a specific resistance that does not inappropriately increase the overall resistance of the metallization pad/solder bump system.
- the underbump metallization will serve as a current distribution layer during electroplating of the solder bump material. Electroplating is presently the preferred deposition technique, since physical vapor deposition of solder bump material, which is also used in the art, requires a complex mask technology in order to avoid any misalignments due to thermal expansion of the mask while it is contacted by the hot metal vapors. Moreover, it is extremely difficult to remove the metal mask after completion of the deposition process without damaging the solder pads, particularly when large wafers are processed or the pitch between adjacent solder pads is reduced.
- the underbump metallization has to be patterned to electrically insulate the individual solder bumps from each other.
- Figure Ia schematically shows a cross-sectional view of a conventional semiconductor device 100 in an advanced manufacturing stage.
- the semiconductor device 100 comprises a substrate 101 , which may have formed therein circuit elements and other microstructural features that are, for convenience, not shown in Figure I a.
- the device 100 comprises one or more metallization layers including copper-based metal lines and vias, wherein, for convenience, the last metallization layer 107 is shown, which may comprise a dielectric material and formed therein a metal region 102 that is substantially comprised of copper or a copper alloy.
- the metallization layer 107 is covered by a corresponding passivation layer 103, except for at least a certain portion of the metal region 102.
- the passivation layer 103 may be comprised of any suitable dielectric material, such as silicon dioxide, silicon nitride, silicon oxynitride and the like.
- a barrier/adhesion layer 104 Formed above the copper-based metal region 102 is a barrier/adhesion layer 104, which may be comprised of tantalum, tantalum nitride, titanium, titanium nitride, tantalum nitride or compositions thereof and the like, wherein the barrier/adhesion layer 104 provides the required diffusion blocking characteristics as well as the corresponding adhesion between an overlying aluminum layer 105 and the copper-based metal region 102.
- the aluminum layer 105 in combination with the adhesion/barrier layer 104 may be referred to as a terminal metal.
- the aluminum layer 105 thus defines, in combination with the patterned passivation layer 103, the barrier/adhesion layer 104 and the underlying copper-based metal region 102, a contact region 105 A, above which a solder bump is to be formed. Moreover, a corresponding resist mask 106 is formed on the device 100 to protect the contact region 105 A while exposing the residue of the layer 105 to an etch ambient 108 that typically includes chlorine-based chemicals for efficiently removing aluminum.
- the semiconductor device 100 as shown in Figure I a may be formed by the following processes.
- the substrate 101 and any circuit elements contained therein may be manufactured on the basis of well- established process techniques, wherein, in sophisticated applications, circuit elements having critical dimensions as small as approximately 50 nm and even less may be formed, followed by the formation of the one or more metallization layers 107 including copper-based metal lines and vias, wherein, typically, low-k dielectric materials are used for embedding at least the metal lines.
- the passivation layer 103 may be formed on the last metallization layer 107 by any appropriate deposition technique, such as plasma enhanced chemical vapor deposition (PECVD) and the like.
- PECVD plasma enhanced chemical vapor deposition
- a standard photolithography process is performed to form a photoresist mask (not shown) having a shape and dimension that substantially determines the shape and dimension of the contact region 105 A and thus substantially determines, in combination with the material characteristics of the layers 105 and 104, the contact resistance of the finally obtained electrical connection between the metallization layer 107, i.e., the copper-based metal region 102, and a solder bump to be formed above the contact region 105 A.
- the passivation layer 103 may be opened on the basis of the resist mask, which may then be removed by well-established resist removal processes that may include appropriate cleaning steps, as required.
- the barrier/adhesion layer 104 may be deposited, for instance by sputter deposition, using well-established process recipes for tantalum, tantalum nitride, titanium, titanium nitride or other similar metals and compounds thereof as are typically used in combination with copper metallizations to effectively reduce copper diffusion and enhance adhesion of the overlying aluminum layer 105.
- the aluminum layer 105 may be deposited, for instance by sputter deposition, chemical vapor deposition and the like, followed by a standard photolithography process for forming the resist mask 106.
- the reactive etch ambient 108 is established, which may require a complex chlorine-based etch chemistry, wherein the process parameters may require an accurate process control to substantially prevent undue yield loss.
- the etch process 108 may also comprise a separate etch step for etching through the barrier/adhesion layer 104 and may also include a wet strip process for removing any corrosive etch residues generated during the complex aluminum etch step.
- Figure I b schematically shows the semiconductor device 100 in a further advanced manufacturing stage, in which a further passivation layer 109, which may also referred to as a final passivation material or layer, is formed above the contact region 105A and the passivation layer 103, followed by a resist mask 1 10, which is configured to act as an etch mask in a subsequent etch process for opening the final passivation layer 109.
- the layer 109 may be formed on the basis of well-established spin-on techniques or other deposition methods, while the resist mask 1 10 may be formed on the basis of established photolithography techniques.
- the final passivation layer 109 typically comprised of polyimide, may be etched to expose at least a portion of the contact region 105 A.
- the aluminum layer 105 and the barrier/adhesion layer 104 may be deposited on the metallization layer 107 prior to the formation of the passivation layer 103. Thereafter, the passivation layer 103 may be patterned, followed by the highly complex aluminum etch process 108, including any etch and cleaning processes for also patterning the barrier/adhesion layer 104. Thereafter, the final passivation layer 109 may be deposited and the further processing may be continued, as is also described above with reference to Figure I b.
- Figure Ic schematically shows the semiconductor device 100 in a further advanced manufacturing stage.
- the device 100 comprises an underbump metallization layer 1 1 1 , which is shown in this example as comprising at least a first underbump metallization layer 1 1 1 A and a second layer 1 1 IB, which are formed on the patterned final passivation layer 109 and on the contact region 105 A.
- the underbump metallization layer 1 1 1 may be comprised of an appropriate layer combination to provide the required electrical, thermal and mechanical characteristics, as well as for reducing or avoiding a diffusion of material of an overlying solder bump 1 12 into lower lying device regions.
- a resist mask 1 13 is formed which comprises an opening that substantially defines the shape and lateral dimensions of the solder bump 1 12.
- the device 100 as shown in Figure Ic may be formed by the following processes.
- the underbump metallization layer 1 1 1 for instance the layer 1 1 I B, may be formed by sputter deposition for forming a titanium tungsten layer (TiW), since this material composition is frequently used in view of its well -approved diffusion blocking and adhesion characteristics.
- TiW titanium tungsten layer
- further sub-layers of the underbump metallization layer 1 1 1 may be formed, such as the layer 1 1 1 A. which may be provided in the form of a chromium/copper layer, which may be followed by a further substantially pure copper layer.
- the layer(s) H l A may be formed by sputter deposition in accordance with well-established recipes.
- solder bumps 1 12 may be reflowed to create rounded solder balls
- the finally achieved contact resistance of the bump structure is significantly affected by the characteristics of the contact region 105A, i.e., by the aluminum layer 105 and the barrier/adhesion layer 104. Consequently, in the conventional procedure, a highly complex process flow, including the complex aluminum etch sequence, is involved while only resulting in a moderate electrical performance of the resulting bump structure.
- aluminum pitting and also delamination of the final passivation layer 109 may occur, which may especially be caused by open copper areas, i.e., by areas similar to the region 102, that are referred to as open areas, typically provided at the die edge region so as to act as a die border, or in scribe lanes of the wafer when these scribe lanes are provided on the front side. In these open areas, the final passivation layer 109 may not be provided, thereby promoting delamination of the polyimide layer 109 at any interfaces between open areas and regular die regions. Thus, aluminum pitting and/or polyimide delamination may significantly contribute to yield loss in the above-described manufacturing sequence.
- the present disclosure is directed to various devices and methods that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- the subject matter disclosed herein is directed to a technique that enables the formation of a bump structure including an underbump metallization layer and a solder bump or any other adhesive material bumps directly on a contact area of the last metallization layer, such as a copper-based metal region, thereby avoiding highly complex barrier/adhesion and aluminum deposition and patterning processes.
- the manufacturing sequence may be designed more efficiently, thereby reducing manufacturing costs, while at the same time providing enhanced performance with respect to the electrical, mechanical and thermal characteristics of the resulting bump structure.
- a semiconductor device comprises a metallization layer comprising a contact region laterally bordered by a passivation layer and having a contact surface.
- the device further comprises a final passivation layer formed above the passivation layer and exposing at least a portion of the contact region.
- An underbump metallization layer is formed on the contact surface and a portion of the final passivation layer and a nickel-containing intermediate layer is formed on the underbump metallization layer.
- a bump is formed on the nickel-containing intermediate layer.
- a method comprises forming an underbump metallization layer on an exposed contact surface of a contact region of a last metallization layer of a semiconductor device. The method further comprises forming a nickel-containing intermediate layer on the underbump metallization layer and forming a bump on the intermediate nickel-containing layer above the contact surface. Additionally, the underbump metallization layer is patterned in the presence of the bump. According to yet another illustrative embodiment disclosed herein, a method comprises forming a nickel-containing layer above a last metallization layer of a semiconductor device, wherein the nickel- containing layer is formed by a wet chemical process. Moreover, a bump structure is formed above the nickel-containing layer.
- Figures I a- Ic schematically show cross-sectional views of a conventional semiconductor device during the formation of a bump structure above a copper-based metal region of a last metallization layer;
- Figures 2a-2d schematically show cross-sectional views of a semiconductor device during the formation of a bump structure directly on a copper-containing surface in accordance with illustrative embodiments disclosed herein.
- the subject matter disclosed herein contemplates an improved technique for forming a bump structure, in which the performance of an advanced metallization, such as copper-based metallization, and the corresponding manufacturing sequence for forming the bump structure may be enhanced by omitting the formation of a terminal metal layer, such as an aluminum layer, on top of a metal region, such as copper- containing region, of the last metallization layer by appropriately adapting the process flow for forming the final metallization layer and the process flow and the materials for forming a bump structure including a final passivation layer.
- an advanced metallization such as copper-based metallization
- the corresponding manufacturing sequence for forming the bump structure may be enhanced by omitting the formation of a terminal metal layer, such as an aluminum layer, on top of a metal region, such as copper- containing region, of the last metallization layer by appropriately adapting the process flow for forming the final metallization layer and the process flow and the materials for forming a bump structure including a final passivation layer.
- the complexity of the overall process flow may be significantly reduced, thereby saving on production costs, while at the same time the electrical and/or mechanical and/or thermal characteristics of the resulting bump structure may be improved, or, for a given performance of the bump structure, the dimensions of the bump structure may be correspondingly reduced compared to a conventional semiconductor device.
- a semiconductor device having a bump structure of the same dimensions as a conventional device may have a significantly improved current drive capability and may also provide enhanced heat dissipation due to the enhanced thermal and electrical conductivity of the resulting bump structure achieved by the omission of the additional and less conductive terminal metal layer.
- FIG. 2a schematically shows a cross-sectional view of a semiconductor device 200 in an advanced manufacturing stage.
- the device 200 comprises a substrate 201.
- a substrate 201 which may represent any appropriate substrate for the formation of integrated circuits, such as a bulk silicon substrate, a silicon-on-insulator (SOI) substrate, a glass substrate having formed thereon any appropriate semiconductor layer for forming circuit elements, or any other compound semiconductor material, such as H-VI and/or HI-V semiconductors, and the like.
- SOI silicon-on-insulator
- a glass substrate having formed thereon any appropriate semiconductor layer for forming circuit elements, or any other compound semiconductor material, such as H-VI and/or HI-V semiconductors, and the like.
- a plurality of circuit elements may be formed in and on the substrate 201.
- the metallization layer 207 may represent the very last layer, comprising an appropriate dielectric material, such as silicon dioxide, silicon nitride, fluorine-doped silicon oxide, any low-k dielectric materials having a relative permittivity of 3.0 or less, or any combination thereof.
- the metallization layer 207 may comprise a contact region 202, which, in advanced devices, may be a copper-based metal region, that is, a metal region that contains a significant portion of copper so as to provide superior thermal and electrical conductivity.
- the contact region 202 may include other metals or conductive materials, for instance any barrier/adhesion layers formed at an interface to the surrounding dielectric material of the metallization layer 207.
- the contact region 202 comprises a contact surface 202A on which a bump structure is to be directly formed so as to provide enhanced thermal and electrical conductivity between the bump structure still to be formed and the metallization layer 207.
- the metallization layer 207 may be covered by a passivation layer 203, except for the copper- containing surface 202A, wherein the passivation layer 203 may be comprised of any appropriate dielectric material, such as silicon dioxide, silicon nitride, silicon carbide, nitrogen-enriched silicon carbide, a low-k dielectric material, or any appropriate combination of these materials.
- the passivation layer 203 may be formed of two or more sub-layers 203A. 203B, 2O3C, wherein, for instance, the lowest sub-layer
- the layer 203A may provide a diffusion blocking effect to substantially suppress any out-diffusion of copper into neighboring device regions.
- the layer 203A may further exhibit appropriate etch stop characteristics during the patterning of the layer 203. For instance, nitrogen-enriched silicon carbide may be used. In other cases, the layer 203A may be omitted and the further layers 203B and 203C may provide the desired overall characteristics. For example, silicon oxynitride in combination with silicon nitride may be used, while, in other embodiments, silicon dioxide and silicon nitride may be combined. However, in other cases, any other composition of the passivation layer 203 may be used, depending on the device requirements.
- the surface 202A may be covered by a protection layer (not shown), which, in one illustrative embodiment, may represent a portion of the passivation layer 203, such as the layer 203A.
- the protection layer may be formed as a separate layer on the passivation layer 203 and on the surface 2O2A.
- the respective protection layer may be comprised of any appropriate dielectric material, such as silicon nitride, silicon carbide, nitrogen-enriched silicon carbide and the like, and substantially protects the surface 202A during the further processing and handling of the semiconductor device 200.
- the device 200 comprises a final passivation material 209, which, in some illustrative embodiments, may be comprised of polyimide and the like. In other embodiments, the final passivation material 209 may be comprised of a photosensitive material, such as photosensitive polyimide.
- an opening 215 may be defined in the layers 203, at least in an upper portion thereof, when the surface 202A may still be covered by a portion of the layer 203, and in the layer 209. The lateral size of the opening 215 may substantially define the size of the final contact area connecting to the last metallization layer 207 after exposing the surface 202A and forming a respective bump structure thereon.
- a typical process flow for forming the semiconductor device 200 as shown in Figure 2a may comprise the following processes.
- the one or more metallization layers 207 may be formed on the basis of well-established damascene techniques for forming copper-based metal lines and vias. During the formation of the metallization layers
- the contact region 202 having the surface 202A may also be formed.
- the passivation layer 203 may be formed by any appropriate deposition technique, such as PECVD, in order to reliably cover the metallization layer 207.
- the passivation layer 203 may comprise a material that substantially suppresses an out-diffusion of copper atoms into neighboring device regions.
- the final passivation layer may be deposited, for instance on the basis of spin-on techniques and the like.
- the material 209 may be applied as a photosensitive material that may be patterned on the basis of a lithography process for selectively exposing the material 209.
- the material 209 may be patterned on the basis of the latent image formed in the material 209 by the preceding exposure process. Thereafter, the patterned material 209 may be used as an etch mask for etching the passivation layer 203 on the basis of well-established etch techniques. As previously explained, in some embodiments, the patterning of the layer 203 may be stopped prior to completely exposing the surface 202A, if a protection layer may be desirable for the further handling of the substrate 201. For example, the layer 2O3A, which may act as an etch stop layer, may be opened immediately prior to a process for forming a further material on the surface 2O2A. However, other process flow regimes may be used for patterning the material 209 and the layer 203.
- a resist mask may be formed above the material 209, and the material 209 and the layer 203 may be patterned on the basis of the resist mask, which, in some embodiments, may be accomplished in a common etch process, while, in other cases, the resist mask may be removed after etching the material 209, which may then act as an etch mask for the layer 203.
- the dimension of the opening 215 may be selected less than in conventional devices having a comparable thermal and electrical conductivity. Consequently, significant material savings may be achieved in subsequent processes for the formation of solder bumps and the like.
- the finally achieved thermal and electrical conductivity may be significantly enhanced compared to a conventional device.
- Figure 2b schematically shows the semiconductor device 200 in a further advanced manufacturing stage, wherein the surface 202A may be reliably covered by a protection layer, such as the layer 2O3A, while, in other embodiments, the surface 202A may be exposed and may require a cleaning treatment prior to the subsequent deposition of an underbump metallization layer.
- the device 200 is shown to be subjected to an appropriately designed surface treatment process 217 so as to expose and/or clean the surface 202 A.
- the process 217 is designed as a pre-cleaning process as typically used prior to sputter depositing any appropriate metal onto an exposed copper surface.
- the process 217 may be designed as a pre-sputter process with appropriately selected parameters to provide a sufficient bombardment of an inert species, such as argon and the like, in order to remove unwanted material, which may, for instance, be comprised of silicon nitride, nitrogen-containing silicon carbide and the like . Consequently, during the process 217, the surface 202A may be increasingly exposed, while, at the same time, the ongoing ion bombardment substantially suppresses the formation of non-desired discolorations and oxidized portions on the surface 2O2A.
- an inert species such as argon and the like
- the process parameters, i.e., the supply of precursor materials, of the process 217 for removing the material from the surface 2O2A may be modified in situ so as to subsequently establish a sputter deposition atmosphere in order to form a conductive underbump metallization layer on exposed portions of the final passivation layer 209 and the exposed surface 202A.
- the final passivation layer 209 may be patterned to have an opening of a different size compared to a respective opening formed in the passivation layer 203.
- two different patterning processes may be used, wherein the treatment 217 may act on the various exposed portions of the layers 209 and 203, while the subsequent deposition process may also form material on exposed horizontal portions of the layer 203.
- Figure 2c schematically shows the semiconductor device 200 during the formation of an underbump metallization layer 21 1 , or at least a sub-layer 21 IB thereof, by means of a sputter deposition process 219.
- the sputter deposition process 219 may be designed to form any appropriate metal or metal compound, such as titanium tungsten, tantalum, titanium, titanium nitride, tantalum nitride, tungsten, tungsten suicide, titanium suicide, tantalum suicide, or nitrogen-enriched tungsten, tantalum and titanium suicides and the like.
- the process 217 ( Figure 2b) may have been performed in situ as a pre-cleaning process, wherein, after the removal of unwanted material from the surface 202A, the ratio of argon ions and metal ions and other precursor materials, such as nitrogen and silicon, if required, may be changed in such a way that an efficient deposition of the layer 21 I B may be achieved. Consequently, the underbump metallization layer 21 1, i.e., the first sub-layer 21 I B thereof, is directly deposited on the exposed surface 202A without requiring the provision of any intermediate terminal metal as is used in the conventional technique.
- the sub-layer 21 I B is provided in the form of a titanium layer, thereby providing desired adhesion and barrier properties.
- the underbump metallization layer 21 1 may comprise the first sub-layer 21 I B comprising titanium and a second sub-layer 21 IA comprising copper and/or any other appropriate seed material for initializing a subsequent wet chemical deposition process. It should be appreciated, however, that any other layer sequence and material composition may be provided on the layer 21 1.
- Figure 2d schematically shows the device 200 in a further advanced manufacturing stage.
- a resist mask 213 is provided that defines the lateral dimensions of a bump 212 formed within an opening of the resist mask 213.
- an intermediate layer 216 which in some illustrative embodiments may be a nickel-containing layer, is formed between the underbump metallization layer 21 1 and the bump 212.
- the intermediate layer 216 may be comprised of nickel, while in other embodiments a nickel compound may be used.
- a nickel- and copper-containing layer stack may be provided, thereby increasing the conductivity of the bump structure.
- the nickel material in the intermediate layer 216 may provide enhanced performance during the subsequent processes for forming the bump 212 and with respect to the operational behavior.
- the intermediate layer 216 may also be formed below the resist mask 213, thereby even further enhancing the efficiency of the underbump metallization layer 21 1 during the subsequent wet chemical deposition process for forming the bump.
- the bump 212 may be comprised of any appropriate material composition, such as lead and tin with a high lead content, or the material may represent an eutectic compound. In still other cases, substantially lead-free compounds, such as tin/silver mixtures and the like, may be used. In other embodiments, any appropriate material composition may be used according to device requirements.
- any appropriate material composition may be used according to device requirements.
- the layer or layers 21 1 may be formed by any appropriate deposition technique, followed by well- established photolithography techniques for forming and patterning the resist mask 213. Thereafter, the intermediate layer 216 may be formed, in some embodiments, by an electroplating process and/or by an electroless plating process, wherein the underbump metallization layer 21 1 , that is the layer 21 I A, may act as a seed layer or a catalyst material. Hence, a reliable and substantially uniform bottom layer for confining the bump material may be provided. In other embodiments, the intermediate layer 216 may be formed prior to forming the resist mask 213, when an enhanced current distribution effect of the underbump metallization layer 21 1 is desired.
- the bump 212 may be formed by electroplating using the underbump metallization layer
- the device 200 comprises a bump structure including the bump 212 and the underbump metallization layer 21 1 , which is directly formed on the contact region 202, i.e., on the surface 202A, with the intermediate layer 216 acting as a buffer between the bump 212 and the underbump metallization layer 21 1. Furthermore, due to avoiding the provision of the terminal layer, as previously explained, the thermal and electrical conductivity between the contact region 202 and the bump 212 may be significantly improved, while process time may also be reduced.
- the further manufacturing process may be resumed by removing the resist mask 213, based on well-established resist removal techniques, and thereafter the underbump metallization layer 21 1 may be patterned in the presence of the bump 212 so as to form electrically insulated bumps 212.
- the patterning process for the underbump metallization layer 21 1 may include wet chemical and/or electrochemical and/or plasma-based etch techniques.
- the bump 212 may be formed into a solder ball by appropriately reflowing the solder material. In other examples, the bumps
- 212 may be used for contacting an appropriate carrier substrate without a previous reflow process.
- the subject matter disclosed herein provides an enhanced technique for forming a bump structure comprising a bump and an underbump metallization layer directly on a contact region, such as a copper-based contact region, so that the underbump metallization layer directly contacts the surface of the contact region, without providing additional buffer materials as an interface for aluminum-based process flows.
- the term underbump metallization layer is to be understood as a layer that not only provides the required thermal, electrical and mechanical characteristics to obtain a good adhesion and performance of a bump formed above the copper-based contact region, but also serves in its entirety as a current distribution layer during the electrochemical formation of bumps, such as solder bumps.
- the bump structure provided by the subject matter disclosed herein lacks any terminal metal layers, such as an aluminum layer and a corresponding adhesion/barrier layer, current drive capability as well as the thermal conductivity may be significantly enhanced, thereby providing the possibility of further reducing the lateral dimensions of the bump structure and/or operating the device under sophisticated operating conditions, due to the enhanced heat dissipation and current drive capabilities.
- disadvantageous effects such as aluminum pitting and delamination of passivation layers, especially caused by open regions and wafer scribe lanes, may be significantly reduced due to the enhanced adhesion of the last passivation layer to the underlying metallization layer stack.
- the overall process flow for forming a highly efficient bump structure is significantly reduced in terms of complexity and materials so that remarkable cost savings may be achieved.
- the possibility of generally reducing the size of solder bumps, the formation of which may, in sophisticated applications, require the provision of highly expensive radiation reduced lead may also contribute to a significant reduction in production costs.
- the omission of complex aluminum deposition and patterning processes may result in reduced cycle time.
- the provision of an intermediate material, such as a nickel-containing layer may provide increased flexibility of selecting appropriate underbump materials and bump materials, substantially without reducing the thermal and electrical performance of the bump structure.
- the intermediate layer may be efficiently formed on the basis of electrochemical deposition techniques, thereby providing high process compatibility with the subsequent deposition regime.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009535280A JP2010508673A (en) | 2006-10-31 | 2007-10-26 | Metallization layer stack without terminal aluminum metal layer |
GB0908626A GB2456120A (en) | 2006-10-31 | 2009-05-20 | A metallization layer stack without a terminal aluminium metal layer |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102006051491A DE102006051491A1 (en) | 2006-10-31 | 2006-10-31 | Metallization layer stack with an aluminum termination metal layer |
DE102006051491.2 | 2006-10-31 | ||
US11/752,519 | 2007-05-23 | ||
US11/752,519 US20080099913A1 (en) | 2006-10-31 | 2007-05-23 | Metallization layer stack without a terminal aluminum metal layer |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2008054680A2 true WO2008054680A2 (en) | 2008-05-08 |
WO2008054680A3 WO2008054680A3 (en) | 2008-06-26 |
Family
ID=39253898
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2007/022683 WO2008054680A2 (en) | 2006-10-31 | 2007-10-26 | A metallization layer stack without a terminal aluminum metal layer |
Country Status (2)
Country | Link |
---|---|
KR (1) | KR20090075883A (en) |
WO (1) | WO2008054680A2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8077670B2 (en) | 2009-04-10 | 2011-12-13 | Jianke Fan | Random access channel response handling with aggregated component carriers |
EP2783393A4 (en) * | 2011-06-01 | 2016-03-23 | Texas Instruments Inc | Protective layer for protecting tsv tips during thermo-compressive bonding |
US11456266B2 (en) | 2019-10-31 | 2022-09-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Bump structure and method of manufacturing bump structure |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101926187B1 (en) | 2016-12-15 | 2018-12-06 | 스마트모듈러 테크놀러지스 엘엑스 에스에이알엘 | Method for forming bump of semiconductor package |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020000665A1 (en) * | 1999-04-05 | 2002-01-03 | Alexander L. Barr | Semiconductor device conductive bump and interconnect barrier |
WO2002003461A2 (en) * | 2000-06-30 | 2002-01-10 | Intel Corporation (A Delaware Corporation) | Ball limiting metallurgy for input/outputs and methods of fabrication |
US20040053483A1 (en) * | 2002-06-25 | 2004-03-18 | Nair Krishna K. | Methods of forming electronic structures including conductive shunt layers and related structures |
WO2006004809A1 (en) * | 2004-06-30 | 2006-01-12 | Unitive International Limited | Methods of forming lead free solder bumps and related structures |
WO2006074470A1 (en) * | 2005-01-10 | 2006-07-13 | Micron Technology, Inc. | Interconnect structures with bond-pads and methods of forming bump sites on bond-pads |
-
2007
- 2007-10-26 WO PCT/US2007/022683 patent/WO2008054680A2/en active Application Filing
- 2007-10-26 KR KR1020097011195A patent/KR20090075883A/en not_active Application Discontinuation
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020000665A1 (en) * | 1999-04-05 | 2002-01-03 | Alexander L. Barr | Semiconductor device conductive bump and interconnect barrier |
WO2002003461A2 (en) * | 2000-06-30 | 2002-01-10 | Intel Corporation (A Delaware Corporation) | Ball limiting metallurgy for input/outputs and methods of fabrication |
US20040053483A1 (en) * | 2002-06-25 | 2004-03-18 | Nair Krishna K. | Methods of forming electronic structures including conductive shunt layers and related structures |
WO2006004809A1 (en) * | 2004-06-30 | 2006-01-12 | Unitive International Limited | Methods of forming lead free solder bumps and related structures |
WO2006074470A1 (en) * | 2005-01-10 | 2006-07-13 | Micron Technology, Inc. | Interconnect structures with bond-pads and methods of forming bump sites on bond-pads |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8077670B2 (en) | 2009-04-10 | 2011-12-13 | Jianke Fan | Random access channel response handling with aggregated component carriers |
EP2783393A4 (en) * | 2011-06-01 | 2016-03-23 | Texas Instruments Inc | Protective layer for protecting tsv tips during thermo-compressive bonding |
US11456266B2 (en) | 2019-10-31 | 2022-09-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Bump structure and method of manufacturing bump structure |
US11923326B2 (en) | 2019-10-31 | 2024-03-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump structure and method of manufacturing bump structure |
Also Published As
Publication number | Publication date |
---|---|
WO2008054680A3 (en) | 2008-06-26 |
KR20090075883A (en) | 2009-07-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20080099913A1 (en) | Metallization layer stack without a terminal aluminum metal layer | |
US9324631B2 (en) | Semiconductor device including a stress buffer material formed above a low-k metallization system | |
US6410435B1 (en) | Process for fabricating copper interconnect for ULSI integrated circuits | |
US8405199B2 (en) | Conductive pillar for semiconductor substrate and method of manufacture | |
JP4373866B2 (en) | Manufacturing method of semiconductor device | |
US8022543B2 (en) | Underbump metallurgy for enhanced electromigration resistance | |
US8216880B2 (en) | Wire bonding on reactive metal surfaces of a metallization of a semiconductor device by providing a protection layer | |
US7491556B2 (en) | Efficient method of forming and assembling a microelectronic chip including solder bumps | |
US9373596B2 (en) | Passivated copper chip pads | |
US20080213996A1 (en) | Designs and methods for conductive bumps | |
US20080251927A1 (en) | Electromigration-Resistant Flip-Chip Solder Joints | |
US8482123B2 (en) | Stress reduction in chip packaging by using a low-temperature chip-package connection regime | |
US20100164098A1 (en) | Semiconductor device including a cost-efficient chip-package connection based on metal pillars | |
US20090166861A1 (en) | Wire bonding of aluminum-free metallization layers by surface conditioning | |
US8283247B2 (en) | Semiconductor device including a die region designed for aluminum-free solder bump connection and a test structure designed for aluminum-free wire bonding | |
JP2004273591A (en) | Semiconductor device and its fabricating process | |
US7569937B2 (en) | Technique for forming a copper-based contact layer without a terminal metal | |
WO2008054680A2 (en) | A metallization layer stack without a terminal aluminum metal layer | |
US9136234B2 (en) | Semiconductor device with improved metal pillar configuration | |
US8828888B2 (en) | Protection of reactive metal surfaces of semiconductor devices during shipping by providing an additional protection layer | |
US8841140B2 (en) | Technique for forming a passivation layer without a terminal metal | |
US20070120264A1 (en) | A semiconductor having a copper-based metallization stack with a last aluminum metal line layer | |
US10796956B2 (en) | Contact fabrication to mitigate undercut |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780040784.9 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07852966 Country of ref document: EP Kind code of ref document: A2 |
|
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
ENP | Entry into the national phase in: |
Ref document number: 2009535280 Country of ref document: JP Kind code of ref document: A |
|
ENP | Entry into the national phase in: |
Ref document number: 0908626 Country of ref document: GB Kind code of ref document: A Free format text: PCT FILING DATE = 20071026 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 0908626.5 Country of ref document: GB |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020097011195 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07852966 Country of ref document: EP Kind code of ref document: A2 |