WO2007049162A3 - Data processing arrangement comprising a reset facility. - Google Patents
Data processing arrangement comprising a reset facility. Download PDFInfo
- Publication number
- WO2007049162A3 WO2007049162A3 PCT/IB2006/053501 IB2006053501W WO2007049162A3 WO 2007049162 A3 WO2007049162 A3 WO 2007049162A3 IB 2006053501 W IB2006053501 W IB 2006053501W WO 2007049162 A3 WO2007049162 A3 WO 2007049162A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- reset
- data processing
- processing arrangement
- request
- signals
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/24—Resetting means
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Abstract
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/090,992 US8176302B2 (en) | 2005-10-25 | 2006-09-26 | Data processing arrangement comprising a reset facility |
EP06809410A EP1943580A2 (en) | 2005-10-25 | 2006-09-26 | Data processing arrangement comprising a reset facility |
JP2008537240A JP2009514084A (en) | 2005-10-25 | 2006-09-26 | Data processing device with reset device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP05300857 | 2005-10-25 | ||
EP05300857.9 | 2005-10-25 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2007049162A2 WO2007049162A2 (en) | 2007-05-03 |
WO2007049162A3 true WO2007049162A3 (en) | 2007-07-26 |
Family
ID=37899112
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2006/053501 WO2007049162A2 (en) | 2005-10-25 | 2006-09-26 | Data processing arrangement comprising a reset facility. |
Country Status (5)
Country | Link |
---|---|
US (1) | US8176302B2 (en) |
EP (1) | EP1943580A2 (en) |
JP (1) | JP2009514084A (en) |
CN (1) | CN101297256A (en) |
WO (1) | WO2007049162A2 (en) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5063212B2 (en) | 2007-06-25 | 2012-10-31 | 株式会社日立産機システム | Multiple component system |
EP2362295B1 (en) * | 2010-02-12 | 2013-12-25 | BlackBerry Limited | Method and system for resetting a subsystem of a communication device |
CN102385433B (en) * | 2010-08-31 | 2014-08-06 | 无锡中星微电子有限公司 | Method and device for system level resetting |
JP5545250B2 (en) * | 2011-03-22 | 2014-07-09 | 株式会社デンソー | Control device |
DE102012204644B4 (en) | 2011-03-22 | 2018-08-09 | Denso Corporation | CONTROL DEVICE |
JP5434942B2 (en) * | 2011-03-22 | 2014-03-05 | 株式会社デンソー | Control device |
US20130185547A1 (en) * | 2012-01-13 | 2013-07-18 | Rick Sturdivant | Signal reset circuit for wireless communication systems |
CN102981587A (en) * | 2012-12-28 | 2013-03-20 | 中国电子科技集团公司第五十四研究所 | Reset method suitable for multi-core processors |
US20160070320A1 (en) * | 2014-09-10 | 2016-03-10 | Microsoft Corporation | Individual Device Reset and Recovery in a Computer |
CN108121571A (en) * | 2017-12-21 | 2018-06-05 | 郑州云海信息技术有限公司 | A kind of individual reset design and realization based on system hardware module |
IT202200006458A1 (en) * | 2022-04-01 | 2023-10-01 | Stmicroelectronics Application Gmbh | Processing system, related integrated circuit, device and process |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55118225A (en) * | 1979-03-05 | 1980-09-11 | Nec Corp | Priority competition circuit |
US5070450A (en) * | 1990-05-25 | 1991-12-03 | Dell Usa Corporation | Power on coordination system and method for multiple processors |
JPH04205118A (en) * | 1990-11-30 | 1992-07-27 | Hitachi Ltd | Data processing system |
JPH05210529A (en) * | 1992-01-31 | 1993-08-20 | Fujitsu Ltd | Multiprocessor system |
JPH05324597A (en) * | 1992-05-20 | 1993-12-07 | Mutoh Ind Ltd | Reset circuit of multi-processor system |
US6748527B1 (en) * | 2000-01-14 | 2004-06-08 | Fujitsu Limited | Data processing system for performing software initialization |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1993000628A1 (en) * | 1991-06-26 | 1993-01-07 | Ast Research, Inc. | Multiprocessor distributed initialization and self-test system |
JPH05189089A (en) * | 1991-12-13 | 1993-07-30 | Mitsubishi Electric Corp | Data processing system |
GB2290891B (en) * | 1994-06-29 | 1999-02-17 | Mitsubishi Electric Corp | Multiprocessor system |
JPH08179857A (en) * | 1994-12-22 | 1996-07-12 | Nec Eng Ltd | Reset circuit |
JPH1020968A (en) * | 1996-07-08 | 1998-01-23 | Matsushita Electric Ind Co Ltd | Selective hardware resetting circuit |
US6601165B2 (en) * | 1999-03-26 | 2003-07-29 | Hewlett-Packard Company | Apparatus and method for implementing fault resilient booting in a multi-processor system by using a flush command to control resetting of the processors and isolating failed processors |
US6467007B1 (en) * | 1999-05-19 | 2002-10-15 | International Business Machines Corporation | Processor reset generated via memory access interrupt |
US6665795B1 (en) | 2000-10-06 | 2003-12-16 | Intel Corporation | Resetting a programmable processor |
JP2002312334A (en) * | 2001-04-16 | 2002-10-25 | Sharp Corp | Multiprocessor system |
US7251723B2 (en) * | 2001-06-19 | 2007-07-31 | Intel Corporation | Fault resilient booting for multiprocessor system using appliance server management |
JP4353005B2 (en) * | 2004-06-29 | 2009-10-28 | 株式会社日立製作所 | System switching method for clustered computer systems |
US7734903B2 (en) * | 2005-12-08 | 2010-06-08 | Electronics And Telecommunications Research Institute | Multi-processor system and method for controlling reset and processor ID thereof |
-
2006
- 2006-09-26 US US12/090,992 patent/US8176302B2/en not_active Expired - Fee Related
- 2006-09-26 EP EP06809410A patent/EP1943580A2/en not_active Withdrawn
- 2006-09-26 CN CNA2006800394971A patent/CN101297256A/en active Pending
- 2006-09-26 JP JP2008537240A patent/JP2009514084A/en active Pending
- 2006-09-26 WO PCT/IB2006/053501 patent/WO2007049162A2/en active Application Filing
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55118225A (en) * | 1979-03-05 | 1980-09-11 | Nec Corp | Priority competition circuit |
US5070450A (en) * | 1990-05-25 | 1991-12-03 | Dell Usa Corporation | Power on coordination system and method for multiple processors |
JPH04205118A (en) * | 1990-11-30 | 1992-07-27 | Hitachi Ltd | Data processing system |
JPH05210529A (en) * | 1992-01-31 | 1993-08-20 | Fujitsu Ltd | Multiprocessor system |
JPH05324597A (en) * | 1992-05-20 | 1993-12-07 | Mutoh Ind Ltd | Reset circuit of multi-processor system |
US6748527B1 (en) * | 2000-01-14 | 2004-06-08 | Fujitsu Limited | Data processing system for performing software initialization |
Also Published As
Publication number | Publication date |
---|---|
CN101297256A (en) | 2008-10-29 |
US20090019274A1 (en) | 2009-01-15 |
EP1943580A2 (en) | 2008-07-16 |
WO2007049162A2 (en) | 2007-05-03 |
JP2009514084A (en) | 2009-04-02 |
US8176302B2 (en) | 2012-05-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2007049162A3 (en) | Data processing arrangement comprising a reset facility. | |
WO2008083383A3 (en) | Methods and systems for managing and trading using a shared order book as internal exchange | |
WO2006082091A3 (en) | Low latency massive parallel data processing device | |
WO2007118247A3 (en) | Sensor interface, and methods and apparatus pertaining to same | |
WO2009114341A3 (en) | Method and system for configuring solar energy systems | |
BRPI0618449A2 (en) | methods for producing receptor and binder isoforms | |
WO2005082066A3 (en) | System and method for trading digital content and ownership transfer | |
WO2007146898A3 (en) | System and method for user-configurable resource arbitration in a process control system | |
WO2008103931A3 (en) | Techniques for three dimensional displays | |
WO2009052189A3 (en) | External referencing by portable program modules | |
WO2005103887A3 (en) | Methods and apparatus for address map optimization on a multi-scalar extension | |
WO2006078751A3 (en) | Systems and methods for processing changing data | |
WO2010117618A3 (en) | Debug signaling in a multiple processor data processing system | |
AU2006248033A8 (en) | Data structure and architecture for processing transaction data | |
WO2006063337A3 (en) | Dma latency compensation with scaling line buffer | |
WO2007127489A3 (en) | System and method for target device access arbitration using queuing devices | |
WO2007136616A3 (en) | Optical code reader using an anamorphic scheimpflug optical system | |
WO2007037843A3 (en) | Method and apparatus for sharing memory in a multiprocessor system | |
WO2007127227A3 (en) | System and method for separating multi-workload processor utilization on a metered computer system | |
WO2008027567A3 (en) | Integral parallel machine | |
WO2008027568A3 (en) | Fine-grain instruction parallelism for increased efficiency of processing compressed multimedia data | |
WO2007038606A3 (en) | High-speed input/output signaling mechanism | |
WO2007072051A3 (en) | Data tracking system | |
WO2010059449A3 (en) | High-resolution interpolation for color-imager-based optical code readers | |
WO2007029169A3 (en) | Processor array with separate serial module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200680039497.1 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2006809410 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2008537240 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 2006809410 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 12090992 Country of ref document: US |