WO2007038537A1 - Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter - Google Patents

Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter Download PDF

Info

Publication number
WO2007038537A1
WO2007038537A1 PCT/US2006/037533 US2006037533W WO2007038537A1 WO 2007038537 A1 WO2007038537 A1 WO 2007038537A1 US 2006037533 W US2006037533 W US 2006037533W WO 2007038537 A1 WO2007038537 A1 WO 2007038537A1
Authority
WO
WIPO (PCT)
Prior art keywords
analog
sample
input
output
trigger
Prior art date
Application number
PCT/US2006/037533
Other languages
French (fr)
Inventor
Bryan Kris
Original Assignee
Microchip Technology Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=37110573&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=WO2007038537(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Microchip Technology Incorporated filed Critical Microchip Technology Incorporated
Priority to DE602006021165T priority Critical patent/DE602006021165D1/en
Priority to EP06815489A priority patent/EP1875611B1/en
Priority to AT06815489T priority patent/ATE504979T1/en
Priority to CN2006800128367A priority patent/CN101160724B/en
Publication of WO2007038537A1 publication Critical patent/WO2007038537A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/1205Multiplexed conversion systems
    • H03M1/122Shared using a single converter or a part thereof for multiple channels, e.g. a residue amplifier for multiple stages
    • H03M1/1225Shared using a single converter or a part thereof for multiple channels, e.g. a residue amplifier for multiple stages using time-division multiplexing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/1205Multiplexed conversion systems
    • H03M1/121Interleaved, i.e. using multiple converters or converter parts for one channel
    • H03M1/1215Interleaved, i.e. using multiple converters or converter parts for one channel using time-division multiplexing

Definitions

  • the present disclosure relates to analog-to-digital converters (ADCs) used in digital systems, more particularly, to selectable real time sample triggering for a plurality of inputs of the ADC.
  • ADCs analog-to-digital converters
  • a PWM signal controls a switch, e.g., transistor, power field effect transistor, etc., that allows an inductor to charge to a desired current.
  • the end of the PWM signal is when current and voltage measurements should be taken for maximum accuracy and proper PWM control loop operation. Therefore, it is desirable to capture current and voltage values of a power supply component, e.g., inductor, at specific times relative to a pulse width modulation (PWM) signal that is controlling the current through the inductor of the power supply.
  • PWM pulse width modulation
  • a power supply may require multiple PWM signals to control multiple power circuits, and these multiple PWM signals may occur at random times relative to each other.
  • an ADC may be limited to taking a sequence of analog input samples following a trigger event. Therefore, analog input samples for the ADC may not be able to be taken at the precise times required.
  • Existing ADCs take an analog input sample and convert upon a command, e.g., software command or a control signal, but only after the selected "trigger" event occurs. Then the selected analog input samples are sequentially converted by the ADC to digital values. The sequential sample's timing relationship with respect to the single trigger event becomes "older" as the sequence progresses.
  • each analog signal sample may be taken at a precise and unique time appropriate to the actual activity of that power supply circuit.
  • each analog input processed by an ADC has an associated sample and hold circuit.
  • a plurality of pairs, e.g., four pairs, of analog inputs, each pair may be associated with a unique trigger source with which to initiate a conversion process.
  • the analog input signals on these analog input pairs may be sampled and held until the ADC conversion logic is ready to convert the sampled analog input signals into digital values for use by a digital processor controlling the PWM control loop.
  • an analog-to- digital conversion apparatus for converting a plurality of analog input signals may comprise a plurality of analog input , each of which may receive an analog input signal; a plurality of sample and hold circuits, each of which may comprise an input selectively coupled to at least one of the plurality of input and an output; one or more analog-to-digital converters (ADCs), each of which may comprise an input and an output; a plurality of trigger selection circuits, each of which may selectively couple one of the input to one of the sample and hold circuits; and one or more analog multiplexers, each of which may comprise a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more analog-to-digital-converters.
  • ADCs analog-to-digital converters
  • a pulse width modulation (PWM) control system for monitoring a plurality of analog input signals, may comprise a plurality of analog input , each to receive an analog input signal; a plurality of sample and hold circuits, each may comprise an input selectively coupled to at least one of the plurality of input and an output; one or more analog-to-digital converters (ADCs), each ADC may comprise an input and an output; a plurality of trigger selection circuits, each may selectively couple one of the input to one of the sample and hold circuits; and one or more analog multiplexers, each analog multiplexer may comprise a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more analog-to-digital-converters.
  • PWM pulse width modulation
  • a method for converting a plurality of analog input signals to digital output signals may comprise associating each of the analog input signals with, one or more trigger signals; detecting if one of the one or more trigger signals associated with an the analog inputs are active and when one of the one or more trigger signals associated with one of the at least one analog input is active: sending a sample request signal to a sample request latch; if a sample and hold circuit associated with the analog input signal is available, switching the analog input to the sample and hold circuit associated with the analog input signal to sample and hold the analog input associated with the at least one trigger signal; sending a sample ready signal to a request for conversion selection circuit; if an analog-to-digital converter is available, and the sample and hold circuit associated with the sampled analog input signal is the highest priority requestor, sending the sampled analog input signal to the analog to digital converter; converting the sampled and held analog input signal to a digital value; and storing the digital value in a result register.
  • Figure 1 is a schematic block diagram of an analog-to-digital converter (ADC) having sample and hold circuits, according to a specific example embodiment of the present disclosure
  • Figure 2 is a schematic block diagram of trigger select logic, according to a specific example embodiment of the present disclosure
  • Figure 3 is a schematic block diagram of selection of requests for conversion logic, according to a specific example embodiment of the present disclosure
  • Figure 4 is a schematic block diagram of ADC control logic, according to a specific example embodiment of the present disclosure.
  • Figure 5 is a schematic block diagram of conversion request clearing logic, according to a specific example embodiment of the present disclosure.
  • FIG. 1 depicted is a schematic block diagram of an analog-to-digital conversion system, shown generally at 100.
  • the analog-to-digital control system may be useful for monitoring one or more pulse width modulation (PWM) control loops.
  • the analog-to-digital conversion system 100 includes N+l analog input 1O2 O ..N and M+l sample and hold circuits 104 0 .,M- Each of the sample and hold circuits 1O4 O ,. M includes an input to receive an input and output.
  • Sample control logic 106 may control the connection of each of the analog input 1O2 O ..N with an associated one of the sample and hold circuits 1O4 O .. M -
  • the number of sample and hold circuits 1O4 O ..M may be less than the number of analog input 102 0 ..N.
  • the input lO2o.. ⁇ may be grouped into pairs and one sample and hold circuit 104 may be dedicated to one member each pair of input 1 O2 O .. M -
  • one or more other sample and hold circuits 104 0 ..M may be shared by the members of each pair of input 1O2 O .. M that do not have a dedicated sample and hold circuit 104.
  • At least one of the analog input 102 0 ..M may not be selectively connected with any of the sample and hold circuits 1O4 O ..M > rather at least one of the analog input 1O2 O ..M may be directly connected to an input of one or more analog multiplexers 110 0 .. Q .
  • alternating members of a pair of analog inputs may be used to measure currents and voltages, respectively, in a power supply. Because currents may be more volatile than voltages, the analog input (i.e. analog input 102 0 ) associated with the measured current may have a dedicated sample and hold circuit, while the analog input (i.e., analog input 1020 associated with the measured voltage may share one or more of the sample and hold circuits 1O4 O ..M with other analog inputs.
  • the sample control logic 106 may control which of the analog inputs 1O2O..N are connect to one or more of the sample and hold circuits 104Q..M-
  • the sample control logic 106 may also control one or more analog multiplexers 110 0 ..s to connect the outputs of the sample and hold circuits 1 O4 O ..M with the inputs of one or more analog-to-digital converters 112 o ..s.
  • the analog multiplexers 110 0 ..s may connect these analog inputs 102 0 .;N directly to one or more ADCs
  • Each of the ADCs 112 o ..s may include an input to receive an analog signal and an output to render a digital version of the analog signal.
  • Each of the ADCs 112o..s may further include one or more control inputs to control the operation of the ADC 112.
  • the analog signals applied to the input of each of the ADCs 112 o ..s may be controlled by a corresponding one of the S+l analog multiplexers 110 0 ..s-
  • Each of the analog multiplexers 1 l ⁇ o..s may have Q+l analog inputs, shown in Figure 1 as ASO - ASQ, a control input, and an output, hi implementations of the analog-to-digital conversion system 100 where each of the analog inputs have at least one associated sample and hold circuit 104, Q may be equal to M.
  • Q may be greater than M to account for any of the analog inputs 102 0 ..N that do not have an associated sample and hold circuit 104.
  • the control inputs of each of the analog multiplexers 110 0 ..s may receive control signals from the sample control logic 106.
  • the control inputs of each of the ADCs 112o..s may receive signals from the conversion control logic 114.
  • ADCs 112o..s may output the respective digital values to data formatting circuitry 116, which may, in turn, store the formatted values to one or more result registers 118.
  • the analog to digital conversion system 100 may be coupled with other components through a bus interface 120.
  • the analog to digital conversion system 100 may receive control messages via the bus interface 120.
  • one or both of the sample control logic 106 and the conversion control logic 114 may receive control messages via the bus interface 120.
  • the to digital conversion system 100 may also output results, for example, from the result registers 118 via the bus interface 120.
  • FIG 2 depicted is a schematic block diagram of a trigger select logic circuit, according to a specific example embodiment of the present disclosure.
  • the trigger select logic may be included in sample control logic 106.
  • the trigger select logic shown in Figure 2 is configured to selectively couple analog input lO2o with sample and hold circuit lO4o.
  • the trigger select logic selectively couples one or more of the N+l analog input 1O2 O .. N to one of the M+l sample and hold circuits 104 0 ..M.
  • one trigger select logic may be provided for each sample and hold circuit 104 0 ..M-
  • the trigger select logic may receive one or more trigger signals 108i.jp into a trigger select multiplexer 202.
  • One of the trigger select signals 108 ! ..p may be selected based on a value stored in the trigger select control register 204.
  • the value stored in the trigger select control register 204 may be static or dynamic based on the needs of the system.
  • the trigger select control register 204 may associate one of the trigger signals 108 ! .. P with one of the analog inputs 1O2 O .. N - hi another example implementation, where a single one of the sample and hold circuits 1O4 O .. M are switched between multiple analog inputs 1O2 O .. N , the value in the trigger select control register 204 may be varied based on which analog input 102 0 ..N should be accommodated.
  • the output of the trigger select multiplexer may be coupled to an edge detector 206.
  • the edge detector 206 may provide a signal when the selected trigger signal is asserted.
  • the output of the edge detector 206 may be coupled to a sample request latch 208, which causes the associated sample and hold circuit 104Q to sample the associated analog input 102 0 by providing a signal on a Q output of the sample request latch 208.
  • the sample request latch 208 may include a Clear input to reset the sample request latch 208.
  • the Q output of the sample request latch 208 may also be coupled to a sample time delay 210.
  • the sample time delay 210 may further include an output coupled to a Clear input of the sample request latch 208.
  • the sample time delay 210 causes the sample request latch to clear at some time after the sample time delay 210 receive an input signal from the sample request latch's Q output.
  • the sample time delay 210 may clear the sample request latch 208 by providing a signal to the Clear input of the sample request latch 208.
  • the output of the sample time delay 210 may further be coupled to a Set input of a conversion request latch 212.
  • the conversion request latch 212 further comprises a Q output and a Clear Input.
  • the conversion request latch may send a signal indicating that the sample and hold circuit 104 0 is ready for analog-to-digital conversion.
  • the Clear input of the conversion request latch 214 may be configured to receive a signal when the analog-to-digital conversion of sample and hold circuit lO4o is complete.
  • the conversion request latch 212 may be configured to receive Conversion Done signals indicating that one of the analog-to-digital converters 112 O .. S has completed the conversion of the sample and hold circuit 104 0 .
  • FIG. 2 is coupled to the output of an OR gate.
  • the inputs of the OR gate are configured to receive signals indicating that the associated analog-to-digital converter has finished converting sample and hold circuit lO4o.
  • FIG. 3 depicted is a schematic block diagram of a request for conversion selection logic circuit, according to a specific example embodiment of the present disclosure. Certain example implementations may include one request for conversion logic circuit for each of the analog-to-digital converters 112o..s- The one or more request for conversion selection logic elements maybe included in the sample control logic 106.
  • the request for conversion logic may include M+l sample ready multiplexers 302 0 .. M -
  • Each of the sample ready multiplexers 302 0 .. M may receive M+l inputs.
  • each of the sample ready multiplexers 3O2 O .. M receive an input from each of the trigger select logic circuits.
  • Each of the sample ready multiplexers 302 0 .. M may include a control input coupled to one of M+l sample select control registers 304 0 .. M -
  • the address stored in each of the sample select control registers 3O4 O .. M designate the address of the sample to be selected.
  • the addresses stored in the sample ready multiplexers 3O4 O .. M may also be input to an address selection multiplexer 310.
  • M may include an output coupled to M+l inputs of a priority encoder 306.
  • the priority encoder 306 may select which of the samples ready for conversion will be converted by the one of the analog-to-digital converters 112o..s associated with the request for conversion logic circuit. The behavior of the priority encoder 306 may be adjusted based on the needs of the system, to give higher priority to certain samples over others.
  • the priority encoder 306 may include an "Any Active" output that is active when at least one sample has been selected for conversion.
  • the priority encoder 306 may include an "ID of Input Selected" output for outputting the address of the sample selected for conversion. The "ID of Input Selected” output may be input into a D input of a latch 308.
  • the latch 308 may further include a Q output to output the value, if any, stored in the latch and a LE input for clearing the latch.
  • the address selection multiplexer 310 may include a control input to control which of the inputs from the sample select control registers 3O4O..M are output. The control input of the address selection multiplexer 310 may be coupled to the Q output of the latch 308. In one example embodiment with such an arrangement, the address selection multiplexer may output the address of the sample selected for conversion by the priority encoder 306.
  • the output of the address selection multiplexer 310 may be coupled to the one or more analog multiplexers l lOc.s, causing them to select the output of one of the sample and hold circuits 1O4 0 ..M as the input for the ADC 112 associated with the analog multiplexer 110.
  • ADC control logic circuit 402 is provided for, and associated with, each of the ADCs 112o..s- Th e ADC control logic circuit 402 includes a "Request for Conversion” input and an address input to receive the address of the analog input to be converted.
  • the "Request for Conversion” input may be coupled to the "Request for Conversion” output of the priority encoder 306 of one of the request for conversion logic circuits.
  • the address input may be coupled to the output of the address selection multiplexer 310 of one of the request for conversion logic circuits.
  • the ADC control logic 402 causes the associated one of the ADCs 112o..s to receive an analog input from the address specified on the address input and output a digital result to the address in the one or more result registers 118.
  • the ADC control logic 402 may include a "Converter Not Busy” output, which may be coupled to the LE input of the latch 308. hi operation, the "Converter Not Busy” output may cause the latch 308 to reset.
  • the ADC control logic 402 may include a "Conversion Done” output. Referring to Figure 5, depicted is a schematic block diagram of conversion request clearing logic, according to a specific example embodiment of the present disclosure. In general, the conversion request clearing logic may clear the latch 308 after the signal associated with the address in the conversion request latch has been converted by one of the ADCs 112o..s-
  • the conversion request clearing logic 502 may include a demultiplexer with an Enable input, a Select input, and Q+l outputs.
  • the Enable input may coupled to the ADC Control Logic 402 to receive the "Conversion Done" signal.
  • the Select input may be coupled to one of the one or more of the request for conversion selection logic circuits to receive the address of the sample selected for conversion from the output of the address selection multiplexer 310.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Investigating Or Analyzing Materials By The Use Of Electric Means (AREA)

Abstract

An analog-to-digital conversion apparatus for converting a plurality of analog input signals may include a plurality of analog input, a plurality of sample and hold circuits, one or more analog-to-digital converters (ADCs), a plurality of trigger selection circuits, and one or more analog multiplexers. The analog inputs may receive an analog input signals. The sample and hold circuits may include an input selectively coupled to at least one of the plurality of input and an output. The analog-to-digital converters (ADCs) may include an input and an output. The trigger selection circuits may selectively couple one of the inputs to one of the sample and hold circuits. The analog multiplexers may include a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more analog-to-digital-converters.

Description

SELECTABLE REAL TIME SAMPLE TRIGGERING FOR A PLURALITY OF INPUTS OF AN ANALOG-TO-DIGITAL CONVERTER
TECHNICAL FIELD
The present disclosure, according to one embodiment, relates to analog-to-digital converters (ADCs) used in digital systems, more particularly, to selectable real time sample triggering for a plurality of inputs of the ADC.
BACKGROUND
In power conversion applications, there is a need to measure voltages and currents for each pulse width modulation (PWM) control loop. A PWM signal controls a switch, e.g., transistor, power field effect transistor, etc., that allows an inductor to charge to a desired current. The longer the PWM signal is on, the longer the inductor is charging, and therefore the inductor current is at its maximum at the end of the PWM signal. Often, the end of the PWM signal is when current and voltage measurements should be taken for maximum accuracy and proper PWM control loop operation. Therefore, it is desirable to capture current and voltage values of a power supply component, e.g., inductor, at specific times relative to a pulse width modulation (PWM) signal that is controlling the current through the inductor of the power supply.
SUMMARY
A power supply may require multiple PWM signals to control multiple power circuits, and these multiple PWM signals may occur at random times relative to each other. However, an ADC may be limited to taking a sequence of analog input samples following a trigger event. Therefore, analog input samples for the ADC may not be able to be taken at the precise times required. Existing ADCs take an analog input sample and convert upon a command, e.g., software command or a control signal, but only after the selected "trigger" event occurs. Then the selected analog input samples are sequentially converted by the ADC to digital values. The sequential sample's timing relationship with respect to the single trigger event becomes "older" as the sequence progresses. What is needed in power supply applications is that each analog signal sample may be taken at a precise and unique time appropriate to the actual activity of that power supply circuit. According to a specific example embodiment of this disclosure, each analog input processed by an ADC has an associated sample and hold circuit. A plurality of pairs, e.g., four pairs, of analog inputs, each pair may be associated with a unique trigger source with which to initiate a conversion process. As each pair of analog inputs receives its specified trigger signal, the analog input signals on these analog input pairs may be sampled and held until the ADC conversion logic is ready to convert the sampled analog input signals into digital values for use by a digital processor controlling the PWM control loop.
According to specific example embodiment of the present disclosure, an analog-to- digital conversion apparatus for converting a plurality of analog input signals may comprise a plurality of analog input , each of which may receive an analog input signal; a plurality of sample and hold circuits, each of which may comprise an input selectively coupled to at least one of the plurality of input and an output; one or more analog-to-digital converters (ADCs), each of which may comprise an input and an output; a plurality of trigger selection circuits, each of which may selectively couple one of the input to one of the sample and hold circuits; and one or more analog multiplexers, each of which may comprise a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more analog-to-digital-converters.
According to another specific example embodiment of the present disclosure, a pulse width modulation (PWM) control system for monitoring a plurality of analog input signals, may comprise a plurality of analog input , each to receive an analog input signal; a plurality of sample and hold circuits, each may comprise an input selectively coupled to at least one of the plurality of input and an output; one or more analog-to-digital converters (ADCs), each ADC may comprise an input and an output; a plurality of trigger selection circuits, each may selectively couple one of the input to one of the sample and hold circuits; and one or more analog multiplexers, each analog multiplexer may comprise a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more analog-to-digital-converters.
According to yet another specific example embodiment of the present disclosure, a method for converting a plurality of analog input signals to digital output signals may comprise associating each of the analog input signals with, one or more trigger signals; detecting if one of the one or more trigger signals associated with an the analog inputs are active and when one of the one or more trigger signals associated with one of the at least one analog input is active: sending a sample request signal to a sample request latch; if a sample and hold circuit associated with the analog input signal is available, switching the analog input to the sample and hold circuit associated with the analog input signal to sample and hold the analog input associated with the at least one trigger signal; sending a sample ready signal to a request for conversion selection circuit; if an analog-to-digital converter is available, and the sample and hold circuit associated with the sampled analog input signal is the highest priority requestor, sending the sampled analog input signal to the analog to digital converter; converting the sampled and held analog input signal to a digital value; and storing the digital value in a result register.
BRIEF DESCRIPTION OF THE DRAWINGS
A more complete understanding of the present disclosure thereof may be acquired by referring to the following description taken in conjunction with the accompanying drawings wherein:
Figure 1 is a schematic block diagram of an analog-to-digital converter (ADC) having sample and hold circuits, according to a specific example embodiment of the present disclosure; Figure 2 is a schematic block diagram of trigger select logic, according to a specific example embodiment of the present disclosure;
Figure 3 is a schematic block diagram of selection of requests for conversion logic, according to a specific example embodiment of the present disclosure;
Figure 4 is a schematic block diagram of ADC control logic, according to a specific example embodiment of the present disclosure; and
Figure 5 is a schematic block diagram of conversion request clearing logic, according to a specific example embodiment of the present disclosure.
While the present disclosure is susceptible to various modifications and alternative forms, specific example embodiments thereof have been shown in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific example embodiments is not intended to limit the disclosure to the particular forms disclosed herein, but on the contrary, this disclosure is to cover all modifications and equivalents as defined by the appended claims. For example, while the apparatus, systems, and methods of the present disclosure maybe useful in power control applications, they may be also be useful in other ADC applications, including, for example, data acquisition or control systems. DETAILED DESCRIPTION
Referring now to the drawings, the details of example embodiments are schematically illustrated. Like elements in the drawings will be represented by like numbers, and similar elements will be represented by like numbers with a different lower case letter suffix. Referring to Figure 1, depicted is a schematic block diagram of an analog-to-digital conversion system, shown generally at 100. The analog-to-digital control system may be useful for monitoring one or more pulse width modulation (PWM) control loops. The analog-to-digital conversion system 100 includes N+l analog input 1O2O..N and M+l sample and hold circuits 1040.,M- Each of the sample and hold circuits 1O4O,.M includes an input to receive an input and output. Sample control logic 106 may control the connection of each of the analog input 1O2O..N with an associated one of the sample and hold circuits 1O4O..M-
In certain example implementations, there may be one sample and hold circuit 104 dedicated to each of the analog input 1O2O..N- In other implementations, the number of sample and hold circuits 1O4O..M may be less than the number of analog input 1020..N. For example, in one implementation, the input lO2o..κmay be grouped into pairs and one sample and hold circuit 104 may be dedicated to one member each pair of input 1 O2O..M- In such an implementation, one or more other sample and hold circuits 1040..M may be shared by the members of each pair of input 1O2O..M that do not have a dedicated sample and hold circuit 104. In still other implementations, at least one of the analog input 1020..M may not be selectively connected with any of the sample and hold circuits 1O4O..M> rather at least one of the analog input 1O2O..M may be directly connected to an input of one or more analog multiplexers 1100..Q.
In one example implementation, alternating members of a pair of analog inputs (e.g., analog inputs 102Q and 102j) may be used to measure currents and voltages, respectively, in a power supply. Because currents may be more volatile than voltages, the analog input (i.e. analog input 1020) associated with the measured current may have a dedicated sample and hold circuit, while the analog input (i.e., analog input 1020 associated with the measured voltage may share one or more of the sample and hold circuits 1O4O..M with other analog inputs.
In general, the sample control logic 106 may control which of the analog inputs 1O2O..N are connect to one or more of the sample and hold circuits 104Q..M- The sample control logic 106 may also control one or more analog multiplexers 1100..s to connect the outputs of the sample and hold circuits 1 O4O..M with the inputs of one or more analog-to-digital converters 112o..s. In certain implementations where one or more of the analog inputs 1020,.N are not selectively connected to any of the sample and hold circuits 1O4O..M, the analog multiplexers 1100..s may connect these analog inputs 1020.;N directly to one or more ADCs
112o..s.
Each of the ADCs 112o..s may include an input to receive an analog signal and an output to render a digital version of the analog signal. Each of the ADCs 112o..s may further include one or more control inputs to control the operation of the ADC 112. The analog signals applied to the input of each of the ADCs 112o..s may be controlled by a corresponding one of the S+l analog multiplexers 1100..s- Each of the analog multiplexers 1 lθo..s may have Q+l analog inputs, shown in Figure 1 as ASO - ASQ, a control input, and an output, hi implementations of the analog-to-digital conversion system 100 where each of the analog inputs have at least one associated sample and hold circuit 104, Q may be equal to M. In other implementations where one or more of the analog inputs 1 O2O..N are not associated with, or not uniquely associated with, any of the sample and hold circuits 1 O4O..M, Q may be greater than M to account for any of the analog inputs 1020..N that do not have an associated sample and hold circuit 104. The control inputs of each of the analog multiplexers 1100..s may receive control signals from the sample control logic 106. The control inputs of each of the ADCs 112o..s may receive signals from the conversion control logic 114.
Once the ADCs 112o..s have converted the received analog signals, they may output the respective digital values to data formatting circuitry 116, which may, in turn, store the formatted values to one or more result registers 118.
The analog to digital conversion system 100 may be coupled with other components through a bus interface 120. The analog to digital conversion system 100 may receive control messages via the bus interface 120. In one example implementation, one or both of the sample control logic 106 and the conversion control logic 114 may receive control messages via the bus interface 120. The to digital conversion system 100 may also output results, for example, from the result registers 118 via the bus interface 120. Referring to Figure 2, depicted is a schematic block diagram of a trigger select logic circuit, according to a specific example embodiment of the present disclosure. The trigger select logic may be included in sample control logic 106. The trigger select logic shown in Figure 2 is configured to selectively couple analog input lO2o with sample and hold circuit lO4o. In general, the trigger select logic selectively couples one or more of the N+l analog input 1O2O..N to one of the M+l sample and hold circuits 1040..M. In certain embodiments according to the present disclosure, one trigger select logic may be provided for each sample and hold circuit 1040..M-
The trigger select logic may receive one or more trigger signals 108i.jp into a trigger select multiplexer 202. One of the trigger select signals 108!..p may be selected based on a value stored in the trigger select control register 204. The value stored in the trigger select control register 204 may be static or dynamic based on the needs of the system. In certain implementations, the trigger select control register 204 may associate one of the trigger signals 108!..P with one of the analog inputs 1O2O..N- hi another example implementation, where a single one of the sample and hold circuits 1O4O..M are switched between multiple analog inputs 1O2O..N, the value in the trigger select control register 204 may be varied based on which analog input 1020..N should be accommodated. The output of the trigger select multiplexer may be coupled to an edge detector 206.
The edge detector 206 may provide a signal when the selected trigger signal is asserted. The output of the edge detector 206 may be coupled to a sample request latch 208, which causes the associated sample and hold circuit 104Q to sample the associated analog input 1020 by providing a signal on a Q output of the sample request latch 208. The sample request latch 208 may include a Clear input to reset the sample request latch 208.
The Q output of the sample request latch 208 may also be coupled to a sample time delay 210. The sample time delay 210 may further include an output coupled to a Clear input of the sample request latch 208. In general the sample time delay 210 causes the sample request latch to clear at some time after the sample time delay 210 receive an input signal from the sample request latch's Q output. The sample time delay 210 may clear the sample request latch 208 by providing a signal to the Clear input of the sample request latch 208. The output of the sample time delay 210 may further be coupled to a Set input of a conversion request latch 212. The conversion request latch 212 further comprises a Q output and a Clear Input. When the latch is activated (e.g., a signal is received on the Set input) the conversion request latch may send a signal indicating that the sample and hold circuit 1040 is ready for analog-to-digital conversion. The Clear input of the conversion request latch 214 may be configured to receive a signal when the analog-to-digital conversion of sample and hold circuit lO4o is complete. In certain example implementations with multiple analog-to-digital converters 112o..s, the conversion request latch 212 may be configured to receive Conversion Done signals indicating that one of the analog-to-digital converters 112O..S has completed the conversion of the sample and hold circuit 1040. For example, the Clear input of the conversion request latch 212 shown in Fig. 2 is coupled to the output of an OR gate. The inputs of the OR gate are configured to receive signals indicating that the associated analog-to-digital converter has finished converting sample and hold circuit lO4o. Referring to Figure 3, depicted is a schematic block diagram of a request for conversion selection logic circuit, according to a specific example embodiment of the present disclosure. Certain example implementations may include one request for conversion logic circuit for each of the analog-to-digital converters 112o..s- The one or more request for conversion selection logic elements maybe included in the sample control logic 106. The request for conversion logic may include M+l sample ready multiplexers 3020..M-
Each of the sample ready multiplexers 3020..M may receive M+l inputs. In general, each of the sample ready multiplexers 3O2O..M receive an input from each of the trigger select logic circuits. Each of the sample ready multiplexers 3020..M may include a control input coupled to one of M+l sample select control registers 3040..M- The address stored in each of the sample select control registers 3O4O..M designate the address of the sample to be selected. The addresses stored in the sample ready multiplexers 3O4O..M may also be input to an address selection multiplexer 310. Each of the sample ready multiplexers 3020..M may include an output coupled to M+l inputs of a priority encoder 306. In general, the priority encoder 306 may select which of the samples ready for conversion will be converted by the one of the analog-to-digital converters 112o..s associated with the request for conversion logic circuit. The behavior of the priority encoder 306 may be adjusted based on the needs of the system, to give higher priority to certain samples over others. The priority encoder 306 may include an "Any Active" output that is active when at least one sample has been selected for conversion. The priority encoder 306 may include an "ID of Input Selected" output for outputting the address of the sample selected for conversion. The "ID of Input Selected" output may be input into a D input of a latch 308. The latch 308 may further include a Q output to output the value, if any, stored in the latch and a LE input for clearing the latch. The address selection multiplexer 310 may include a control input to control which of the inputs from the sample select control registers 3O4O..M are output. The control input of the address selection multiplexer 310 may be coupled to the Q output of the latch 308. In one example embodiment with such an arrangement, the address selection multiplexer may output the address of the sample selected for conversion by the priority encoder 306. The output of the address selection multiplexer 310 may be coupled to the one or more analog multiplexers l lOc.s, causing them to select the output of one of the sample and hold circuits 1O40..M as the input for the ADC 112 associated with the analog multiplexer 110.
Referring to Figure 4, depicted is a schematic block diagram of ADC control logic and, according to a specific example embodiment of the present disclosure. In certain implementations, one ADC control logic circuit 402 is provided for, and associated with, each of the ADCs 112o..s- The ADC control logic circuit 402 includes a "Request for Conversion" input and an address input to receive the address of the analog input to be converted. The "Request for Conversion" input may be coupled to the "Request for Conversion" output of the priority encoder 306 of one of the request for conversion logic circuits. Likewise, the address input may be coupled to the output of the address selection multiplexer 310 of one of the request for conversion logic circuits.
In general the ADC control logic 402 causes the associated one of the ADCs 112o..s to receive an analog input from the address specified on the address input and output a digital result to the address in the one or more result registers 118.
The ADC control logic 402 may include a "Converter Not Busy" output, which may be coupled to the LE input of the latch 308. hi operation, the "Converter Not Busy" output may cause the latch 308 to reset. The ADC control logic 402 may include a "Conversion Done" output. Referring to Figure 5, depicted is a schematic block diagram of conversion request clearing logic, according to a specific example embodiment of the present disclosure. In general, the conversion request clearing logic may clear the latch 308 after the signal associated with the address in the conversion request latch has been converted by one of the ADCs 112o..s- The conversion request clearing logic 502 may include a demultiplexer with an Enable input, a Select input, and Q+l outputs. The Enable input may coupled to the ADC Control Logic 402 to receive the "Conversion Done" signal. The Select input may be coupled to one of the one or more of the request for conversion selection logic circuits to receive the address of the sample selected for conversion from the output of the address selection multiplexer 310.
While embodiments of this disclosure have been depicted, described, and are defined by reference to example embodiments of the disclosure, such references do not imply a limitation on the disclosure, and no such limitation is to be inferred. The subject matter disclosed is capable of considerable modification, alteration, and equivalents in form and function, as will occur to those ordinarily skilled in the pertinent art and having the benefit of this disclosure. The depicted and described embodiments of this disclosure are examples only, and are not exhaustive of the scope of the disclosure.

Claims

CLAIMSWhat is claimed is:
1. An analog-to-digital conversion apparatus for converting a plurality of analog input signals, comprising: a plurality of analog inputs, each to receive an analog input signal; a plurality of sample and hold circuits, each comprising an input selectively coupled to at least one of the plurality of inputs and an output; at least one analog-to-digital converter (ADCs), each comprising an input and an output; a plurality of trigger selection circuits, for selectively coupling selected ones of the plurality of analog inputs to a respective one of the sample and hold circuits; and at least one analog multiplexer, comprising a plurality of inputs, each for selectively coupling to at lest one of the sample and hold circuit outputs and an output coupled to one of the at least one analog-to-digital-converters.
2. The analog-to-digital conversion apparatus of claim 1, where each of the trigger selection circuits comprise: a trigger multiplexer comprising a plurality of trigger inputs, each to receive a trigger signal, a control input to receive a trigger select signal, and an output; a trigger select control register coupled to the trigger multiplexer control input, wherein the register is operable to store a value to control which of the plurality of trigger signals are selected by the trigger multiplexer; an edge detector comprising an input coupled to the trigger multiplexer output and an output, where the edge detector produces a signal when a signal from the trigger multiplexer is asserted; and a sample request latch comprising a set input coupled to the edge detector output, an output to cause one of the plurality of sample and hold circuits to receive an analog input signal from one of the plurality of input , and a clear input.
3. The analog-to-digital conversion apparatus of claim 2, where each trigger selection circuit further comprises: a sample delay circuit comprising an input coupled to the sample request latch Q output and output coupled to the sample request latch clear input, wherein the sample delay circuit causes the sample request latch to clear a predetermine time after the sample request latch Q output is active.
4. The analog-to-digital conversion apparatus of claim 2, where each trigger selection circuit further comprises: a conversion request latch comprising a set input coupled to the sample request latch clear input, a Q output to signal that sample and hold register associated with the trigger selection circuit is ready for conversion, and a clear input to clear the conversion request latch.
5. The analog-to-digital conversion apparatus of claim 1, wherein each of the plurality of input is associated with one sample and hold circuit.
6. The analog-to-digital conversion apparatus of claim 1, wherein the plurality of inputs are grouped into pairs and wherein each pair of input is associated with one sample and hold circuit.
7. The analog-to-digital conversion apparatus of claim 1, further comprising: at lest one request for conversion selection circuit, each to receive sample ready signals from the plurality of trigger select logic circuits and control at least one of the analog multiplexers.
8. The analog-to-digital conversion apparatus of claim 7, where at least one of the request for conversion selection circuits comprise: two or more sample ready multiplexers, each comprising at lest one input coupled to one of the at least one sample and hold circuits, a control input, and an output; a priority encoder comprising a plurality of inputs coupled to the at least one sample ready multiplexer output, an address output, and a request for conversion output; a conversion request latch comprising an multiplexer ID input, a multiplexer ID output, and a clear input, where the conversion request latch is operable to store a multiplexer ID of a sample to be converted; and an address selection multiplexer to convert the multiplexer ID output of the request conversion latch to the address of the sample to converted.
9. The analog-to-digital conversion apparatus of Claim 1, further comprising: one or more registers to store conversion results.
10. A pulse width modulation (PWM) control system for monitoring a plurality of analog input signals, comprising: a plurality of analog input , each to receive an analog input signal; a plurality of sample and hold circuits, each comprising an input selectively coupled to at least one of the plurality of input and an output; at lest one analog-to-digital converter (ADCs), comprising an input and an output; a plurality of trigger selection circuits, for selectively coupling a selected one of the plurality of analog inputs to a corresponding one of the plurality of sample and hold circuits; and at least one analog multiplexer, comprising a plurality of inputs selectively coupled to one or more of the sample and hold circuit outputs and an output coupled to one of the one or more ADCs.
11. The PWM control system of claim 10, wherein each of the plurality of inputs is associated with one sample and hold circuit.
12. The PWM control system of claim 10, wherein the plurality of inputs are grouped into pairs and wherein each pair of inputs is associated with one sample and hold circuit.
13. The PWM control system of claim 10, further comprising: at least one request for conversion selection circuit, for receiving sample ready signals from the plurality of trigger select logic circuits and for controlling one or more of the analog multiplexers.
14. The PWM control system of Claim 10, further comprising: one or more registers to store conversion results.
15. A method for converting a plurality of analog input signals to digital output signals, comprising: associating each of the plurality of analog input signals with at least one trigger signal; detecting if at least one trigger signal associated with one of the analog inputs is active and, if so: sending a sample request signal to a sample request latch; if a sample and hold circuit associated with the analog input signal is available, switching the analog input to the sample and hold circuit associated with the analog input signal to sample and hold the analog input associated with the one or more trigger signals; sending a sample ready signal to a request for conversion selection circuit; if an analog-to-digital converter is available, and the sample and hold circuit associated with the sampled analog input signal is the highest priority requestor, sending the sampled analog input signal to the analog to digital converter; converting the sampled and held analog input signal to a digital value; and storing the digital value in a result register.
16. The method of claim 15, where sending a sample ready signal to a request for conversion selection circuit comprises: sending an address of the sampled analog input signal.
17. The method of claim 15, further comprising: storing the address of the sampled analog input signal while the sampled analog input signal is being converted to the digital value; and clearing the address of the sampled analog input signal after the sampled analog input signal is converted to the digital value.
18. The method of claim 15, further comprising: clearing the sample and hold circuit after the sampled analog input signal is sent to the analog-to-digital converter.
19. The method of claim 15 , further comprising: outputting the digital value to a serial bus.
PCT/US2006/037533 2005-09-27 2006-09-26 Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter WO2007038537A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE602006021165T DE602006021165D1 (en) 2005-09-27 2006-09-26 REAL-TIME REPLACEMENT TEST SOLUTION FOR SEVERAL INPUTS OF AN ANALOG DIGITAL TRANSDUCER
EP06815489A EP1875611B1 (en) 2005-09-27 2006-09-26 Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter
AT06815489T ATE504979T1 (en) 2005-09-27 2006-09-26 SELECTABLE REAL-TIME SAMPLING TRIGGER FOR MULTIPLE INPUTS OF AN ANALOG-DIGITAL CONVERTER
CN2006800128367A CN101160724B (en) 2005-09-27 2006-09-26 Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/236,371 2005-09-27
US11/236,371 US7126515B1 (en) 2005-09-27 2005-09-27 Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter

Publications (1)

Publication Number Publication Date
WO2007038537A1 true WO2007038537A1 (en) 2007-04-05

Family

ID=37110573

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/037533 WO2007038537A1 (en) 2005-09-27 2006-09-26 Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter

Country Status (6)

Country Link
US (1) US7126515B1 (en)
EP (1) EP1875611B1 (en)
CN (1) CN101160724B (en)
AT (1) ATE504979T1 (en)
DE (1) DE602006021165D1 (en)
WO (1) WO2007038537A1 (en)

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7212143B1 (en) * 2006-01-20 2007-05-01 Stmicroelectronics S.R.L. Circuit for selectively analog signals into digital codes
US8676188B2 (en) * 2006-04-14 2014-03-18 Litepoint Corporation Apparatus, system and method for calibrating and verifying a wireless communication device
US7567521B2 (en) * 2006-06-06 2009-07-28 Litepoint Corp. Apparatus for capturing multiple data packets in a data signal for analysis
US7962823B2 (en) * 2006-06-06 2011-06-14 Litepoint Corporation System and method for testing multiple packet data transmitters
DE102006038409B4 (en) * 2006-08-17 2009-07-09 Infineon Technologies Ag Method and apparatus for detecting an analog signal using a selection circuit
US7705756B2 (en) * 2006-11-03 2010-04-27 Slicex, Inc. Multi-channel analog-to-digital converter
US20080238750A1 (en) * 2007-03-29 2008-10-02 Microchip Technology Incorporated Intelligent Power Control Peripheral
US9402062B2 (en) * 2007-07-18 2016-07-26 Mediatek Inc. Digital television chip, system and method thereof
US7616143B1 (en) * 2008-01-29 2009-11-10 Actel Corporation Reconfigurable delta sigma analog-to-digital converter and customized digital filters with embedded flash FPGA and flash memory
US7724169B2 (en) * 2008-02-12 2010-05-25 National Semiconductor Corporation Semiconductor chip with a number of A/D converters that include a group of redundant A/D converters
JP5035997B2 (en) * 2008-05-29 2012-09-26 ルネサスエレクトロニクス株式会社 A / D converter
US8174419B2 (en) * 2009-03-31 2012-05-08 Stmicroelectronics S.R.L. Analog-digital converter and corresponding system and method
US8116208B2 (en) * 2009-10-19 2012-02-14 Litepoint Corporation System and method for testing multiple digital signal transceivers in parallel
US8248289B2 (en) * 2010-08-25 2012-08-21 Texas Instruments Incorporated Power and area efficient interleaved ADC
US8461879B1 (en) * 2012-05-28 2013-06-11 Active-Semi, Inc. Low latency inter-die trigger serial interface for ADC
US9043062B2 (en) * 2012-10-05 2015-05-26 Ford Global Technologies, Llc Hybrid electric vehicle powertrain and control system
TWI489237B (en) * 2012-11-16 2015-06-21 Ind Tech Res Inst Real-time sampling device and method thereof
US8890739B2 (en) * 2012-12-05 2014-11-18 Crest Semiconductors, Inc. Time interleaving analog-to-digital converter
US9618577B2 (en) 2014-01-03 2017-04-11 Litepoint Corporation System and method for testing data packet transceivers having varied performance characteristics and requirements using standard test equipment
JP2015192218A (en) * 2014-03-27 2015-11-02 旭化成エレクトロニクス株式会社 analog signal circuit
US9374102B1 (en) * 2015-12-11 2016-06-21 Freescale Semiconductor, Inc. Dynamic analog to digital converter (ADC) triggering
CN107437943B (en) * 2016-05-28 2021-08-31 深圳市京泉华科技股份有限公司 Analog-to-digital converter sampling system and analog-to-digital converter sampling method
US10044360B2 (en) * 2016-08-16 2018-08-07 Microchip Technology Incorporated ADC controller with temporal separation
DE102018001052B4 (en) * 2017-02-14 2021-06-10 Infineon Technologies Ag Device and method for requesting an analog-to-digital conversion
US10084469B1 (en) * 2017-12-19 2018-09-25 Silicon Laboratories Inc. Control system and method for a configurable analog to digital converter
US20220102100A1 (en) * 2019-03-29 2022-03-31 Laplace Systems Co., Ltd. Relay module and relay terminal block using same
TWI778317B (en) * 2019-12-30 2022-09-21 新唐科技股份有限公司 Micro-controller and control method thereof

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0057978A1 (en) * 1981-01-14 1982-08-18 Westinghouse Electric Corporation High accuracy AC electric energy metering system
JPS58159023A (en) * 1982-03-17 1983-09-21 Fuji Photo Film Co Ltd Analog-digital converting circuit
US4933676A (en) * 1989-06-12 1990-06-12 Technology 80, Inc. Programmable multi-input A/D converter
US5168276A (en) * 1990-09-04 1992-12-01 Motorola, Inc. Automatic A/D converter operation using a programmable control table
EP1457785A2 (en) * 2003-03-11 2004-09-15 Square D Company Wiring error detector

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5257301A (en) * 1992-03-30 1993-10-26 Trw Inc. Direct digital frequency multiplier
AU4061200A (en) * 1999-03-31 2000-10-16 Regents Of The University Of California, The Multi-channel detector readout method and integrated circuit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0057978A1 (en) * 1981-01-14 1982-08-18 Westinghouse Electric Corporation High accuracy AC electric energy metering system
JPS58159023A (en) * 1982-03-17 1983-09-21 Fuji Photo Film Co Ltd Analog-digital converting circuit
US4933676A (en) * 1989-06-12 1990-06-12 Technology 80, Inc. Programmable multi-input A/D converter
US5168276A (en) * 1990-09-04 1992-12-01 Motorola, Inc. Automatic A/D converter operation using a programmable control table
EP1457785A2 (en) * 2003-03-11 2004-09-15 Square D Company Wiring error detector

Also Published As

Publication number Publication date
CN101160724B (en) 2011-11-23
EP1875611A1 (en) 2008-01-09
ATE504979T1 (en) 2011-04-15
DE602006021165D1 (en) 2011-05-19
US7126515B1 (en) 2006-10-24
CN101160724A (en) 2008-04-09
EP1875611B1 (en) 2011-04-06

Similar Documents

Publication Publication Date Title
US7126515B1 (en) Selectable real time sample triggering for a plurality of inputs of an analog-to-digital converter
US7420498B2 (en) Signal converter performing a role
US7049993B2 (en) Analog-to-digital converter and microcomputer in which the same is installed
JP5965290B2 (en) Analog / digital converter and self-diagnosis method of analog / digital converter
US6268820B1 (en) Analog-to-digital conversion system
TWI644519B (en) Analog to digital converter device and method for generating testing signal
TWI536744B (en) Analog-to-digital converter with early interrupt capability
JP6594466B2 (en) Device and method for requesting analog to digital conversion
US10326465B1 (en) Analog to digital converter device and method for generating testing signal
US10924129B2 (en) Time-interleaved analog-to-digital converter device and associated control method
KR100884166B1 (en) Ad/da conversion compatible device
JP5270173B2 (en) Semiconductor device and noise measurement method
CN112187272A (en) Digital interface circuit for analog-to-digital converter
US8836549B2 (en) Use of logic circuit embedded into comparator for foreground offset cancellation
US6831583B1 (en) Integrated circuit comprising a microprocessor and an analogue to digital converter which is selectively operable under the control of the microprocessor and independently of the microprocessor, and a method for operating the integrated circuit
JPS5986328A (en) Analog-digital converter
JP7231490B2 (en) Data transmission method and data transfer device
US20050143841A1 (en) Electronic controller
US10700691B1 (en) Circuit with analog-to-digital converters of different conversion resolutions
US20240088908A1 (en) Analog-to-digital converter (adc) auto-sequential canning with expansion multiplexer(s) and auxiliary circuit configuration control(s)
US20220278692A1 (en) Ad converter and semiconductor device including the same
JPH0514197A (en) Analog/digital converter
RU58826U1 (en) ANALOG-DIGITAL CONVERTER
SU1096658A1 (en) Digital instrument system
JP2865117B2 (en) A / D conversion circuit

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680012836.7

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2006815489

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE