WO2007003967A2 - Switch mode power supply control systems - Google Patents

Switch mode power supply control systems Download PDF

Info

Publication number
WO2007003967A2
WO2007003967A2 PCT/GB2006/050190 GB2006050190W WO2007003967A2 WO 2007003967 A2 WO2007003967 A2 WO 2007003967A2 GB 2006050190 W GB2006050190 W GB 2006050190W WO 2007003967 A2 WO2007003967 A2 WO 2007003967A2
Authority
WO
WIPO (PCT)
Prior art keywords
controller
pulse width
switching
output
pulse
Prior art date
Application number
PCT/GB2006/050190
Other languages
French (fr)
Other versions
WO2007003967A3 (en
Inventor
David Robert Coulson
David Garner
Russell Jacques
Philip John Moyse
Original Assignee
Cambridge Semiconductor Limited
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from GB0513772A external-priority patent/GB2426836B/en
Application filed by Cambridge Semiconductor Limited filed Critical Cambridge Semiconductor Limited
Priority to EP06744370A priority Critical patent/EP1900087A2/en
Priority to CN2006800248231A priority patent/CN101411048B/en
Publication of WO2007003967A2 publication Critical patent/WO2007003967A2/en
Publication of WO2007003967A3 publication Critical patent/WO2007003967A3/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/157Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators with digital control
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33507Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33507Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
    • H02M3/33515Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters with digital control
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0032Control circuits allowing low power mode operation, e.g. in standby mode
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • This invention generally relates to control systems for switch mode power supplies (SMPS), in particular digital control schemes.
  • SMPS switch mode power supplies
  • a preferred embodiment of the invention is referred to by the applicant's as "Floyd Brane”,
  • Embodiments of such a system can be considered analogous to the gearbox of a motor vehicle with the SMPS pulse width, switching frequency and output power roughly corresponding to the vehicle's gear ratio, engine speed and road speed respectively.
  • Embodiments of such a system also facilitate audio noise reduction since, in general the switching frequency can be managed to avoid human audible frequencies which can otherwise sometimes be generated through magnetostrickton and other electro mechanical vibrations.
  • Embodiments of the system we describe also exhibit a good transient response and can operate over a wide range of input conditions, output mode conditions and power requirements.
  • a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.
  • the discrete pulse widths may either be stored in a hardwired configuration of the controller hardware, or they may be stored as data in a look-up table (optionally nonvolatile), or the pulse widths may be stored in the controller by providing a number of pulse generators each configured to provide a pulse of a different fixed or predetermined width.
  • the at least one stored pulse width may include at least a maximum pulse width and then the other discrete pulse widths may be determined from this, for example by interpolation between this maximum pulse width value and a minimum pulse width value (which may be zero).
  • the controller is configured to select one of a plurality of discrete pulse widths (defining a set of available pulse widths) for the ON portion of said switching cycle using stored maximum and minimum pulse width values.
  • the controller may increment/decrement between discrete pulse width values according to the output voltage-dependent feedback signal or, in more general terms, demand.
  • Embodiments of this type of arrangement can be implemented using less silicon area than a look-up table.
  • the discrete pulse widths operate in a manner akin to gear ratios of a gearbox.
  • only a few gears may be provided, for example, less than 20, 10 or 5.
  • the discrete pulse width values may be closely spaced and many values may be available.
  • Changing up or down a gear - that is, incrementing or decrementing between discrete pulse widths - may comprise incrementing/decrementing by a fixed or pre-determined number such as a digital integer, or by a fixed fraction.
  • the pulse duration/frequency may be correspondingly adjusted by a complementary increment (or decrement), for example between pre-determined maximum and minimum values.
  • a complementary increment or decrement
  • user-accessible registers may be provided to store one or more of these maximum and/or minimum values - for example the maximum and/or minimum pulse width values may be user write-accessible; in other embodiments these values may be hardcoded.
  • the power device switching control signal defines an ON portion of the power device switching cycle followed by an OFF portion of the switching cycle, the ON portion of the cycle being defined by one of the plurality of discrete or stored pulse widths, the end of the OFF portion of the cycle (and restart of the subsequent ON portion) being defined by the feedback signal.
  • the feedback signal provides information on the SMPS output (power device switching information, optionally cycle- by-cycle), preferably as a variable level signal which is compared with a reference level (for example by means of a voltage reference and comparator) to determine a timing of the end of the OFF portion/switching cycle restart.
  • SMPS controller may be employed in a wide range of SMPS configurations including (but not limited to) a flyback converter, a direct-coupled boost converter, and a direct-coupled buck converter.
  • the SMPS includes a transformer driven by the power switching device the feedback signal may be derived from the secondary side of the transformer (as described in preferred embodiments later), or from the primary side of the transformer, or from an auxiliary winding of the transformer.
  • the feedback signal may similarly be derived from the primary-side, from the secondary-side or from an auxiliary winding of the inductor.
  • the controller is configured to determine (measure) the switching cycle duration, which is controlled by the feedback signal, for example by resetting a counter at the start of the switching cycle and determining the count when the feedback signal indicates that the switching cycle should be restarted.
  • the controller includes a system clock to clock this counter, and the discrete or stored pulse widths may then also be defined in terms of the number of cycles of this system clock. A discrete or stored pulse width may then be selected responsive to the determined duration of each power switching cycle, giving cycle-by- cycle control.
  • the controller has a plurality of operating power ranges, each of which may be defined by a combination of a discrete or stored pulse width and a range of switching cycle durations between, say, lower and upper frequency limits (which in the case of the minimum pulse width may comprise a lower frequency limit of substantially zero).
  • Each of these operating power ranges preferably defines, for the controlled SMPS, an average power transferred per switching cycle by the SMPS power switching device.
  • the operating power ranges are defined (by the pulse width/frequency combinations) so that they overlap, thus providing a degree of hysteresis which helps to inhibit hunting between different power ranges.
  • the controller is preferably configured to select an increased pulse width responsive to the determined switching cycle duration being less than a lower threshold and a decreased pulse width responsive to the determined duration being greater than an upper threshold.
  • the switching frequency is in preferred embodiments responsive to the output load, more particularly the output voltage so that the selected "gear" (pulse width) is in this way dependent upon the output load.
  • the upper and lower thresholds may be defined in terms of duration or frequency and are preferably stored in the controller, for example in a further look-up table or in one or more registers; optionally different upper and/or lower thresholds may be employed for different selected pulse width values.
  • Embodiments of the above described system also enable a minimum operating frequency to be defined for most circumstances (except where the pulse width as a minimum of its selectable, pre-determined values).
  • this minimum operating (switching cycle) frequency is outside a normal human audio range, for example greater than 5KHz, 10KHz, 15KHz, or preferably 20KHz.
  • this frequency is predetermined and, for example, stored in the controller.
  • the controller includes a data store such as one or more registers to store values of one or more of n, m, and/? where // defines the duration of a switching cycle, and m defines a number of stored pulse widths for selection, and/? defines a minimum duration of a pulse width.
  • an additional parameter q is defined determining the maximum pulse width.
  • these parameters are defined in terms of the number of counted system clock pulses.
  • the m pulse widths vary from a minimum ON time of/? system clock cycles to a maximum of q (or n/2) system clock cycles, the total switching period being at least n system clock cycles.
  • a timing signal or signals is derived from the feedback signal which changes (transitions) to indicate when the output (voltage) level falls below a threshold value and to initiate a power switching cycle.
  • transitions are close together (a short FBD pulse) defining a minimum duration of n counted system clock pulses defines a maximum duty cycle for the power device switching control signal, for example in embodiments of 50 percent.
  • the invention also provides a method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.
  • the invention further provides processor control code, in particular on a carrier medium, for implementing this method.
  • the carrier medium may comprise a disk, programmed memory or a data carrier such as an optical or an electrical signal carrier.
  • the code may comprise conventional computer program code and/or code for setting up or controlling an ASIC or FPGA, or code for a hardware description language such as RTL (Register Transfer Level) code, VeriLog TM, VHDL, or SyslemC.
  • the invention further provides a switch mode power supply controller comprising means for implementing the above described method.
  • the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of: one of a plurality of pre-determined pulse widths, and a range of durations of said switching cycle.
  • the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal; and wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
  • the invention further provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller is configured to vary said pulse frequency and pulse width in combination to maintain said pulse frequency at greater than an audio frequency when said pulse width is greater than a minimum pulse width.
  • the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator couples to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-up table.
  • the invention provides as a pulse width and frequency modulation (PWFM) SMPS (switch mode power supply) controller configured to control a drive signal to a power switching device of said SMPS by PWFM in response to a feedback signal responsive to an output condition of said SMPS, wherein said controller has a variable gearing ratio, said gearing ratio determining a range of available pulse widths for said PWFM, associated with a frequency of said PWFM, determining an operating power range for said SMPS.
  • PWFM pulse width and frequency modulation
  • the controller is configured to control the gearing ratio such that as the frequency is reduced the gearing ratio adjusts to select a range of available pulse widths determining a reduced operating power range for the switch mode power supply, and vice-versa.
  • the controller is configured to control the frequency responsive to the feedback signal using a pulse width selected from the range of available pulse widths set by the gearing ratio.
  • the output condition to which the feedback signal responds may comprise an output current of the power supply, an output voltage of the power supply, or an output load of the power supply.
  • variable gearing ratio comprises a plurality of substantially fixed gearing ratios; in other embodiments the gearing ratio comprises a substantially continuously variable gearing ratio. In some preferred embodiments a range of available pulse widths determined by the gearing ratio is further determined by at least one stored pulse width.
  • the invention further provides a switch mode power supply including a controller as described above.
  • Figure 1 shows an example of a switch mode power supply incorporating a controller according to an embodiment of the present invention
  • Figure 2 shows a block diagram of a switch mode power supply controller
  • Figure 3 shows a block diagram of a digital control system for the SMPS controller of Figure 2;
  • Figure 4 shows a timing diagram of pulse width and frequency control for the controller of figures 2 and 3;
  • Figure 5 shows example pulse widths and switching cycle durations for a plurality of operating power ranges of the controller of figures 2 and 3;
  • Figure 6 shows a set of power level curves for the controllers of figures 2 and 3.
  • this shows an example switch mode power supply circuit 100 having a domestic grid mains power supply input 102 and a DC output 104.
  • the mains input 102 is rectified to provide DC power for lines 106a, b which supply power to an energy transfer device, in this example transformer 108 via a switching device, in this example power IGBT (Insulated Gate Bipolar Transistor) 110 (here shown as part of a power supply controller integrated circuit.
  • IGBT Insulated Gate Bipolar Transistor
  • An auxiliary winding 108b provides DC power on line 112 for powering SMPS controller 114, which provides a drive signal to IGBT 1 10 to switch the device on and off.
  • SMPS controller 114 provides a drive signal to IGBT 1 10 to switch the device on and off.
  • secondary side feedback is provided by an opto-isolator 116 driven by the DC output voltage via a resistor 1 18 to a reference voltage circuit 120.
  • Transistor 116b of opto-isolator 116 provides a feedback signal on line 122 to a feedback input (FB) on controller 114.
  • FB feedback input
  • the SMPS operates in a discontinuous conduction mode in which, as explained further later, when the switching device is turned off the output voltage after a steady period begins to decline (at which point the transformer begins to ring, entering a so-called oscillatory phase).
  • a resistor 134 in DC supply line 106b acts as a current sense resistor (typically less than lohm) to provide a current sense (CS) input into controller 114 on line 136 (inverted because line 136 is connected to the further end of resistor 134 from controller 114.
  • This signal may be employed in a conventional manner to provide current limiting.
  • Line 138 provides a bootstrap (BS) input to controller 114 which can be used to raise controller V D D ra ⁇ 140 to its operating voltage level to achieve a rapid start-up.
  • BS bootstrap
  • Controller 1 14 includes a digital pulse width/frequency control system 300 as described further below,
  • the main feature of the block diagram of figure 2 in relation to control system 300 is the derivation of a digital feedback signal (FBD) 140 by comparing a voltage on feedback line 122 with a reference voltage, in the illustrated embodiment 2 V, from a voltage reference 142, using a comparator 144.
  • BFD digital feedback signal
  • circuit blocks may be provided to implement over current protection (OCP), over voltage on V D D protection (OVD), under voltage on VQ D protection (UVD), over voltage (on the high voltage side) protection (OVP), over temperature protection (OTP) a system fault latch (FLI) and a sleep control block to provide an optional stand-by mode of operation in which some circuit blocks (for example, those asterisked maybe powered down).
  • OCP over current protection
  • V D D protection ODD
  • UVD under voltage on VQ D protection
  • OVP over voltage (on the high voltage side) protection
  • OTP over temperature protection
  • FLI system fault latch
  • FLI system fault latch
  • a system clock 146 is preferably also included to provide a digital system clock for determining power cycle timings as described further later.
  • a system clock frequency in the range IMHz to 100MHz, for example 16MHz may be employed. Additionally or alternatively provision may be made for an external clock input.
  • control system 300 provides a stream of drive pulses from output 302 for controlling the switching device (IGBT 110) to regulate the DC voltage at output 104 of the SMPS power supply of figure 1, using one of a set of fixed pulse width values (the "gear ratios") and an adjustable power cycle switching frequency.
  • Digital controller 300 implements a cycle by cycle power-on-demand scheme.
  • Each power cycle has a minimum duration of?? digital clock cycles,
  • a power cycle has one of m fixed on-times (pulse widths) ranging from/? to q (for example 11 Z 2 ) digital clock cycles and an off-time for a minimum of the reminder of the ?? cycles.
  • the values of n ⁇ , n, p, and optionally q are determined by the Power Switching Maximum Frequency Select inputs, CLKSEL[1 :0].
  • controller 300 always uses an undivided internal digital clock, for example at 16MHz, irrespective of the CLKSEL settings with CLKSEL determining the maximum power switching frequency, as shown in Table 1 below:
  • SMPS regulation by Pulse Frequency Modulation is achieved by extending the off-time by an appropriate amount, determined by the system feedback. When one power cycle has completed, the off-time is extended until the FBD signal falls to zero indicating that the SMPS output voltage has fallen below its target value and that a new power cycle should commence.
  • small cycle-to-cycle frequency modulation may be added to help spread RF emissions.
  • a second control loop monitors the actual switching frequency in order to maintain it at a frequency which will avoid the SMPS switching falling into the audio-noise band. If the switching frequency falls to fa MNGE_DOIVN > the Pulse Width Mode (PWM) Control decrements the PWMJMODE value by 1. This selects the next smallest PULSEJVIDTH value from the Pulse Width Look-Up Table (LUT).
  • the PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency, As the power demand on the SMPS is reduced, this process continues, until the minimum pulse-width, q, is reached. With the minimum pulse width the switching frequency is adjusted as low as necessary to achieve SMPS regulation.
  • the Pulse Width Mode Control increments the PWMJVfODE value by 1. This selects the next biggest PULSEJVJDTH ' value from the Pulse Width Look-Up Table (LUT).
  • the PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency. As the power demand on the SMPS is increased, this process continues, until the maximum pulse-width, "Z 2 , is reached. With the maximum pulse width the switching frequency is adjusted up to its maximum permitted value in order to achieve output regulation.
  • the value of ' / CHANGE U P is chosen as follows: It should be high enough to ensure there is overlap between the power ranges that adjacent PULSE JVIDTH values can deliver, so that regulation does not require hunting between two different pulse widths; and it should be as low as practicable to aim to minimise switching losses and maximise efficiency.
  • the amount of power delivered in each power switching cycle is determined by a combination of the power device on-tirne (pulse width) and the switching frequency, which is determined by the spacing between power cycles. For any set of input voltage and load conditions, the controller determines an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage. In practice, there will be a small measure of cycle to cycle frequency variation as the switching period must always be an integral multiple of the digital clock period.
  • PWM pulse width lookup table is given in Table 2 below:
  • the FBD signal has already been described; the DRIVE signal provides a switching control signal to an IGBT gate driver circuit to switch the IGBT on and off (in other systems other power devices may be employed).
  • the other signals are outlined below:
  • the DRIVE signal is forced off asynchronously.
  • DRIVE is driven high when the Main Counter starts incrementing.
  • the DRIVE signal stays high until the counter reaches the on-time (pulse_width) specified by the Pulse Width Look-Up Table value.
  • the counter continues until it reaches the minimum cycle time. It then continues incrementing until a new power switching cycle commences at the request of the DEMAND _int signal or its maximum value is reached.
  • OCP going to its active high state indicates that the integrated power device's (IGBT) current has exceeded the current limit.
  • the DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is re-asserted as normal at the start of the next cycle. In order to ensure the fastest possible response this input is asynchronous.
  • OVP going to its active high state indicates that the reflected voltage has exceeded the voltage limit.
  • the DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is re-asserted as normal at the start of the next cycle. In order to ensure the fastest possible response, this input is asynchronous.
  • Over temperature protection is controlled by the OTP signal, which gets set when an over-temperature condition is detected.
  • DEMAND ⁇ _int is held at zero, thus preventing a new power switching cycle from commencing.
  • the system designer prefferably provision is made for the system designer to add additional fault detection circuits, such as one to monitor the PCB temperature.
  • additional fault detection circuits such as one to monitor the PCB temperature.
  • This activates the FLI_N signal, which prevents the digital controller from commencing a new power switching cycle.
  • the fault latch can be reset by power cycling the chip.
  • This comprises a simple binary up counter which increments on positive edges of system clock, zeroed at start of each switching cycle.
  • the counter comprises a 10-bit counter, whose output, X_COUNT, is used by other blocks to determine the correct timing of their operations.
  • the counter is used in two ways: It is used to time the operation of the power switching cycle, which has a pre-dete ⁇ nined on-time (pulse width) and an off-time completing a total of n digital clock cycles. It then continues counting until the start of the next power switching cycle.
  • PFM control is provided by permitting the counter to be reset to zero when the DEMAND _int signal indicates that a new power switching cycle should commence.
  • the START signal indicates the start of a new power switching cycle.
  • the counter is not allowed to roll-over.
  • X_C0UNT indicates the value of the period between adjacent switching cycles. From this information, Pulse Width Mode Control block 310 is able to determine the actual switching frequency and determine whether an adjustment should be made to the pulse width.
  • this block takes the inverted logical OR of the asynchronous OVP, OTP, FLI and FBD inputs and synchronises it to the controller's internal (system) clock domain through two flip-flops. Its output, DEMANDjnt, is used by the main counter to instigate the start of a new power switching cycle.
  • DRIVE and DRIVE_0P5 signals which are pulses with length defined by inputs PULSE_WIDTH and X ⁇ COUNT.
  • DRIVE is clocked on positive edges of the system clock
  • DPJVE_OP5 is clocked on negative edges.
  • this comprises a latch based block, which provides a 'raw' gate drive pulse of the required width. Its output, DRIVE_raw, is set active as XjCOUNT i ' s cleared to '0'. It then remains high for the pulse-width duration specified by the appropriate value in Pulse Width Look-Up Table 312.
  • a version of DRIVE_raw delayed by '/_ a clock cycle is preferably generated when a non-integer PULSE_WIDTH value is required. This is logically ORd with the regular DRlVE_raw to give a pulse width accurate to the nearest 1 A digital clock cycle.
  • this comprises a 4-bit up/down counter with over/underflow protection.
  • the value of the counter, PWM_WIDTH_MJ is sent to the Pulse Width Look-Up Table 312, where it is used to select the appropriate pulse width.
  • PWM_M0DE is incremented when the value of XJZOUNT indicates that the switching frequency has exceeded the Mvaii fai ANCEj jp.
  • PWMJMiODE is decremented when the value of X JCOUNT indicates that the switching frequency has fallen below the limit f CHANGE J DO WN.
  • PWM ' JAODE is adjusted only when the START signal indicates the start of a new switching cycle, hi embodiments the maximum permitted value is determined by the CLKSEL value.
  • PULSE_WIDTH (akin to a “gearbox ratio") from PWM_M0DE and CLKSEL.
  • this block translates the 4-bit PWMJiODE value, in conjunction with the clock divide selector, CLKSEL, into a pulse width (or on-time) value, for example as indicated in Table 2 above. Providing table entries selectable according to maximum switching speed facilitates good output regulation and helps reduce audio noise.
  • the 7-bit output, PULSE_WIDTH, is supplied to the Drive Pulse Generator 308.
  • MIN JPERIOD This provides a (10-bit) minimum switching period value output, MIN JPERIOD, which may be determined (referenced in the lookup table) by the CLKSEL value. In other embodiments different architectures may be employed to provide MIN_PERIOD,.
  • This provides (10-bit) switching cycle period values CHANGE_UP and CHANGE _DO IVN, which correspond to the above mentioned/c// J .j//c£ i _£/p. and /C HANGE DOW N frequencies respectively.
  • the architecture described here (a look-up table referenced by CLKSEL) permits these values to be determined by the CLKSEL value, although in the example of Table 3 above the same values are used for all four CLKSEL values. In other embodiments different architectures may be employed.
  • DRIVE !OP_x & (DRIVE_RAW & DRIVE_OP5).
  • this comprises asynchronous boolean logic which takes in the raw gate drive signal, DRIVE j-aw, and modulates it with the latched OP_x error signal.
  • DRIVE is substantially identical to DRIVE _raw unless there is an error condition, in which case it may be forced to zero for the remainder of the (present) switching cycle.
  • this comprises an asynchronous latch-based block producing output 0P_x, which goes active whenever an Over Current or Over Voltage condition occurs.
  • the OP_x signal is preferably cleared at the start of the next power switching cycle.
  • the feedback input, FB is connected in a configuration, such as that shown in Figure 1 , in which cycle by cycle data on the state of the SMPS output is provided.
  • Figure 4 shows the relationship between the key signals in this control scheme
  • the fly-back action raises FB line 122 (for example via transformer 108, diode, capacitor and opto-coupler 1 16) up to a constant voltage. This voltage is then held until the fly-back oscillatory phase, when it begins to decline. The rate of discharge is governed by the opto-coupler 1 16, which is itself controlled by an analog integral of the output voltage error.
  • Analog comparator 144 compares the voltage of FB with a voltage from fixed reference 142 to provide output 140, FBD, to the digital control module 300. Shortly after FBD goes to zero, a new power switching cycle will commence.
  • Figure 4 shows the relationship between the DRIVE, CS, FB, FBD, SYSCLK (the system clock) and X_COUNT signals described above.
  • DRIVE is disabled (switched off) when X_COUNT reaches the PulseWidth value (from LUT 312), and FBD transitions to 1 (becomes active).
  • Edge 404 corresponds to edge 402 but is delayed by DEMAND_SYNC[1 :0] block 306.
  • X_COUNT is reset to zero (this continues to count after DRIVE goes inactive, i.e. Off, to determine the duration of the present cycle, i.e. the present cycle's switching frequency).
  • digital control system 300 implements a cycle by cycle power- on-demand scheme.
  • Each power cycle has a minimum duration of/? digital clock cycles, which determines the maximum possible switching frequency.
  • a power cycle has one of m fixed on-times (pulse widths, DRIVE active) ranging from/? to q digital clock cycles and an off-time for a minimum of the remainder of the n cycles.
  • the values of m, n, p and q may be chosen, for example by routine experiment, to give the best performance for a given application.
  • the shortest pulse width of value/? is selected.
  • the system regulates the SMPS by choosing an appropriate Off-time and hence switching frequency.
  • one of the intermediate Pulse Width values is selected and the Off-Time is adjusted to regulate the SMPS accordingly. If the switching frequency is too high or too low, a different Pulse Width value will be chosen.
  • the maximum pulse width q is chosen (n/2 in this example, which gives a 50% duty-cycle). In this case the extended Off-Time is reduced to zero and the SMPS switches at its maximum frequency, with period n.
  • the architecture preferably allows several sets of m, n, p and q parameters to be implemented in a single circuit.
  • the appropriate set of parameters may, for example, be set by input pads, programming of fuses or internal hardwiring. Example sets of these values are given in Table 4 below:
  • SMPS regulation by Pulse Frequency Modulation is achieved by extending the off-time by an amount determined by the system feedback.
  • PFM Pulse Frequency Modulation
  • a second control loop monitors the actual switching frequency in order to maintain it at a frequency which aims to avoid the SMPS switching falling into the audio-noise band. Preferably, if the switching frequency falls towards the region where audio noise could be generated, then a shorter on-time is selected.
  • the PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency. As the power demand on the SMPS is reduced, this process continues until the minimum pulse-width, p, is reached. With the minimum pulse width the switching frequency is preferably adjusted as low as necessary to achieve SMPS regulation. Conversely, if the switching frequency increases to a value, where the SMPS is not working as efficiently as practicable, then a longer on-time may be selected.
  • the PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency. As the power demand on the SMPS is increased, this process continues until the maximum pulse-width, q, is reached. With the maximum pulse width, the switching frequency is increased as required (up to its maximum permitted limit) to achieve output regulation.
  • the (average) amount of power delivered in each power switching cycle is determined by a combination of the power device on-time (pulse width) and the switching frequency, which is determined by the spacing between power cycles.
  • the controller will determine an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage.
  • Short term regulation thus adjusts the switching cycle frequency by adjusting the off-time
  • longer term regulation adjusts the pulse width.
  • Figure 6 shows a graph with lines of output power level as a percentage of a maximum against power switching cycle frequency. The graph illustrates the 'power strata' concept, showing the power and switching frequency range for an implementation with nine pulse width values when CLKSEL selects the maximum switching frequency (for this example embodiment) of 500KHz.
  • the controller maintains the switching frequency between 2OkHz (the generally accepted human audio threshold) and 40KHz.
  • the latter figure keep the switching speed low whilst still providing a useful level of hysteresis between the Pulse- Width values. This inhibits short term regulation from being achieved by Pulse Width Modulation.
  • SMPS control scheme which, in embodiments, achieves stable output voltage control, a timely transient response and excellent audio noise suppression across a wide variety of input conditions, output load conditions and power requirements.
  • the control scheme uses a PWM 'gear box' to enhance the efficiency and suppress audio-noise, extending the off-time as required to achieve regulation.
  • Embodiments of the SMPS feedback system provide a real time cycle by cycle feedback response.
  • Embodiments of the controller can thus operate in a 'power on demand' mode of operation, with substantially evenly spaced pulses.

Abstract

This invention generally relates to control systems for switch mode power supplies (SMPS), in particular digital control schemes. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.

Description

Switch Mode Power Supply Control Systems
This invention generally relates to control systems for switch mode power supplies (SMPS), in particular digital control schemes. A preferred embodiment of the invention is referred to by the applicant's as "Floyd Brane",
We have previously described in UK Patent Applications 0427893.3 and 0427894.1 both filed on 21st December 2004, some improved control techniques for digital SMPS controllers. Here we describe improved techniques for controllers employing a combination of pulse frequency modulation (PFM) and pulse width modulation (PWM). Broadly speaking we will describe techniques in which the switching frequency is maintained in the region of an efficient point of operation by employing a "gear box" control scheme using two complementary control loops. A first loop provides real-time control of the SMPS using PFM and a second loop operates a PWM control scheme which monitors the switching frequency and, at defined operating points, adjusts the pulse width up or down through a set of pre-determined values. This can be considered analogous to the gearbox of a motor vehicle with the SMPS pulse width, switching frequency and output power roughly corresponding to the vehicle's gear ratio, engine speed and road speed respectively. Embodiments of such a system also facilitate audio noise reduction since, in general the switching frequency can be managed to avoid human audible frequencies which can otherwise sometimes be generated through magnetostrickton and other electro mechanical vibrations. Embodiments of the system we describe also exhibit a good transient response and can operate over a wide range of input conditions, output mode conditions and power requirements.
Background prior art relating to PWM and PFM controllers can be found in US 2004/0037094 and in the datasheet on the Power Integrations (RTM) TOP242-250 TopSwitch GX family (RTM) datasheet. These latter devices typically run at a fixed frequency for medium to heavy loads, employing PWM as the control method, but switching to a lower frequency for light loads. It is also known to deploy a cycle skipping scheme where power cycles are skipped when an SMPS output voltage is above its target value (see, for example, the datasheet on the power integration (RTM), "TinySwitch" products TNY253/254/255).
Further background prior art can be found in US 2002/0057080, US 6,275,018, US 6,304,473, EP 0 874 446A, US 5,757,625, US 5,479,090.
According to the present invention there is provided a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.
The discrete pulse widths may either be stored in a hardwired configuration of the controller hardware, or they may be stored as data in a look-up table (optionally nonvolatile), or the pulse widths may be stored in the controller by providing a number of pulse generators each configured to provide a pulse of a different fixed or predetermined width.
Alternatively the at least one stored pulse width may include at least a maximum pulse width and then the other discrete pulse widths may be determined from this, for example by interpolation between this maximum pulse width value and a minimum pulse width value (which may be zero). Preferably in such embodiments the controller is configured to select one of a plurality of discrete pulse widths (defining a set of available pulse widths) for the ON portion of said switching cycle using stored maximum and minimum pulse width values. Thus the controller may increment/decrement between discrete pulse width values according to the output voltage-dependent feedback signal or, in more general terms, demand. Embodiments of this type of arrangement can be implemented using less silicon area than a look-up table.
The discrete pulse widths operate in a manner akin to gear ratios of a gearbox. In some cases, for example in a lookup table-based embodiment, only a few gears may be provided, for example, less than 20, 10 or 5. In other cases, the discrete pulse width values may be closely spaced and many values may be available. To continue the gearbox analogy, such embodiments are more closely akin to a continuously variable transmission. Changing up or down a gear - that is, incrementing or decrementing between discrete pulse widths - may comprise incrementing/decrementing by a fixed or pre-determined number such as a digital integer, or by a fixed fraction. Optionally the pulse duration/frequency may be correspondingly adjusted by a complementary increment (or decrement), for example between pre-determined maximum and minimum values. Preferably one or both of a maximum and minimum pulse width is stored. It will be appreciated that, in embodiments, user-accessible registers may be provided to store one or more of these maximum and/or minimum values - for example the maximum and/or minimum pulse width values may be user write-accessible; in other embodiments these values may be hardcoded.
In embodiments the power device switching control signal defines an ON portion of the power device switching cycle followed by an OFF portion of the switching cycle, the ON portion of the cycle being defined by one of the plurality of discrete or stored pulse widths, the end of the OFF portion of the cycle (and restart of the subsequent ON portion) being defined by the feedback signal. The feedback signal provides information on the SMPS output (power device switching information, optionally cycle- by-cycle), preferably as a variable level signal which is compared with a reference level (for example by means of a voltage reference and comparator) to determine a timing of the end of the OFF portion/switching cycle restart.
The skilled person will recognise that embodiments of the above described SMPS controller may be employed in a wide range of SMPS configurations including (but not limited to) a flyback converter, a direct-coupled boost converter, and a direct-coupled buck converter. Where the SMPS includes a transformer driven by the power switching device the feedback signal may be derived from the secondary side of the transformer (as described in preferred embodiments later), or from the primary side of the transformer, or from an auxiliary winding of the transformer. In SMPS arrangements with an inductor in place of a transformer the feedback signal may similarly be derived from the primary-side, from the secondary-side or from an auxiliary winding of the inductor.
In preferred embodiments the controller is configured to determine (measure) the switching cycle duration, which is controlled by the feedback signal, for example by resetting a counter at the start of the switching cycle and determining the count when the feedback signal indicates that the switching cycle should be restarted. Conveniently, therefore, the controller includes a system clock to clock this counter, and the discrete or stored pulse widths may then also be defined in terms of the number of cycles of this system clock. A discrete or stored pulse width may then be selected responsive to the determined duration of each power switching cycle, giving cycle-by- cycle control.
Preferably the controller has a plurality of operating power ranges, each of which may be defined by a combination of a discrete or stored pulse width and a range of switching cycle durations between, say, lower and upper frequency limits (which in the case of the minimum pulse width may comprise a lower frequency limit of substantially zero). Each of these operating power ranges preferably defines, for the controlled SMPS, an average power transferred per switching cycle by the SMPS power switching device. Preferably the operating power ranges are defined (by the pulse width/frequency combinations) so that they overlap, thus providing a degree of hysteresis which helps to inhibit hunting between different power ranges.
To select a power range the controller is preferably configured to select an increased pulse width responsive to the determined switching cycle duration being less than a lower threshold and a decreased pulse width responsive to the determined duration being greater than an upper threshold. In other words, broadly speaking, as the switching frequency reduces the power supply changes down a gear, and as the frequency increases the power supply changes up a gear. The switching frequency, it will be recalled, is in preferred embodiments responsive to the output load, more particularly the output voltage so that the selected "gear" (pulse width) is in this way dependent upon the output load. The upper and lower thresholds may be defined in terms of duration or frequency and are preferably stored in the controller, for example in a further look-up table or in one or more registers; optionally different upper and/or lower thresholds may be employed for different selected pulse width values.
Embodiments of the above described system also enable a minimum operating frequency to be defined for most circumstances (except where the pulse width as a minimum of its selectable, pre-determined values). Preferably this minimum operating (switching cycle) frequency is outside a normal human audio range, for example greater than 5KHz, 10KHz, 15KHz, or preferably 20KHz. Preferably this frequency is predetermined and, for example, stored in the controller.
Preferably the controller includes a data store such as one or more registers to store values of one or more of n, m, and/? where // defines the duration of a switching cycle, and m defines a number of stored pulse widths for selection, and/? defines a minimum duration of a pulse width. Optically an additional parameter q is defined determining the maximum pulse width. Preferably these parameters are defined in terms of the number of counted system clock pulses. In embodiments the m pulse widths vary from a minimum ON time of/? system clock cycles to a maximum of q (or n/2) system clock cycles, the total switching period being at least n system clock cycles. In preferred embodiments a timing signal or signals (FBD) is derived from the feedback signal which changes (transitions) to indicate when the output (voltage) level falls below a threshold value and to initiate a power switching cycle. Where these transitions are close together (a short FBD pulse) defining a minimum duration of n counted system clock pulses defines a maximum duty cycle for the power device switching control signal, for example in embodiments of 50 percent.
In a related aspect the invention also provides a method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.
The invention further provides processor control code, in particular on a carrier medium, for implementing this method. The carrier medium may comprise a disk, programmed memory or a data carrier such as an optical or an electrical signal carrier. The code may comprise conventional computer program code and/or code for setting up or controlling an ASIC or FPGA, or code for a hardware description language such as RTL (Register Transfer Level) code, VeriLog ™, VHDL, or SyslemC.
The invention further provides a switch mode power supply controller comprising means for implementing the above described method.
In another aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of: one of a plurality of pre-determined pulse widths, and a range of durations of said switching cycle.
In a further aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal; and wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
The invention further provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller is configured to vary said pulse frequency and pulse width in combination to maintain said pulse frequency at greater than an audio frequency when said pulse width is greater than a minimum pulse width.
hi a further aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator couples to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-up table.
In a further aspect the invention provides as a pulse width and frequency modulation (PWFM) SMPS (switch mode power supply) controller configured to control a drive signal to a power switching device of said SMPS by PWFM in response to a feedback signal responsive to an output condition of said SMPS, wherein said controller has a variable gearing ratio, said gearing ratio determining a range of available pulse widths for said PWFM, associated with a frequency of said PWFM, determining an operating power range for said SMPS.
In preferred embodiments the controller is configured to control the gearing ratio such that as the frequency is reduced the gearing ratio adjusts to select a range of available pulse widths determining a reduced operating power range for the switch mode power supply, and vice-versa. In some preferred embodiments the controller is configured to control the frequency responsive to the feedback signal using a pulse width selected from the range of available pulse widths set by the gearing ratio. The output condition to which the feedback signal responds may comprise an output current of the power supply, an output voltage of the power supply, or an output load of the power supply.
In embodiments the variable gearing ratio comprises a plurality of substantially fixed gearing ratios; in other embodiments the gearing ratio comprises a substantially continuously variable gearing ratio. In some preferred embodiments a range of available pulse widths determined by the gearing ratio is further determined by at least one stored pulse width.
The invention further provides a switch mode power supply including a controller as described above.
These and other aspects of the invention will now be further described, by way of example only, with reference to the accompanying figures in which:
Figure 1 shows an example of a switch mode power supply incorporating a controller according to an embodiment of the present invention;
Figure 2 shows a block diagram of a switch mode power supply controller;
Figure 3 shows a block diagram of a digital control system for the SMPS controller of Figure 2; Figure 4 shows a timing diagram of pulse width and frequency control for the controller of figures 2 and 3;
Figure 5 shows example pulse widths and switching cycle durations for a plurality of operating power ranges of the controller of figures 2 and 3; and
Figure 6 shows a set of power level curves for the controllers of figures 2 and 3.
Referring to figure 1, this shows an example switch mode power supply circuit 100 having a domestic grid mains power supply input 102 and a DC output 104. The mains input 102 is rectified to provide DC power for lines 106a, b which supply power to an energy transfer device, in this example transformer 108 via a switching device, in this example power IGBT (Insulated Gate Bipolar Transistor) 110 (here shown as part of a power supply controller integrated circuit.
An auxiliary winding 108b provides DC power on line 112 for powering SMPS controller 114, which provides a drive signal to IGBT 1 10 to switch the device on and off. When the switching device is on energy is stored in the magnetic field of transformer 108, and when the switch turns off this energy is transferred to the secondary side of the transformer, where it is rectified and smoothed to provide DC output 104.
In the illustrated example secondary side feedback is provided by an opto-isolator 116 driven by the DC output voltage via a resistor 1 18 to a reference voltage circuit 120. Transistor 116b of opto-isolator 116 provides a feedback signal on line 122 to a feedback input (FB) on controller 114. The SMPS operates in a discontinuous conduction mode in which, as explained further later, when the switching device is turned off the output voltage after a steady period begins to decline (at which point the transformer begins to ring, entering a so-called oscillatory phase). In the circuit of figure 1, when the switching device is on capacitor 124 is charged via diode 126, and likewise capacitor 128 is charged via diode 130, In the oscillatory phase diodes 126 and 130 are off and charge is led from capacitor 124 by opto-isolator transistor 116b and pull-down resistor 132. The current through the opto-isolator is a function of whether the output voltage is at or below a target on the secondary side, this controlling the rate of descent of the voltage across capacitor 124. The voltage on feedback line 122 falls at substantially the same rate and thus the signal on line 122 is substantially proportional to the SMPS output voltage and, furthermore, responds on a power cycle-by-cycle basis.
A resistor 134 in DC supply line 106b acts as a current sense resistor (typically less than lohm) to provide a current sense (CS) input into controller 114 on line 136 (inverted because line 136 is connected to the further end of resistor 134 from controller 114. This signal may be employed in a conventional manner to provide current limiting. Line 138 provides a bootstrap (BS) input to controller 114 which can be used to raise controller VDD raϋ 140 to its operating voltage level to achieve a rapid start-up.
Referring now to figure 2, this shows details of the controller 114 of figure 1. Controller 1 14 includes a digital pulse width/frequency control system 300 as described further below, The main feature of the block diagram of figure 2 in relation to control system 300 is the derivation of a digital feedback signal (FBD) 140 by comparing a voltage on feedback line 122 with a reference voltage, in the illustrated embodiment 2 V, from a voltage reference 142, using a comparator 144. Other optional circuit blocks may be provided to implement over current protection (OCP), over voltage on VDD protection (OVD), under voltage on VQD protection (UVD), over voltage (on the high voltage side) protection (OVP), over temperature protection (OTP) a system fault latch (FLI) and a sleep control block to provide an optional stand-by mode of operation in which some circuit blocks (for example, those asterisked maybe powered down). A system clock 146 is preferably also included to provide a digital system clock for determining power cycle timings as described further later. In embodiments a system clock frequency in the range IMHz to 100MHz, for example 16MHz may be employed. Additionally or alternatively provision may be made for an external clock input.
Referring now to figure 3, this shows a detailed block diagram of the digital control system 300 of figure 2. Broadly speaking control system 300 provides a stream of drive pulses from output 302 for controlling the switching device (IGBT 110) to regulate the DC voltage at output 104 of the SMPS power supply of figure 1, using one of a set of fixed pulse width values (the "gear ratios") and an adjustable power cycle switching frequency.
We first describe the overall operation of the system.
Digital controller 300 implements a cycle by cycle power-on-demand scheme. Each power cycle has a minimum duration of?? digital clock cycles, A power cycle has one of m fixed on-times (pulse widths) ranging from/? to q (for example 11Z2) digital clock cycles and an off-time for a minimum of the reminder of the ?? cycles. The values of nι, n, p, and optionally q are determined by the Power Switching Maximum Frequency Select inputs, CLKSEL[1 :0].
Preferably controller 300 always uses an undivided internal digital clock, for example at 16MHz, irrespective of the CLKSEL settings with CLKSEL determining the maximum power switching frequency, as shown in Table 1 below:
CLKSEL CLK Frequency Max Switching (MHz) Frequency
Figure imgf000013_0001
Table 1 : CLKSEL Determines Maximum Switching Frequency Settings
SMPS regulation by Pulse Frequency Modulation (PFM) is achieved by extending the off-time by an appropriate amount, determined by the system feedback. When one power cycle has completed, the off-time is extended until the FBD signal falls to zero indicating that the SMPS output voltage has fallen below its target value and that a new power cycle should commence. Optionally small cycle-to-cycle frequency modulation may be added to help spread RF emissions. A second control loop monitors the actual switching frequency in order to maintain it at a frequency which will avoid the SMPS switching falling into the audio-noise band. If the switching frequency falls to fa MNGE_DOIVN> the Pulse Width Mode (PWM) Control decrements the PWMJMODE value by 1. This selects the next smallest PULSEJVIDTH value from the Pulse Width Look-Up Table (LUT).
The PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency, As the power demand on the SMPS is reduced, this process continues, until the minimum pulse-width, q, is reached. With the minimum pulse width the switching frequency is adjusted as low as necessary to achieve SMPS regulation.
Conversely, if the switching frequency increases to fauNGE_up, the Pulse Width Mode Control increments the PWMJVfODE value by 1. This selects the next biggest PULSEJVJDTH 'value from the Pulse Width Look-Up Table (LUT).
The PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency. As the power demand on the SMPS is increased, this process continues, until the maximum pulse-width, "Z2, is reached. With the maximum pulse width the switching frequency is adjusted up to its maximum permitted value in order to achieve output regulation. The value of '/CHANGE UP is chosen as follows: It should be high enough to ensure there is overlap between the power ranges that adjacent PULSE JVIDTH values can deliver, so that regulation does not require hunting between two different pulse widths; and it should be as low as practicable to aim to minimise switching losses and maximise efficiency.
The amount of power delivered in each power switching cycle is determined by a combination of the power device on-tirne (pulse width) and the switching frequency, which is determined by the spacing between power cycles. For any set of input voltage and load conditions, the controller determines an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage. In practice, there will be a small measure of cycle to cycle frequency variation as the switching period must always be an integral multiple of the digital clock period.
There is preferably deliberate overlap between the range of power levels which the various pulse width values can deliver. This gives hysteresis, which prevents continual jumping between one pulse width value and the next.
An example PWM pulse width lookup table is given in Table 2 below:
PUBSE WIDTH
MM iMODE
Figure imgf000015_0001
Table 2: Pulse Width Look-Up Table
An example set of pulse width adjustment frequency thresholds is given in Table 3 below: CLKSEL[1 :0] 11 10 01 00 ■ ■ ■ : , fciUNGEJJP 50KHz 50KHz 50KHz 50KHz f CHANGE J)OWN 20.82KHz 20.82KHz 20.82ICHz 20.82KHz
Table 3: Pulse Width Adjustment Frequency Thresholds
Referring again to Figure 3, the functional inputs and outputs are as follows:
Inputs:
Figure imgf000016_0001
Outputs:
DRIVE To IGBT gate driver circuit
The FBD signal has already been described; the DRIVE signal provides a switching control signal to an IGBT gate driver circuit to switch the IGBT on and off (in other systems other power devices may be employed). The other signals are outlined below:
If SLEEP '_N, the chip reset signal is active, the DRIVE signal is forced off asynchronously. DRIVE is driven high when the Main Counter starts incrementing. The DRIVE signal stays high until the counter reaches the on-time (pulse_width) specified by the Pulse Width Look-Up Table value. The counter continues until it reaches the minimum cycle time. It then continues incrementing until a new power switching cycle commences at the request of the DEMAND _int signal or its maximum value is reached. OCP going to its active high state indicates that the integrated power device's (IGBT) current has exceeded the current limit. The DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is re-asserted as normal at the start of the next cycle. In order to ensure the fastest possible response this input is asynchronous.
OVP going to its active high state indicates that the reflected voltage has exceeded the voltage limit. The DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is re-asserted as normal at the start of the next cycle. In order to ensure the fastest possible response, this input is asynchronous.
Over temperature protection is controlled by the OTP signal, which gets set when an over-temperature condition is detected. At the end of the present power switching cycle, DEMAND <_int is held at zero, thus preventing a new power switching cycle from commencing.
Preferably provision is made for the system designer to add additional fault detection circuits, such as one to monitor the PCB temperature. On detection of such an external fault, the system pulls the CS pin to >= 3.0V, which will cause the fault latch to be set (CS normally operates in the region of OV down to approx -50OmV). This activates the FLI_N signal, which prevents the digital controller from commencing a new power switching cycle. The fault latch can be reset by power cycling the chip.
We next describe each of the functional blocks in Figure 3 in turn:
System Counter 304:
This comprises a simple binary up counter which increments on positive edges of system clock, zeroed at start of each switching cycle.
In preferred embodiments it comprises a 10-bit counter, whose output, X_COUNT, is used by other blocks to determine the correct timing of their operations. The counter is used in two ways: It is used to time the operation of the power switching cycle, which has a pre-deteπnined on-time (pulse width) and an off-time completing a total of n digital clock cycles. It then continues counting until the start of the next power switching cycle. PFM control is provided by permitting the counter to be reset to zero when the DEMAND _int signal indicates that a new power switching cycle should commence. The START signal indicates the start of a new power switching cycle. In preferred embodiments the counter is not allowed to roll-over.
Just prior to the start of a new power switching cycle, X_C0UNT indicates the value of the period between adjacent switching cycles. From this information, Pulse Width Mode Control block 310 is able to determine the actual switching frequency and determine whether an adjustment should be made to the pulse width.
Demand OR gate 305:
This comprises a simple OR gate which generates an output DEMAND = OTP | OVP | FLI I FBD.
DEMAKD SYNCTl :01 block 306:
This generates a re-clocked output, DEMAND_INT = DEMAND. Hence in preferred embodiments this block takes the inverted logical OR of the asynchronous OVP, OTP, FLI and FBD inputs and synchronises it to the controller's internal (system) clock domain through two flip-flops. Its output, DEMANDjnt, is used by the main counter to instigate the start of a new power switching cycle.
Drive Pulse Generator 308:
This generates and outputs DRIVE and DRIVE_0P5 signals, which are pulses with length defined by inputs PULSE_WIDTH and X^COUNT. DRIVE is clocked on positive edges of the system clock, DPJVE_OP5 is clocked on negative edges.
In preferred embodiments this comprises a latch based block, which provides a 'raw' gate drive pulse of the required width. Its output, DRIVE_raw, is set active as XjCOUNT i's cleared to '0'. It then remains high for the pulse-width duration specified by the appropriate value in Pulse Width Look-Up Table 312. In order to provide very fine control of the pulse width, a version of DRIVE_raw delayed by '/_ a clock cycle is preferably generated when a non-integer PULSE_WIDTH value is required. This is logically ORd with the regular DRlVE_raw to give a pulse width accurate to the nearest 1A digital clock cycle.
Pulse Width Mode Control 310;
This generates an output value PWM_M0DE (equivalent to the gear selector) from X_COUNT< CHANGEJLJP (change up to a larger pulse width) and X_C0UNT> CHANGEJDOWN (change down to a smaller pulse width).
In preferred embodiments this comprises a 4-bit up/down counter with over/underflow protection. The value of the counter, PWM_WIDTH_MJ , is sent to the Pulse Width Look-Up Table 312, where it is used to select the appropriate pulse width. Unless it is at its maximum permitted value, PWM_M0DE is incremented when the value of XJZOUNT indicates that the switching frequency has exceeded the Mvaii faiANCEjjp. Conversely, unless it is at its minimum value, PWMJMiODE is decremented when the value of X JCOUNT indicates that the switching frequency has fallen below the limit f CHANGEJDOWN. PWM 'JAODE is adjusted only when the START signal indicates the start of a new switching cycle, hi embodiments the maximum permitted value is determined by the CLKSEL value.
Pulse Width Look-Up Table (LUT) 312:
This generates an output value PULSE_WIDTH (akin to a "gearbox ratio") from PWM_M0DE and CLKSEL.
In preferred embodiments this block translates the 4-bit PWMJiODE value, in conjunction with the clock divide selector, CLKSEL, into a pulse width (or on-time) value, for example as indicated in Table 2 above. Providing table entries selectable according to maximum switching speed facilitates good output regulation and helps reduce audio noise. The 7-bit output, PULSE_WIDTH, is supplied to the Drive Pulse Generator 308.
Maximum Switching Frequency Look-Up Table 314:
This provides a (10-bit) minimum switching period value output, MIN JPERIOD, which may be determined (referenced in the lookup table) by the CLKSEL value. In other embodiments different architectures may be employed to provide MIN_PERIOD,.
Pulse Width Change Frequency Look-Up Table 316:
This provides (10-bit) switching cycle period values CHANGE_UP and CHANGE _DO IVN, which correspond to the above mentioned/c//J.j//c£i_£/p. and /CHANGE DOWN frequencies respectively. The architecture described here (a look-up table referenced by CLKSEL) permits these values to be determined by the CLKSEL value, although in the example of Table 3 above the same values are used for all four CLKSEL values. In other embodiments different architectures may be employed.
QCP/OVP Drive Kill block 318:
This generates an output DRIVE = !OP_x & (DRIVE_RAW & DRIVE_OP5). hi preferred embodiments this comprises asynchronous boolean logic which takes in the raw gate drive signal, DRIVE j-aw, and modulates it with the latched OP_x error signal. Thus in embodiments its output, DRIVE, is substantially identical to DRIVE _raw unless there is an error condition, in which case it may be forced to zero for the remainder of the (present) switching cycle.
QverCurrent/Vollage Protection block 320:
This generates an output OP_x = OVP | OCP. hi preferred embodiments this comprises an asynchronous latch-based block producing output 0P_x, which goes active whenever an Over Current or Over Voltage condition occurs. The OP_x signal is preferably cleared at the start of the next power switching cycle.
We now further describe the operation of the digital control system 300 with reference to the timing diagram of Figure 4.
The feedback input, FB, is connected in a configuration, such as that shown in Figure 1 , in which cycle by cycle data on the state of the SMPS output is provided. Figure 4 shows the relationship between the key signals in this control scheme,
As previously described, when the power device 110 is turned off, the fly-back action raises FB line 122 (for example via transformer 108, diode, capacitor and opto-coupler 1 16) up to a constant voltage. This voltage is then held until the fly-back oscillatory phase, when it begins to decline. The rate of discharge is governed by the opto-coupler 1 16, which is itself controlled by an analog integral of the output voltage error. Analog comparator 144 compares the voltage of FB with a voltage from fixed reference 142 to provide output 140, FBD, to the digital control module 300. Shortly after FBD goes to zero, a new power switching cycle will commence.
Figure 4 shows the relationship between the DRIVE, CS, FB, FBD, SYSCLK (the system clock) and X_COUNT signals described above. At edge 400 DRIVE is disabled (switched off) when X_COUNT reaches the PulseWidth value (from LUT 312), and FBD transitions to 1 (becomes active). Some time after FB begins to decline the threshold (voltage reference) level is reached, at which point FBD transitions to 0 (becomes inactive), defining edge 402. Edge 404 corresponds to edge 402 but is delayed by DEMAND_SYNC[1 :0] block 306. At edge 404 X_COUNT is reset to zero (this continues to count after DRIVE goes inactive, i.e. Off, to determine the duration of the present cycle, i.e. the present cycle's switching frequency).
As previously described digital control system 300 implements a cycle by cycle power- on-demand scheme. Each power cycle has a minimum duration of/? digital clock cycles, which determines the maximum possible switching frequency. A power cycle has one of m fixed on-times (pulse widths, DRIVE active) ranging from/? to q digital clock cycles and an off-time for a minimum of the remainder of the n cycles. The values of m, n, p and q may be chosen, for example by routine experiment, to give the best performance for a given application.
Figure 5 illustrates operation of an embodiment of the control system in which m = 4, so that the control algorithm can vary the pulse width across 4 fixed value Pulse Widths. For low load conditions, the shortest pulse width of value/? is selected. The system regulates the SMPS by choosing an appropriate Off-time and hence switching frequency. For medium loads, one of the intermediate Pulse Width values is selected and the Off-Time is adjusted to regulate the SMPS accordingly. If the switching frequency is too high or too low, a different Pulse Width value will be chosen. At maximum load, the maximum pulse width q is chosen (n/2 in this example, which gives a 50% duty-cycle). In this case the extended Off-Time is reduced to zero and the SMPS switches at its maximum frequency, with period n.
In order to address a number of differing target applications, the architecture preferably allows several sets of m, n, p and q parameters to be implemented in a single circuit. The appropriate set of parameters may, for example, be set by input pads, programming of fuses or internal hardwiring. Example sets of these values are given in Table 4 below:
Figure imgf000022_0001
Table 4
As the above example shows, SMPS regulation by Pulse Frequency Modulation (PFM) is achieved by extending the off-time by an amount determined by the system feedback. When one power cycle has completed the off-time is extended until the FBD signal falls to zero indicating that the SMPS output voltage has fallen below its target value and that a new power cycle should commence.
A second control loop monitors the actual switching frequency in order to maintain it at a frequency which aims to avoid the SMPS switching falling into the audio-noise band. Preferably, if the switching frequency falls towards the region where audio noise could be generated, then a shorter on-time is selected.
The PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency. As the power demand on the SMPS is reduced, this process continues until the minimum pulse-width, p, is reached. With the minimum pulse width the switching frequency is preferably adjusted as low as necessary to achieve SMPS regulation. Conversely, if the switching frequency increases to a value, where the SMPS is not working as efficiently as practicable, then a longer on-time may be selected.
The PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency. As the power demand on the SMPS is increased, this process continues until the maximum pulse-width, q, is reached. With the maximum pulse width, the switching frequency is increased as required (up to its maximum permitted limit) to achieve output regulation.
The (average) amount of power delivered in each power switching cycle is determined by a combination of the power device on-time (pulse width) and the switching frequency, which is determined by the spacing between power cycles. For a particular set of input voltage and load conditions, the controller will determine an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage. Short term regulation thus adjusts the switching cycle frequency by adjusting the off-time, and longer term regulation adjusts the pulse width. Figure 6 shows a graph with lines of output power level as a percentage of a maximum against power switching cycle frequency. The graph illustrates the 'power strata' concept, showing the power and switching frequency range for an implementation with nine pulse width values when CLKSEL selects the maximum switching frequency (for this example embodiment) of 500KHz.
In the example of Figure 6 the controller maintains the switching frequency between 2OkHz (the generally accepted human audio threshold) and 40KHz. The latter figure keep the switching speed low whilst still providing a useful level of hysteresis between the Pulse- Width values. This inhibits short term regulation from being achieved by Pulse Width Modulation.
We have described an SMPS control scheme which, in embodiments, achieves stable output voltage control, a timely transient response and excellent audio noise suppression across a wide variety of input conditions, output load conditions and power requirements. In particular the control scheme uses a PWM 'gear box' to enhance the efficiency and suppress audio-noise, extending the off-time as required to achieve regulation. Embodiments of the SMPS feedback system provide a real time cycle by cycle feedback response. Embodiments of the controller can thus operate in a 'power on demand' mode of operation, with substantially evenly spaced pulses.
No doubt many other effective alternatives will occur to the skilled person. It will be understood that the invention is not limited to the described embodiments and encompasses modifications apparent to those skilled in the art lying within the spirit and scope of the claims appended hereto.

Claims

CLAIMS:
1. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input Io receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.
2. A switch mode power supply controller as claimed in claim 1 wherein said controller is configured to select one of a plurality of stored pulse widths for said ON portion of said switching cycle.
3. A switch mode power supply controller as claimed in claim 1 wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said controller is configured to select a said discrete pulse width between said stored maximum and minimum pulse widths.
4. A switch mode power supply controller as claimed in claim 1 , 2 or 3 wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, and wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal.
5. A switch mode power supply controller as claimed in claim 4 wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
6. A switch mode power supply controller as claimed in any preceding claim wherein said controller is configured to determine said switching cycle duration and to select a said stored pulse width responsive to said determined duration.
7. A switch mode power supply controller as claimed in claim 6 wherein said controller has a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of a said stored pulse width and a range of said cycle durations.
8. A switch mode power supply controller as claimed in claim 7 wherein said operating power ranges overlap.
9. A switch mode power supply controller as claimed in claim 6, 7 or 8 wherein said controller is configured to select an increased said pulse width responsive to said determined duration being less than a lower threshold and a decreased pulse width responsive to said determined duration being greater than an upper threshold.
10. A switch mode power supply controller as claimed in claim 9 wherein said upper threshold duration defines a switching cycle frequency of greater than 20KHz.
11. A switch mode power supply controller as claimed in any preceding claim further comprising a data store to store values of one or more of/?, m, p and q where n defines a minimum duration of a said switching cycle, m defines a number of said stored pulse widths for selection, p defines a minimum duration of a said pulse width, and q defines a minimum duration of a said pulse width,
12. A switch mode power supply controller as claimed in any one of claims 1 to 11 further comprising a look-up table storing said one or more pulse widths.
13. A switch mode power supply controller as claimed in any one of claims 1 to 11 wherein said pulse widths are stored embodied as hardware for a set of pulse generators to generate pulses having said pulse widths.
14. A method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.
15. A method as claimed in claim 14 wherein said selecting comprises selecting one of a plurality of stored pulse widths for said ON portion of said switching cycle.
16. A method as claimed in claim 14 wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said selecting comprises selecting a said discrete pulse width between said stored maximum and minimum pulse widths.
17. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of: one of a plurality of pre-determined pulse widths, and a range of durations of said switching cycle.
18. A switch mode power supply controller as claimed in claim 17 wherein said operating power ranges overlap to provide hysteresis.
19. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal; and wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
20. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller is configured to vary said pulse frequency and pulse width in combination to maintain said pulse frequency at greater than an audio frequency when said pulse width is greater than a minimum pulse width.
21. A switch mode power supply controller as claimed in claim 20 wherein said audio frequency is greater than 10KHz.
22. A switch mode power supply controller as claimed in claim 20 wherein said audio frequency is greater than 20KHz.
23. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator coupled to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-up table.
24. A switch mode power supply controller as claimed in claim 23 further comprising a pulse width change frequency store having at least one output coupled to said pulse width controller to define at least one pulse width change frequency for said pulse width controller to change between pulse widths stored in said look-up table.
25. A carrier medium carrying processor control code to implement the method of claim 14, 15 or 16.
26. A pulse width and frequency modulation (PWFM) SMPS (switch mode power supply) controller configured to control a drive signal to a power switching device of said SMPS by PWFM in response to a feedback signal responsive to an output condition of said SMPS, wherein said controller has a variable gearing ratio, said gearing ratio determining a range of available pulse widths for said PWFM, associated with a frequency of said PWFM, determining an operating power range for said SMPS.
27. A PWFM SMPS controller as claimed in claim 26 configured to control said gearing ratio such that as said frequency is reduced said gearing ratio adjusts to select a said range of available pulse widths determining a reduced operating power range for said SMPS and vice-versa.
28. A PWFM SMPS controller as claimed in claim 26 or 27 configured to control said frequency responsive to said feedback signal using a pulse width selected from said range of available pulse widths.
29. A PWFM SMPS as claimed in claim 26, 27 or 28 wherein said output condition comprises a condition selected from the group comprising an output current of said SMPS, an output voltage of said SMPS and an output load of said SMPS.
30. A PWFM SMPS controller as claimed in any one of claims 26 to 29 wherein said variable gearing ratio comprises a plurality of substantially fixed said gearing ratios.
31. A PWFM SMPS controller as claimed in any one of claims 26 to 29 wherein said variable gearing ratio comprises a substantially continuously variable said gearing ratio.
32. A PWFM SMPS controller as claimed in any one of claims 26 to 31 wherein a said range of available pulse widths is determined by at least one stored pulse width.
33. A PWFM SMPS controller as claimed in any one of claims 26 to 32 wherein operating power ranges determined by said variable gearing ratio comprise overlapping power ranges.
34. A switch mode power supply including the switch mode power supply controller of any one of claims 1 to 13 and 17 to 33.
PCT/GB2006/050190 2005-07-06 2006-07-05 Switch mode power supply control systems WO2007003967A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP06744370A EP1900087A2 (en) 2005-07-06 2006-07-05 Switch mode power supply control systems
CN2006800248231A CN101411048B (en) 2005-07-06 2006-07-05 Switch mode power supply control systems

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
GB0513772A GB2426836B (en) 2005-07-06 2005-07-06 Switch mode power supply control systems
GB0513772.4 2005-07-06
US69880805P 2005-07-12 2005-07-12
US60/698,808 2005-07-12

Publications (2)

Publication Number Publication Date
WO2007003967A2 true WO2007003967A2 (en) 2007-01-11
WO2007003967A3 WO2007003967A3 (en) 2007-11-15

Family

ID=37604833

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB2006/050190 WO2007003967A2 (en) 2005-07-06 2006-07-05 Switch mode power supply control systems

Country Status (3)

Country Link
US (1) US7504815B2 (en)
EP (1) EP1900087A2 (en)
WO (1) WO2007003967A2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7248487B1 (en) 2006-06-01 2007-07-24 Cambridge Semiconductor Limited Switch mode power supply controllers
US7342812B2 (en) 2006-07-07 2008-03-11 Cambridge Semiconductor Limited Switch mode power supply systems
US7499295B2 (en) 2006-05-23 2009-03-03 Cambridge Semiconductor Limited Switch mode power supply controllers
US7525823B2 (en) 2006-07-07 2009-04-28 Cambridge Semiconductor Limited Switch mode power supply systems
CN101797906B (en) * 2009-12-30 2012-01-11 力帆实业(集团)股份有限公司 DC voltage reducing device
WO2013017050A1 (en) * 2011-07-29 2013-02-07 Shenzhen Byd Auto R&D Company Limited A control ic of a switch power supply and a switch power supply using the same
US20150333676A1 (en) * 2012-11-30 2015-11-19 Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. Electronic switch controller, electronic switch control method, electronic switch and electronic device
US10158310B2 (en) 2014-06-23 2018-12-18 Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. Electronic switch and electronic device
US10508107B2 (en) 2016-03-17 2019-12-17 Hoffmann-La Roche Inc. Morpholine derivative

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20070056068A (en) * 2004-08-13 2007-05-31 코닌클리즈케 필립스 일렉트로닉스 엔.브이. Dc-dc converter with adaptive switching parameter adjustment
GB2438465B (en) * 2006-05-23 2008-05-21 Cambridge Semiconductor Ltd Switch mode power supply controllers
US8446746B2 (en) * 2006-05-23 2013-05-21 Cambridge Semiconductor Limited Switch mode power supply controller with feedback signal decay sensing
US8240162B2 (en) * 2006-10-18 2012-08-14 Carrier Corporation Engine driven refrigerant compressor with pulse width modulation control
GB0625942D0 (en) * 2006-12-27 2007-02-07 Nokia Corp Switched mode power supply for a transmitter
GB2449063A (en) * 2007-04-27 2008-11-12 Cambridge Semiconductor Ltd A saturation control loop for a BJT or IGBT in a switching power supply
US20080273355A1 (en) * 2007-05-01 2008-11-06 Viventure Corp. Dual output programmable power supply
US8289731B2 (en) * 2007-06-05 2012-10-16 O2Micro Inc. Converter controller
US8742740B2 (en) * 2008-09-19 2014-06-03 Power Integrations, Inc. Digital peak input voltage detector for a power converter controller
CN102342008B (en) 2009-01-19 2016-08-03 伟创力国际美国公司 Controller for power converter
US9077248B2 (en) 2009-06-17 2015-07-07 Power Systems Technologies Ltd Start-up circuit for a power adapter
US8643222B2 (en) 2009-06-17 2014-02-04 Power Systems Technologies Ltd Power adapter employing a power reducer
US8638578B2 (en) 2009-08-14 2014-01-28 Power System Technologies, Ltd. Power converter including a charge pump employable in a power adapter
EP2309628A1 (en) * 2009-10-09 2011-04-13 Nxp B.V. Controller for a power conversion circuit
US20110122656A1 (en) * 2009-11-25 2011-05-26 Chang-Hsing Chen Power device with isolated varying-frequency pwm control
US8976549B2 (en) 2009-12-03 2015-03-10 Power Systems Technologies, Ltd. Startup circuit including first and second Schmitt triggers and power converter employing the same
US9452980B2 (en) 2009-12-22 2016-09-27 Hoffmann-La Roche Inc. Substituted benzamides
US8059429B2 (en) * 2009-12-31 2011-11-15 Active-Semi, Inc. Using output drop detection pulses to achieve fast transient response from a low-power mode
US8787043B2 (en) 2010-01-22 2014-07-22 Power Systems Technologies, Ltd. Controller for a power converter and method of operating the same
US9246391B2 (en) * 2010-01-22 2016-01-26 Power Systems Technologies Ltd. Controller for providing a corrected signal to a sensed peak current through a circuit element of a power converter
WO2011116225A1 (en) 2010-03-17 2011-09-22 Power Systems Technologies, Ltd. Control system for a power converter and method of operating the same
CN102315787B (en) * 2010-06-29 2014-03-12 比亚迪股份有限公司 Switch power supply control circuit and switch power supply
JP5316902B2 (en) * 2010-11-05 2013-10-16 ブラザー工業株式会社 Power supply system and image forming apparatus
EP2649716A4 (en) * 2010-12-09 2017-11-22 Indice Semiconductor Inc. Power supply control system and device
US8525502B2 (en) * 2011-03-02 2013-09-03 Exar Corporation Digital pulse-frequency modulation controller for switch-mode power supplies with frequency targeting and ultrasonic modes
US8792257B2 (en) 2011-03-25 2014-07-29 Power Systems Technologies, Ltd. Power converter with reduced power dissipation
US8797766B2 (en) * 2011-04-06 2014-08-05 Bose Corporation Power supply with tickle pulse injection
TWI451652B (en) * 2011-10-05 2014-09-01 Leadtrend Tech Corp Power controllers and power management control methods
US8792256B2 (en) 2012-01-27 2014-07-29 Power Systems Technologies Ltd. Controller for a switch and method of operating the same
US8937475B2 (en) * 2012-05-14 2015-01-20 General Electric Company Systems and methods for noise control in a medical imaging system
US9190898B2 (en) 2012-07-06 2015-11-17 Power Systems Technologies, Ltd Controller for a power converter and method of operating the same
TWI487255B (en) 2012-07-13 2015-06-01 Power Forest Technology Corp Flyback-based power conversion apparatus and power conversion method thereof
US9240712B2 (en) 2012-12-13 2016-01-19 Power Systems Technologies Ltd. Controller including a common current-sense device for power switches of a power converter
US9231476B2 (en) * 2013-05-01 2016-01-05 Texas Instruments Incorporated Tracking energy consumption using a boost-buck technique
JP6372981B2 (en) * 2013-08-23 2018-08-15 日本電産サーボ株式会社 Motor drive device
CN103532102B (en) * 2013-09-26 2017-10-17 昂宝电子(上海)有限公司 System and method for the overheat protector and overvoltage protection of power converting system
US9300206B2 (en) 2013-11-15 2016-03-29 Power Systems Technologies Ltd. Method for estimating power of a power converter
US9490701B2 (en) * 2014-07-07 2016-11-08 Intel Corporation Techniques for reducing switching noise and improving transient response in voltage regulators
TWI542102B (en) 2014-10-06 2016-07-11 力林科技股份有限公司 Power conversion apparatus and over power protection method thereof
JP6350305B2 (en) * 2015-01-27 2018-07-04 株式会社オートネットワーク技術研究所 Voltage conversion apparatus and voltage conversion method
JP6575391B2 (en) * 2016-02-19 2019-09-18 株式会社デンソー Power converter
CN108539973B (en) * 2018-05-18 2019-12-31 深圳市华星光电技术有限公司 TFT-LCD display, driving circuit thereof and switching power supply
US11205950B2 (en) * 2020-02-19 2021-12-21 Infineon Technologies Austria Ag Over voltage protection in a voltage converter

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0093902A1 (en) * 1982-05-12 1983-11-16 International Business Machines Corporation Power supply with load-transient anticipation
US20040037094A1 (en) * 2001-11-29 2004-02-26 Iwatt, Inc Digital regulation of power converters using primary-only feedback
US20050151571A1 (en) * 2004-01-09 2005-07-14 Brown David A. Digital controllers for DC converters
WO2006067523A2 (en) * 2004-12-21 2006-06-29 Cambridge Semiconductor Limited Power supply control system

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4109194A (en) 1977-06-09 1978-08-22 Bell Telephone Laboratories, Incorporated Digital feedback control utilizing accumulated reference count to regulate voltage output of switching regulator
US4356542A (en) 1981-03-11 1982-10-26 Ncr Corporation Digital controller
JPH0626480B2 (en) 1987-04-15 1994-04-06 沖電気工業株式会社 Switching Regulator
GB2234642A (en) 1989-07-19 1991-02-06 Philips Nv Protection for a switched bridge circuit
US4994955A (en) 1989-12-29 1991-02-19 North American Philips Corporation Half-bridge driver which is insensitive to common mode currents
JP2612950B2 (en) 1990-02-21 1997-05-21 株式会社三協精機製作所 Transistor saturation prevention circuit
US5274274A (en) 1992-03-23 1993-12-28 Power Integrations, Inc. Dual threshold differential discriminator
JP3243902B2 (en) 1993-09-17 2002-01-07 株式会社日立製作所 Semiconductor device
US5479090A (en) 1993-11-24 1995-12-26 Raytheon Company Power converter having optimal dynamic operation
US5568044A (en) 1994-09-27 1996-10-22 Micrel, Inc. Voltage regulator that operates in either PWM or PFM mode
DE4444623A1 (en) 1994-12-14 1996-06-27 Siemens Ag Power MOSFET load current control circuit
DE19515210C2 (en) 1995-04-28 2001-03-01 Reinhard Kalfhaus Switched-mode power supply, in particular a power regenerator
DE19524408C2 (en) 1995-07-04 1997-09-04 Siemens Ag Voltage converter for generating a regulated output voltage from an input voltage
KR100405118B1 (en) 1995-10-02 2004-02-19 코닌클리케 필립스 일렉트로닉스 엔.브이. Switch mode power supply
US5737169A (en) 1996-02-28 1998-04-07 Eni, A Division Of Astec America, Inc. Intrinsic element sensing integrated SOA protection for power MOSFET switches
US5631550A (en) 1996-04-25 1997-05-20 Lockheed Martin Tactical Defense Systems Digital control for active power factor correction
US5936852A (en) 1996-07-15 1999-08-10 Siemens Aktiengesellschaft Osterreich Switched mode power supply with both main output voltage and auxiliary output voltage feedback
EP0874446A1 (en) 1997-04-23 1998-10-28 Motorola, Inc. A switched mode power supply controller and method
US6005377A (en) 1997-09-17 1999-12-21 Lucent Technologies Inc. Programmable digital controller for switch mode power conversion and power supply employing the same
EP0993105B1 (en) 1998-10-07 2003-01-08 STMicroelectronics S.r.l. Control of power transfer in a flyback converter by modulating the off-phase in function of the load
US6137696A (en) 1999-04-12 2000-10-24 Semicondutor Components Industries, Llc Switching regulator for power converter with dual mode feedback input and method thereof
EP1087508A1 (en) 1999-09-21 2001-03-28 STMicroelectronics S.r.l. Method of controlling a DC-DC converter
US6304473B1 (en) 2000-06-02 2001-10-16 Iwatt Operating a power converter at optimal efficiency
US6275018B1 (en) 2000-06-02 2001-08-14 Iwatt Switching power converter with gated oscillator controller
US20020057080A1 (en) 2000-06-02 2002-05-16 Iwatt Optimized digital regulation of switching power supply
CA2423028A1 (en) 2000-09-21 2002-03-28 Cambridge Semiconductor Limited Semiconductor device and method of forming a semiconductor device
EP1213822B1 (en) 2000-12-05 2006-08-02 Infineon Technologies AG Frequency limitation and overload detection in a voltage regulator
US6396718B1 (en) 2000-12-19 2002-05-28 Semiconductor Components Industries Llc Switch mode power supply using transformer flux sensing for duty cycle control
DE10102940A1 (en) 2001-01-23 2002-08-08 Patent Treuhand Ges Fuer Elektrische Gluehlampen Mbh Microcontroller, switching power supply, ballast for operating at least one electric lamp and method for operating at least one electric lamp
AU2002364535A1 (en) 2001-12-07 2003-06-23 The Regents Of The University Of Colorado, A Body Corporate Voltage controller for switching power supplies
SE0104400D0 (en) 2001-12-21 2001-12-21 Bang & Olufsen Powerhouse As Half-bridge driver and power conversion system with such driver
US6897492B2 (en) 2002-02-04 2005-05-24 Ixys Corporation Power device with bi-directional level shift circuit
JP4110926B2 (en) * 2002-07-11 2008-07-02 富士電機デバイステクノロジー株式会社 DC-DC converter
JP2004140952A (en) 2002-10-18 2004-05-13 Murata Mfg Co Ltd Dc-dc converter
JP3767560B2 (en) 2003-01-31 2006-04-19 オンキヨー株式会社 Switching control device and switching power supply provided with the switching control device
US7005881B2 (en) 2003-05-14 2006-02-28 International Rectifier Corporation Current sensing for power MOSFET operable in linear and saturated regions
DE60335180D1 (en) 2003-07-04 2011-01-13 Dialog Semiconductor Gmbh High voltage interface and control circuit for it
US7106130B2 (en) 2003-09-05 2006-09-12 Delta Electronics, Inc. Variable frequency PWM controller circuit
US6781422B1 (en) 2003-09-17 2004-08-24 System General Corp. Capacitive high-side switch driver for a power converter
TWI279987B (en) 2004-06-04 2007-04-21 Leadtrend Tech Corp Dual-slope adaptive frequency controller with power conversion adjustment
GB2421595A (en) 2004-12-21 2006-06-28 Cambridge Semiconductor Ltd Switched mode power supply control system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0093902A1 (en) * 1982-05-12 1983-11-16 International Business Machines Corporation Power supply with load-transient anticipation
US20040037094A1 (en) * 2001-11-29 2004-02-26 Iwatt, Inc Digital regulation of power converters using primary-only feedback
US20050151571A1 (en) * 2004-01-09 2005-07-14 Brown David A. Digital controllers for DC converters
WO2006067523A2 (en) * 2004-12-21 2006-06-29 Cambridge Semiconductor Limited Power supply control system

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7499295B2 (en) 2006-05-23 2009-03-03 Cambridge Semiconductor Limited Switch mode power supply controllers
US7248487B1 (en) 2006-06-01 2007-07-24 Cambridge Semiconductor Limited Switch mode power supply controllers
US7342812B2 (en) 2006-07-07 2008-03-11 Cambridge Semiconductor Limited Switch mode power supply systems
US7525823B2 (en) 2006-07-07 2009-04-28 Cambridge Semiconductor Limited Switch mode power supply systems
US7583519B2 (en) 2006-07-07 2009-09-01 Cambridge Semiconductor Limited Switch mode power supply systems
CN101797906B (en) * 2009-12-30 2012-01-11 力帆实业(集团)股份有限公司 DC voltage reducing device
WO2013017050A1 (en) * 2011-07-29 2013-02-07 Shenzhen Byd Auto R&D Company Limited A control ic of a switch power supply and a switch power supply using the same
US8976546B2 (en) 2011-07-29 2015-03-10 Shenzhen Byd Auto R&D Company Limited Control integrated circuit of a switch power supply and a switch power supply using the same
US20150333676A1 (en) * 2012-11-30 2015-11-19 Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. Electronic switch controller, electronic switch control method, electronic switch and electronic device
US9762157B2 (en) * 2012-11-30 2017-09-12 Kangxin Partners, P.C. Electronic switch controller, electronic switch control method, electronic switch and electronic device
US10158310B2 (en) 2014-06-23 2018-12-18 Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. Electronic switch and electronic device
US10158311B2 (en) 2014-06-23 2018-12-18 Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. Electronic switch control method
US10508107B2 (en) 2016-03-17 2019-12-17 Hoffmann-La Roche Inc. Morpholine derivative
US11312711B2 (en) 2016-03-17 2022-04-26 Hoffmann-La Roche Inc. Morpholine derivative

Also Published As

Publication number Publication date
EP1900087A2 (en) 2008-03-19
US20070041224A1 (en) 2007-02-22
US7504815B2 (en) 2009-03-17
WO2007003967A3 (en) 2007-11-15

Similar Documents

Publication Publication Date Title
US7504815B2 (en) Switch mode power supply control systems
GB2426836A (en) Switch mode power supply control system
US9705413B2 (en) Multi-mode operation and control of a resonant converter
US8339814B2 (en) Method and system for efficient power control with multiple modes
US6903536B2 (en) PFC-PWM controller having interleaved switching
US20080106917A1 (en) Variable edge modulation in a switching regulator
US8625308B2 (en) Soft-burst circuit for switched-mode power supplies
JP5221268B2 (en) Power switching element driving circuit, driving method thereof, and switching power supply device
JP2000050623A (en) Transient response network, method for inactivating synchronous commutator device, and power converter
WO2005079486A2 (en) Dc-dc regulator with switching frequency responsive to load
WO2010077453A1 (en) Adaptive multi-mode digital control improving light-load efficiency in switching power converters
JP2009189170A (en) Energy converter and semiconductor device and switch control method for the energy converter
JP2004208382A (en) Switching power supply device
EP1254590B1 (en) Magnetron drive power supply
US20060139074A1 (en) Charge pump DC / DC converter
US7212418B1 (en) Synchronous rectifier control circuit
US8503195B1 (en) System and method for zero volt switching of half bridge converters during startup and short circuit conditions
JP2011142810A (en) Variable current limiter, power supply and point of load converter employing the limiter and method of operating non-isolated voltage converter
JP4753729B2 (en) Switching control circuit
JP4255487B2 (en) Switching power supply device and switching frequency setting method
WO2006016322A1 (en) Converter circuit with forward and backward control
JP5660133B2 (en) Switching control circuit and switching power supply device
JP2001161066A (en) Power converting apparatus
JP2004147418A (en) Switching power supply and power supply system
US20080258699A1 (en) Converter Circuit with Improved Efficiency

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680024823.1

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 2006744370

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 9924/DELNP/2007

Country of ref document: IN

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Ref document number: DE

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 06744370

Country of ref document: EP

Kind code of ref document: A2

WWP Wipo information: published in national office

Ref document number: 2006744370

Country of ref document: EP