WO2004095720A2 - Timing synchronization for m-dpsk channels - Google Patents
Timing synchronization for m-dpsk channels Download PDFInfo
- Publication number
- WO2004095720A2 WO2004095720A2 PCT/US2004/003095 US2004003095W WO2004095720A2 WO 2004095720 A2 WO2004095720 A2 WO 2004095720A2 US 2004003095 W US2004003095 W US 2004003095W WO 2004095720 A2 WO2004095720 A2 WO 2004095720A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- module
- correlation
- signal
- bit
- sample
- Prior art date
Links
- 230000010363 phase shift Effects 0.000 claims abstract description 18
- 238000000034 method Methods 0.000 claims abstract description 14
- 238000001514 detection method Methods 0.000 claims description 28
- 238000000926 separation method Methods 0.000 claims description 6
- 238000005070 sampling Methods 0.000 claims description 5
- 238000011084 recovery Methods 0.000 claims description 4
- 238000004891 communication Methods 0.000 abstract description 9
- 238000012545 processing Methods 0.000 abstract description 2
- 238000010586 diagram Methods 0.000 description 6
- 238000007792 addition Methods 0.000 description 5
- 238000004364 calculation method Methods 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 230000002596 correlated effect Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000000875 corresponding effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000010606 normalization Methods 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/04—Speed or phase control by synchronisation signals
- H04L7/041—Speed or phase control by synchronisation signals using special codes as synchronising signal
- H04L7/042—Detectors therefor, e.g. correlators, state machines
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/18—Phase-modulated carrier systems, i.e. using phase-shift keying
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/18—Phase-modulated carrier systems, i.e. using phase-shift keying
- H04L27/22—Demodulator circuits; Receiver circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/32—Carrier systems characterised by combinations of two or more of the types covered by groups H04L27/02, H04L27/10, H04L27/18 or H04L27/26
Definitions
- This disclosure relates to wireless digital communication systems and more particularly to digital synchronization using differential phase shift signals.
- binary information is communicated from a transmitter to a receiver via a sequence of symbols, and each symbol has a set of states. Different states of these symbols are used to represent the information bits to be transmitted. Each symbol may represent one or more bits.
- the signal to be transmitted is modulated by shifting its frequency center to a particular frequency, called the carrier frequency.
- One particular method of modulation is to alter the phase of the carrier frequency for a duration of a certain period, called a symbol period, where the phase of the symbol represents the digital information. This method of modulation is called phase shift keying (PSK).
- PSK phase shift keying
- the detection of PSK modulated symbols at a receiver requires an accurate match between the transmitter local oscillator frequency and the receiver local oscillator frequency. Any mismatch of the two frequencies will degrade the ability to recover the information bit stream at the receiver.
- the frequency difference between the two oscillators is called carrier frequency error as seen at the receiver.
- the impact of the frequency error to the receiver reliability can be minimized by using a Differential Phase Shift Keying (DPSK) modulation, where the information bits are encoded into the phase difference between the current symbol and the prior symbol. If the phase difference has M states, the DPSK modulation is called M-DPSK modulation. symbol and the prior symbol. If the phase difference has M states, the DPSK modulation is called M-DPSK modulation.
- each symbol represents one bit.
- 4-DPSK represents two bits requiring 4 possible phase differences per symbol.
- modulation methods of this kind are designated M- DPSK, where M is the integral number of possible phase changes, is typically a power of 2, and each symbol represents log 2 (M) bits.
- a packet typically contains different fields, such as a preamble field for AGC (automatic gain control), a synchronization field for the receiver to synchronize the transmitter in timing and carrier frequency, a message ID field, an error correction field, as well as data payload.
- AGC automatic gain control
- a synchronization field for the receiver to synchronize the transmitter in timing and carrier frequency
- a message ID field for the receiver to synchronize the transmitter in timing and carrier frequency
- message ID field a message ID field
- error correction field as well as data payload.
- Bluetooth High Rate One example of such a specific digital communications implementation standard is known generally referred to as Bluetooth High Rate.
- a widely-used approach to performing the timing synchronization between the receiver and the transmitter is to calculate the correlation of the incoming received signal with a predetermined synchronization pattern signal.
- a receiver multiplies a sequence of values representing the predetermined synch pattern signal with a sequence of the received signal values and sums the results of these multiplications to give the correlation.
- the receiver determines that a packet arrival is detected, and the time of the arrival is used to mark the location of each field mentioned above. This process is called timing synchronization.
- a sequence of multiplications and additions is required to be calculated, and each multiplication is a multiplication of two multi-bit values.
- the correlation needs to be calculated as each sample is received.
- To normalize the correlation to compensate for unknown power levels of the incoming received signal additional circuitry is required. This normalization operation requires a calculation of the same order as that for the correlation, resulting in a conventional synchronization approach that is power and cost inefficient.
- FIG. 1 is a block diagram of a portion of a wireless DPSK receiver that is relevant to symbol and packet synchronization using the present disclosure.
- FIG. 2 is a block diagram of a sync detection module in accordance with the present disclosure.
- FIG. 3 is a detailed block diagram of the phase differential detection module and the bit correlation module contained in a synch detection module of the present disclosure.
- FIG.4 is a detailed block diagram of the signal correlation module contained in a synch detection module of the present disclosure.
- FIG.5 is a detailed block diagram of the timing detection logic module that is contained in a synch detection module of the present disclosure. DETAILED DESCRIPTION OF THE FIGURES
- a demodulator 10 receives a transmitted signal 5 in which the carrier frequency has been modulated using 2-DPSK.
- the transmitted signal will be a wireless signal, such as a Bluetooth High Rate or Medium Rate, compliant standard signal, or an 802.11 (b) compliant standard.
- the demodulator 10 removes the carrier frequency to produce a 2- DPSK baseband signal 15.
- the signal 15 is a complex-valued signal, the real part of the signal 15 is in-phase signal (I) and the imaginary part of the signal is called quadrature signal (Q).
- An Analog-to-Digital (AID) Sampling Module 20 produces two sequences of digital sample values from the complex valued IQ signal 15.
- the view 26 illustrates the sampled signal 25 with a representation of two symbols. The center of each of the two symbols is indicated.
- the illustrated sampling rate at four samples per symbol is a typical sampling rate; however other sampling rates can be used.
- the Sync Detection Module 30 uses the Sampled 2-DPSK Baseband Signal 25 to generate a symbol center sample index and a Sample Interval Fraction 45 value to represent the packet arrival timing or the start of the packet. More specifically, the Symbol Center Sample Index 35 and the Sample Interval Fraction 45 identify a particular symbol center's location in the packet, typically the first symbol of the sync pattern. This detected timing will be used to derive the timing of the rest fields of the packet.
- the Symbol Center Sample Index 35 indicates a sample prior to the symbol center, with reference to view 38 that represents a portion of a synchronization pattern signal; the sample n + 2 is the indexed, or identified, sample.
- the Sample Interval Fraction 45 provides a fine time estimate of the symbol center from the Symbol Center Sample Index 35.
- the value of Sample Interval Fraction 45 represents a portion of a sample period that is used to provide a better timing resolution than that obtained by only an index to a specific sample.
- a Phase Differential Detection Module 110 uses the complex- valued Sampled 2-DPSK Baseband Signal 25 to produce Phase Differential Samples 115, which are complex- alues representing the phase difference between two signal values having a symbol separation.
- a symbol separation is understood to be the number of samples per symbol, not including the overlapping portion. For example, two signed samples having a symbol spacing, as illustrated herein, would be the samples n+1 and n+5 in 26.
- a Bit Recovery Module 122 uses the Phase Differential Samples 115 to generate a Candidate Bit Stream 127, and a Binary Correlation Module 126 correlates the Candidate Bit Stream 127 with a Predetermined Synch Bit Pattern 124 to produce Bit Correlation Values 125.
- the values of Predetermined Synchronization Bit Pattern 124 are a sequence of single bits representing an expected sequence of single bit values that a specific synchronization pattern would produce. Operation of the Bit correlation module is discussed in greater detail with reference to FIG. 3.
- a Sample Correlation Module 132 correlates Phase Differential Samples 115 with a Predetermined Synch Symbol Pattern 134 to produce Signal Correlation Values 135. Since the signal values at symbol centers are equal in magnitude while their polarizations are different, the Predetermined Synchronization Symbol Pattern 134 can be represented with a sequence of bits representing the signal values of the sync patter signal at its symbol centers. By doing that, the multiplication and addition/subtraction in the correlation operation is reduced to addition/subtraction only, thus dramatically reducing the cost and power.
- the Predetermined Synchronization Symbol Pattern 134 is associated with the Predetermined Synchronization Bit Pattern 124 in that they can be the same as Predetermined Synchronization Bit Pattern 124.
- Signal Correlation Values 135 represent a correlation value at the sample rate using every fourth sample. To gain calculation efficiency, the Signal Correlation Value 135 is calculated with only one sample per symbol, assumed to be at the center of the symbol. Refer to FIG. 4. With this efficient approach, the Predetermined Sync Symbol Pattern 134 is reduced to a sequence of symbol values represented by +ls or -Is, thus the multiplications are reduced to additions and subtractions.
- Data Packet Detection Module 142 within Timing Detection Logic Module 140 uses Bit Correlation Values 125 to generate a peak arrival indicator.
- a peak determination module 144 uses the Peak Arrival Indicator and Signal Correlation Values 135 to generate the Symbol Center Sample Index 35 and Sample Interval Fraction 45.
- FIG.3 the computation of complex- valued Phase Differential Samples 115 from complex- valued Sampled 2-DPSK Baseband Signal 25 by the Phase Differential Detection Module 110 is shown.
- Each complex sample x(n) from signal 25 is multiplied with the conjugate of the complex sample that appears one symbol time earlier.
- Using the complex conjugate calculation produces the phase difference x d (n) of the two samples.
- the real parts of the Phase Differential Samples 115 are compared to a zero threshold to generate the Candidate Bit Stream 127 from the Phase Differential Samples 115, in which each bit of the Candidate Bit Stream 127 is taken to have a value of either +1 or -1.
- the imaginary parts of the Phase Differential Samples 115 are ignored in this embodiment because the Predetermined Sync Bit Pattern 124 is encoded with 1 as phase difference zero degree, and 0 as phase difference 180 degree.
- the Predetermined Synch Bit Pattern 124 having .
- FIG. 4 shows a particular implementation of the Signal Correlation Module 130.
- a Predetermined Synch Symbol Pattern 134 having K single-bit values [s * - S ⁇ * ), each with a value of +1 or -1, is correlated by the Sample Correlation Module 132 with phase differential samples 115 at the symbol separation (every 4 th bit).
- the results are stored in a f ⁇ rst- in-first-out register stack, for storing multi-bit values.
- the results of this correlation one multi- bit digital value for each sample time, constitute the Signal Correlation Values 135. Note that because of the samples used in the correlation module 132 are at symbol separation, and because the predetermined sync symbols 134 are a sequence of +ls or -Is, the multiplication in the sample correlation module 132 is simplified to additions or subtractions.
- FIG.5 shows a particular embodiment of Timing detection Logic Module 140.
- the registers R 2 (4) and R 2 (5) in the Data Packet Detection Module 142 continuously store two successive values of the Bit Correlation Values 125.
- a threshold P appropriate to the specific synch pattern used in the packet format
- the value in R 2 (5) is less than the value in R 2 (4)
- the synch pattern or the packet has been detected, and the peak arrival indicator is asserted, which activates the Peak Determination Module 144.
- the Peak Determination Module 144 continuously stores five successive Signal Correlation Values 135. These values are stored in the registers Ri(l) through Ri(5). Signal Correlation Value Ri(4) and Bit Correlation Value R 2 (4) correspond to the same sample time, as do Ri(5) and R 2 (5).
- the values in the registers R ⁇ (l) through R ⁇ (5) are the signal correlation values spanning the symbol time immediately preceding the peak arrival indicator.
- a peak tuning algorithm in module 144 selects as the Symbol Center Sample Index 35 the registers Ri(l) through Rt(5), having the maximum value. The maximum value and its 2 adjacent values are used in a polynomial estimation to find a quadratic (second-degree) polynomial curve peak.
- This peak represents the true peak arrival time a higher resolution.
- the Symbol Center Sample Inde 35 is the sample index prior to the true peak, and the Sample Interval Fraction 45 represents the fractional sample interval from the Symbol Center Sample Index 35 to the estimated true peak.
- a data processor may be a microprocessor, microcontroller, microcomputer, digital signal processor, state machine, logic circuitry, and/or any device that manipulates digital information based on operational instruction, or in a predefined manner.
- the various functions, and systems represented by block diagrams are readily implemented by one of ordinary skill in the art using one or more of the implementation techniques listed herein.
- the instruction may be stored in memory.
- a memory may be a single memory device or a plurality of memory devices.
- Such a memory device may be a read-only memory device, random access memory device, magnetic tape memory, floppy disk memory, hard drive memory, external tape, and/or any device that stores digital information.
- the data processor implements one or more of its functions via a state machine or logic circuitry
- the memory storing the corresponding instructions may be embedded within the circuitry that includes a state machine and/or logic circuitry, or it may be unnecessary because the function is performed using combinational logic.
- Such an information handling machine may be a system, or part of a system, such as a computer, a personal digital assistant (PDA), a hand-held computing device, a cable set-top box, an Internet capable device, such as a cellular phone, and the like.
- PDA personal digital assistant
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006508656A JP4383445B2 (en) | 2003-03-19 | 2004-02-04 | Timing synchronization in M-DPSK channel |
EP04708129A EP1606874A4 (en) | 2003-03-19 | 2004-02-04 | Timing synchronization for m-dpsk channels |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/391,978 US6973142B2 (en) | 2003-03-19 | 2003-03-19 | Timing synchronization for M-DPSK channels |
US10/391,978 | 2003-03-19 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004095720A2 true WO2004095720A2 (en) | 2004-11-04 |
WO2004095720A3 WO2004095720A3 (en) | 2005-02-24 |
Family
ID=32987804
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2004/003095 WO2004095720A2 (en) | 2003-03-19 | 2004-02-04 | Timing synchronization for m-dpsk channels |
Country Status (6)
Country | Link |
---|---|
US (1) | US6973142B2 (en) |
EP (1) | EP1606874A4 (en) |
JP (1) | JP4383445B2 (en) |
KR (1) | KR101067265B1 (en) |
TW (1) | TWI335165B (en) |
WO (1) | WO2004095720A2 (en) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050062025A (en) * | 2003-12-19 | 2005-06-23 | 삼성전자주식회사 | Icmp packet generating system and method for multiple field errors of an ip packet |
KR100867319B1 (en) * | 2005-08-08 | 2008-11-06 | 삼성전자주식회사 | Apparatus and method for detecting unsynchronized transmission in wireless communication system |
EP2060044A2 (en) * | 2006-08-29 | 2009-05-20 | Koninklijke Philips Electronics N.V. | Method and apparatus for high speed lvds communication |
KR100826248B1 (en) * | 2006-11-22 | 2008-04-29 | 삼성전자주식회사 | Demodulation method by detecting phase and apparatus thereof |
KR101421406B1 (en) * | 2008-02-01 | 2014-07-23 | 성균관대학교산학협력단 | Correlation apparatus and method for frequency synchronization in broadband wireless access communicaion system |
JP5214990B2 (en) * | 2008-02-06 | 2013-06-19 | ローム株式会社 | Differential phase shift keying (Differential Phase Shift Keying) signal demodulating circuit and radio equipment using the same |
US9071470B2 (en) * | 2008-04-04 | 2015-06-30 | Maxlinear, Inc. | Low-complexity digital radio interface |
US8605568B2 (en) * | 2009-04-14 | 2013-12-10 | Texas Instruments Incorporated | PHY layer options for body area network (BAN) devices |
KR101824399B1 (en) | 2015-12-30 | 2018-02-01 | 어보브반도체 주식회사 | Bluetooth signal receiving method and device using improved packet detection and symbol timing acquisition |
KR101790960B1 (en) | 2015-12-30 | 2017-11-20 | 어보브반도체 주식회사 | Bluetooth smart signal receiving method and device using improved automatic gain control |
KR101906149B1 (en) | 2015-12-30 | 2018-10-10 | 어보브반도체 주식회사 | Bluetooth signal receiving method and device using improved symbol timing offset compensation |
KR101828790B1 (en) | 2015-12-30 | 2018-03-29 | 어보브반도체 주식회사 | Frequency shift keying signal receiving method and device |
KR101817544B1 (en) * | 2015-12-30 | 2018-01-11 | 어보브반도체 주식회사 | Bluetooth signal receiving method and device using improved carrier frequency offset compensation |
US10129014B2 (en) * | 2017-01-25 | 2018-11-13 | Samsung Electronics Co., Ltd. | System and method of performing initial timing synchronization of receivers of modulated signals |
US20230189000A1 (en) * | 2021-12-10 | 2023-06-15 | Cypress Semiconductor Corporation | Frame synch detection with intrusion detection |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06284159A (en) * | 1993-03-29 | 1994-10-07 | Toshiba Corp | Digital demodulator |
US5854808A (en) * | 1993-09-14 | 1998-12-29 | Pacific Communication Sciences | Methods and apparatus for detecting the presence of a prescribed signal in a channel of a communications system |
JP3414558B2 (en) * | 1995-08-25 | 2003-06-09 | 沖電気工業株式会社 | Maximum correlation value timing estimation circuit and receiving device |
JP2850949B2 (en) * | 1995-12-15 | 1999-01-27 | 日本電気株式会社 | Digital PLL device |
US5812207A (en) * | 1996-12-20 | 1998-09-22 | Intel Corporation | Method and apparatus for supporting variable oversampling ratios when decoding vertical blanking interval data |
US6134286A (en) * | 1997-10-14 | 2000-10-17 | Ericsson Inc. | Synchronization techniques and systems for radiocommunication |
US6587500B1 (en) * | 1999-12-17 | 2003-07-01 | Telefonaktiebolaget Lm Ericsson (Publ) | Symbol sampling time settlement of a hard decision radio receiver |
US6643336B1 (en) | 2000-04-18 | 2003-11-04 | Widcomm, Inc. | DC offset and bit timing system and method for use with a wireless transceiver |
US6424673B1 (en) | 2000-11-10 | 2002-07-23 | Motorola, Inc. | Method and apparatus in a wireless communication system for facilitating detection of, and synchronization with, a predetermined synchronization signal |
US6738437B2 (en) * | 2001-03-15 | 2004-05-18 | Qualcomm Incorporated | Symbol recovery from an oversampled hard-decision binary stream |
US7003056B2 (en) * | 2002-07-29 | 2006-02-21 | Freescale Semiconducter, Inc. | Symbol timing tracking and method therefor |
-
2003
- 2003-03-19 US US10/391,978 patent/US6973142B2/en not_active Expired - Lifetime
-
2004
- 2004-02-04 JP JP2006508656A patent/JP4383445B2/en not_active Expired - Fee Related
- 2004-02-04 EP EP04708129A patent/EP1606874A4/en not_active Withdrawn
- 2004-02-04 KR KR1020057017460A patent/KR101067265B1/en active IP Right Grant
- 2004-02-04 WO PCT/US2004/003095 patent/WO2004095720A2/en active Application Filing
- 2004-02-05 TW TW093102641A patent/TWI335165B/en not_active IP Right Cessation
Non-Patent Citations (1)
Title |
---|
See references of EP1606874A4 * |
Also Published As
Publication number | Publication date |
---|---|
JP4383445B2 (en) | 2009-12-16 |
JP2006523420A (en) | 2006-10-12 |
US20040184564A1 (en) | 2004-09-23 |
US6973142B2 (en) | 2005-12-06 |
EP1606874A4 (en) | 2008-06-04 |
TW200428840A (en) | 2004-12-16 |
WO2004095720A3 (en) | 2005-02-24 |
KR20050118285A (en) | 2005-12-16 |
KR101067265B1 (en) | 2011-09-26 |
TWI335165B (en) | 2010-12-21 |
EP1606874A2 (en) | 2005-12-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6973142B2 (en) | Timing synchronization for M-DPSK channels | |
US7239675B2 (en) | GFSK receiver | |
EP2235871B1 (en) | Arrangement for determining a characteristic form of an input signal | |
US9991930B2 (en) | Configurable correlator for joint timing and frequency synchronization and demodulation | |
EP0772330A2 (en) | Receiver and method for receiving OFDM signals | |
US20180212749A1 (en) | System and method of performing initial timing synchronization of receivers of modulated signals | |
GB2300790A (en) | Symbol clock recovery from received signal having wide frequency error or offset possibilities | |
WO2009075454A1 (en) | Receiving apparatus, receiving method, phase tracking apparatus, and phase tracking method of pulse-based uwb wireless system | |
KR100359596B1 (en) | Signal communication system that can recognize reception of desired signal | |
US7039132B1 (en) | Differential detection of GFSK signal using decision feedback and preamble for carrier, clock and frame synchronization | |
CN101552624A (en) | Method and apparatus for processing communication signal | |
JP5214990B2 (en) | Differential phase shift keying (Differential Phase Shift Keying) signal demodulating circuit and radio equipment using the same | |
CN109067494B (en) | A kind of UAT data-link time synchronization method and device about CPFSK Modulation Types | |
CN114128154A (en) | Method for generating a signal comprising a time-sequential chirp, method for estimating a vehicle symbol using this signal, computer program product and corresponding devices | |
CN112671684B (en) | Self-adaptive demodulation method of short-time burst BPSK signal | |
US20050074078A1 (en) | Maximum likelihood bit synchronizer and data detector | |
JPH11154925A (en) | Digital transmitter | |
JP4054032B2 (en) | Frame synchronization detection method | |
JP3973332B2 (en) | Digital modulation / demodulation synchronization system | |
JPH06232930A (en) | Clock recovery circuit | |
US20050187996A1 (en) | Multiplierless correlators for HIPERLAN/2 and IEEE 802.11A wireless local area networks | |
KR100309591B1 (en) | Apparatus and method for coherent data demodulation in a code division multiple access communication system | |
JP3688260B2 (en) | Carrier frequency synchronization method and carrier frequency synchronization circuit for OFDM signal demodulator | |
JPH08186606A (en) | Reception device | |
JP4803079B2 (en) | Demodulator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2004708129 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006508656 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057017460 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057017460 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2004708129 Country of ref document: EP |