WO2004063980A1 - Module for a hybrid card - Google Patents

Module for a hybrid card Download PDF

Info

Publication number
WO2004063980A1
WO2004063980A1 PCT/IB2004/000015 IB2004000015W WO2004063980A1 WO 2004063980 A1 WO2004063980 A1 WO 2004063980A1 IB 2004000015 W IB2004000015 W IB 2004000015W WO 2004063980 A1 WO2004063980 A1 WO 2004063980A1
Authority
WO
WIPO (PCT)
Prior art keywords
integrated circuit
chip
predefined
iso
area
Prior art date
Application number
PCT/IB2004/000015
Other languages
French (fr)
Other versions
WO2004063980B1 (en
Inventor
Denis Groeninck
Marie-Cécile BREL
Original Assignee
Axalto Sa
Schlumberger Malco, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Axalto Sa, Schlumberger Malco, Inc. filed Critical Axalto Sa
Priority to EP04700743A priority Critical patent/EP1588319A1/en
Publication of WO2004063980A1 publication Critical patent/WO2004063980A1/en
Publication of WO2004063980B1 publication Critical patent/WO2004063980B1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07745Mounting details of integrated circuit chips
    • G06K19/07747Mounting details of integrated circuit chips at least one of the integrated circuit chips being mounted as a module
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/072Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips the record carrier comprising a plurality of integrated circuit chips
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07743External electrical contacts
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07749Constructional details, e.g. mounting of circuits in the carrier the record carrier being capable of non-contact communication, e.g. constructional details of the antenna of a non-contact smart card
    • G06K19/0775Constructional details, e.g. mounting of circuits in the carrier the record carrier being capable of non-contact communication, e.g. constructional details of the antenna of a non-contact smart card arrangements for connecting the integrated circuit to the antenna
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07749Constructional details, e.g. mounting of circuits in the carrier the record carrier being capable of non-contact communication, e.g. constructional details of the antenna of a non-contact smart card
    • G06K19/07766Constructional details, e.g. mounting of circuits in the carrier the record carrier being capable of non-contact communication, e.g. constructional details of the antenna of a non-contact smart card comprising at least a second communication arrangement in addition to a first non-contact communication arrangement
    • G06K19/07769Constructional details, e.g. mounting of circuits in the carrier the record carrier being capable of non-contact communication, e.g. constructional details of the antenna of a non-contact smart card comprising at least a second communication arrangement in addition to a first non-contact communication arrangement the further communication means being a galvanic interface, e.g. hybrid or mixed smart cards having a contact and a non-contact interface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49855Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers for flat-cards, e.g. credit cards
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/182Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
    • H05K1/183Components mounted in and supported by recessed areas of the printed circuit board

Definitions

  • the invention relates to a semiconductor assembly comprising a support layer, a first integrated circuit and a second integrated circuit.
  • the invention also concerns a portable object of the smartcard type, for example, an integrated circuit card, in particular an hybrid card and more generally any smart card comprising two chips into one module.
  • German patent application referenced under number DE 197 35 170 discloses a chip-module comprising a first chip (4) fixed onto a support layer (1).
  • the support layer is further provided with a cavity (8) so that a second chip (3) can be fixed in a different height-configuration.
  • the length of the bonding wires is more uniform.
  • An ISO-chip (ISOC) is placed on the second side (LFSS) of the lead-frame.
  • An ISO chip is a chip, which is arranged to communicate with another device using an ISO protocol, for example, the ISO 7816 protocol. In the case of the ISO 7816 protocol the ISO chip is provided with at least five connection pads.
  • an RF chip provided with two connection pads, is then stacked on the ISO chip so as to form a stacked-assembly (ISOC, RFC).
  • An RF chip is a chip, which is arranged to work with an antenna.
  • the connection pads of the ISO-chip are connected with bonding wires to the connection holes Cl, C2, C3, C5 and C7 of the lead-frame (LF).
  • connection pads of the RF chip are also connected with bonding wires to the connection holes C4 and C8 of the lead-frame (LF).
  • the geometrical distribution of the connection pads of the ISO chip and of the RF chip is made so that the bonding wires of ISO chip do not cross the bonding wires of the RF chip.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Theoretical Computer Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Geometry (AREA)
  • Credit Cards Or The Like (AREA)

Abstract

A semiconductor assembly comprises a support layer, a first integrated circuit and a second integrated circuit. The support layer comprises a first side and a second side. The first side comprises a set of contact pads. The second side comprises a set of predefined areas. The set of predefined areas comprises a main predefined area and a plurality of auxiliary predefined areas. Each auxiliary predefined area comprises a connection hole. A connection hole is connected to a contact pad. The first integrated circuit comprises at least one connection pad connected to at least one auxiliary area with connecting means. The second integrated circuit comprises at least one connection pad connected to at least one auxiliary area with connecting means. The second integrated circuit is located onto the main predefined area.

Description

MODULE FOR A HYBRID CARD
Field of the invention
The invention relates to a semiconductor assembly comprising a support layer, a first integrated circuit and a second integrated circuit. The invention also concerns a portable object of the smartcard type, for example, an integrated circuit card, in particular an hybrid card and more generally any smart card comprising two chips into one module.
Background of the invention
The German patent application referenced under number DE 197 35 170 discloses a chip-module comprising a first chip (4) fixed onto a support layer (1). The support layer is further provided with a cavity (8) so that a second chip (3) can be fixed in a different height-configuration.
Summary of the invention
It is an object of the invention to get a semiconductor assembly with an enhanced capability, which is easier to manufacture.
A semiconductor assembly comprising a support layer, a first integrated circuit and a second integrated circuit, the support layer comprising a first side and a second side, the first side comprising a set of contact pads, the second side comprising a set of predefined areas, the set of predefined areas comprising a main predefined area and a plurality of auxiliary predefined areas, each auxiliary predefined area comprising a connection hole, a connection hole being connected to a contact pad, the first integrated circuit comprising at least one connection pad connected to at least one auxiliary area with connecting means, the second integrated circuit comprising at least one connection pad connected to at least one auxiliary area with connecting means, wherein the second integrated circuit is located onto the main predefined area.
The first chip can be, for example, an ISO-chip arranged to communicate with another device using an ISO protocol, for example, the ISO 7816 protocol. The second chip can be, for example, an RF chip. The predefined areas may correspond, for example, to areas comprising connection holes
(C1,C2,C3,C4,C5,C6,C7,C8) as defined in the ISO 7816 protocol. The main area would thus correspond to the area comprising the C6 connection hole.
The connecting means can be, for example, bonding wires. By placing the RF chip (RFC) at the place of the connection hole C6, a bigger
RF chip can be used. In addition, in such a configuration, the length of the bonding wires is more uniform. Thus, with the invention, it is possible to get a semiconductor assembly with an enhanced capability, which is easier to manufacture.
Brief description of the drawing
Figure 1 illustrates a method of manufacturing the module of a hybrid card ;
Figure 2 illustrates a smartcard body provided with a cavit ;
Figure 3 illustrates a module into which two chips are placed in a side-by- side configuration ;
Figure 4, 5 and 6 illustrate one possible semiconductor assembly embodiment according to the invention ;
Figure 7 and 8 illustrate another possible embodiment in which the module is connected to an antenna ; and Figure 9 illustrates another possible embodiment.
Detailed description of the invention
Figure 1 illustrates a method of manufacturing the module of a hybrid card. A lead-frame (LF) comprises a first side (not represented) provided with eight contact pads (not represented) and a second side (LFSS) provided with ISO 7816 connection holes Cl, C2, C3, C4, C5, C6, C7 and C8. The connection holes (Cl, C2, C3, C4, C5, C6, C7, C8) are mechanically and electrically connected to the contact pads.
An ISO-chip (ISOC) is placed on the second side (LFSS) of the lead-frame. An ISO chip is a chip, which is arranged to communicate with another device using an ISO protocol, for example, the ISO 7816 protocol. In the case of the ISO 7816 protocol the ISO chip is provided with at least five connection pads. In a stacking step, an RF chip provided with two connection pads, is then stacked on the ISO chip so as to form a stacked-assembly (ISOC, RFC). An RF chip is a chip, which is arranged to work with an antenna. In a connecting step, the connection pads of the ISO-chip are connected with bonding wires to the connection holes Cl, C2, C3, C5 and C7 of the lead-frame (LF). In this connecting step, the connection pads of the RF chip are also connected with bonding wires to the connection holes C4 and C8 of the lead-frame (LF). Advantageously, the geometrical distribution of the connection pads of the ISO chip and of the RF chip is made so that the bonding wires of ISO chip do not cross the bonding wires of the RF chip.
As illustrated in figure 2, in a resin-depositing step, a protective resin material (RES) can be deposited on the RF chip, the ISO chip and the bonding wires so as to obtain a module (MOD). In an embedding step, the module (MOD) can be embedded in the cavity (CAN) of a card body (C) so as to obtain a hybrid card. If the height of the stacked-assembly (ISOC, RFC) is greater than the depth of the cavity (CAN), prior to the connecting step, in a thinning step, at least one of the two chips can be thinned so that the module (MOD) can be embedded in the cavity (CAN) of the card body (C) without having to modify the geometry of the cavity (CAN). The hybrid card is then inserted into, for example, a cardholder provided with an antenna or a mobile phone provided with an antenna. The RF chip of the hybrid card can thus work with the antenna of the cardholder through, in particular, the connection holes C4 and C8 and the contact pads of the lead-frame. The hybrid card can also be inserted in a mobile phone provided with an antenna. More generally the hybrid card can be inserted in any other portable device comprising an antenna, the antenna being arranged to work with the RF chip of the hybrid card.
As illustrated in figure 3, the two chips may also be placed in a side-by-side configuration. In this case, the RF chip (RFC) is placed next to the ISO chip (ISOC), between, for example, a row of connection holes (C5, C6, C7, C8) and the ISO chip (ISOC). The connections pads of the ISO-chip are connected with bonding wires (LBW, SBW) to the connection holes Cl, C2, C3, C5 and C7 of the lead-frame. The connection pads of the RF chip (RFC) are connected with bonding wires (LBW, SBW) to the connection holes C4 and C8 of the lead-frame (LF). The distance between the row of connection holes (C5, C6, C7, C8) and the ISO chip (ISOC) limits the width of the RF chip (RFC). In this example, the RF chip (RFC) has a length and a width of 1,1mm. Advantageously, the ISO chip is put close to a row of connection holes (Cl, C2, C3, C4).
In this side-by-side configuration, the thinning step is not needed anymore. The manufacturing process of the hybrid card is thus easier to carry out. In addition, the risk of damaging the chip during the manufacturing process of the hybrid card is reduced thus enhancing the quality of the hybrid card. Furthermore, in a side-by-side configuration, the RF chip and the ISO chip are less close than in a stacked configuration. The risk of having some radio- frequency interferences between the RF chip and the ISO-chip is thus reduced.
According to the invention, as illustrated in figures 4, 5 and 6, the RF chip (RFC) can be advantageously placed at the place of the connection hole C6. The connection hole C6 is namely generally not used in standard ISO application. In particular, this connection hole C6 can be removed. The ISO chip (ISOC) is still connected to the ISO 7816 connection holes Cl, C2, C3, C5 and C7 of the module by means of bonding wires (BW). Conductive tracks (CT) are added on the second side (LFSS) of the lead-frame (LF). The connection pads of the RF chip (RFC) are connected using bonding wires (BW) to the conductive tracks (CT). The conductive tracks (CT) are connected to the connection holes C4 and C8 of the lead-frame (LF). The connection pads of RF chip (RFC) are thus connected to the connection holes C4 and C8 of the lead-frame (LF). The conductive tracks are made, for example, of copper. The use of conductive tracks thus enables to avoid that one bonding wire cross another bonding wire. By placing the RF chip (RFC) at the place of the connection hole C6, one can use a bigger RF chip than in the side-by-side configuration illustrated in figure 3. Now, as illustrated in figure 4, the RF chip can have, for example, a width of 1,67 mm and a length of 2,34mm.
Contrary to the side-by-side configuration illustrated in figure 3, the ISO chip does not need to be put close to the row of connection holes (Cl, C2, C3, C4). The length of the various bonding wires (BW) is therefore more uniform. Consequently the manufacturing process is thus easier to carry out and; in the resin-depositing step, the spreading of the protective resin material is more regular. Thus, the quality of the process is enhanced. The RF chip is less close from the ISO chip than in the stacked configuration illustrated in figure 1. The risk of radio-frequency interferences is thus reduced. Like for the side-by-side configuration illustrated in figure 3, no thinning step is needed.
The above-mentioned description describes a semiconductor assembly comprising a support layer, a first integrated circuit and a second integrated circuit. The support layer comprises a first side and a second side. The first side comprises a set of contact pads. The second side comprises a set of predefined areas. The set of predefined areas comprises a main predefined area and a plurality of auxiliary predefined areas. Each auxiliary predefined area comprises a connection hole. A connection hole is connected to a contact pad. The first integrated circuit comprises at least one connection pad connected to at least one auxiliary area with connecting means. The second integrated circuit comprises at least one connection pad connected to at least one auxiliary area with connecting means. The second integrated circuit is located onto the main predefined area.
In the above-mentioned description, the semiconductor assembly is, for example, a module that can be embedded in the card body of a smart card. More generally it can be any other assembly comprising a support layer and an integrated circuit. For example, the smart card can be an integrated circuit card having the geometry of an ISO bank card. But the integrated circuit card can also be a small sized card like, for example, a Subscriber Identity Module card or any other card like object comprising an integrated circuit.
In the above-mentioned description the support layer was a lead frame. More generally, the invention applies for any other support layer comprising a set of predefined area.
In the above-mentioned description, the predefined areas correspond to the areas comprising the connection holes (C1,C2,C3,C4,C5,C6,C7,C8). The main area corresponds to the area comprising the connection hole C6. More generally, as illustrated in figure 9, the main predefined area does not necessarily comprise a connection hole C6. Even more generally, a main predefined area is an area onto which can be fixed an integrated circuit, for example, an RF chip.
In the above-mentioned description, the second integrated circuit is an RF chip. More generally, it can be any integrated circuit than can be fixed on the main predefined area. The integrated circuit can be, for example, a memory chip or a chip comprising security features against chemical, or current analysis attacks. As illustrated in figure 7 and 8, the module (MOD) can be connected to an antenna, which is inserted on the card, by using additional conductive areas (AC A). Then the card becomes a hybrid card that can work without using a specific cardholder. In the above-mentioned description, a wire bonding process has been used to connect a chip (RFC, ISOC) to the lead frame (LF). But any other connecting process can be used like, for example, a flip chip process.

Claims

Claims
1. A semiconductor assembly comprising a support layer, a first integrated circuit and a second integrated circuit, the support layer comprising a first side and a second side, the first side comprising a set of contact pads, the second side comprising a set of predefined areas, the set of predefined areas comprising a main predefined area and a plurality of auxiliary predefined areas, each auxiliary predefined area comprising a connection hole, a connection hole being connected to a contact pad, the first integrated circuit comprising at least one connection pad connected to at least one auxiliary area with connecting means, the second integrated circuit comprising at least one connection pad connected to at least one auxiliary area with connecting means, wherein the second integrated circuit is located onto the main predefined area.
2. The semiconductor assembly according to claim 1, wherein the location and the number of the predefined areas complies with the ISO 7816 standard.
3. The semiconductor assembly according to claim 2, wherein the main predefined areas corresponds to the so-called C6 position as defined in the ISO 7816 standard.
4. The semiconductor assembly according to claim 1, wherein the first integrated circuit is an ISO-chip.
5. The semiconductor assembly according to claim 1, wherein the support layer is provided with a conductive track comprising an ending, the ending being connected to a connection hole of an auxiliary predefined area.
6. The semiconductor assembly according to claim 1, wherein the second integrated circuit is an RF chip.
7. An integrated circuit card comprising a card body, the card body being provided with a cavity, the cavity comprising the semiconductor assembly according to claim 1.
8. A communication device comprising an antenna, wherein the communicating device is arranged to communicate with the integrated circuit card according to claim 7.
9. The communication device according to claim 8 wherein the communication device is a cardholder.
10. The communication device according to claim 8 wherein the communication device is a mobile phone.
PCT/IB2004/000015 2003-01-08 2004-01-08 Module for a hybrid card WO2004063980A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP04700743A EP1588319A1 (en) 2003-01-08 2004-01-08 Module for a hybrid card

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP20030290044 EP1437684A1 (en) 2003-01-08 2003-01-08 Module for a hybrid card
EP03290044.1 2003-01-08

Publications (2)

Publication Number Publication Date
WO2004063980A1 true WO2004063980A1 (en) 2004-07-29
WO2004063980B1 WO2004063980B1 (en) 2004-10-07

Family

ID=32479964

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2004/000015 WO2004063980A1 (en) 2003-01-08 2004-01-08 Module for a hybrid card

Country Status (2)

Country Link
EP (2) EP1437684A1 (en)
WO (1) WO2004063980A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2915011B1 (en) * 2007-03-29 2009-06-05 Smart Packaging Solutions Sps CHIP CARD WITH DOUBLE COMMUNICATION INTERFACE
EP2711874B1 (en) * 2012-09-21 2015-04-15 Oberthur Technologies A chip module support and a method of incorporating such a chip module support in a data carrier card

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19735170A1 (en) * 1997-08-13 1998-09-10 Siemens Ag Chip module esp. for chip card with contacts with adjacent chips
FR2765010A1 (en) * 1997-06-20 1998-12-24 Inside Technologies ELECTRONIC MICROMODULE, ESPECIALLY FOR CHIP CARDS
FR2797075A1 (en) * 1999-07-26 2001-02-02 Gemplus Card Int METHOD FOR MANUFACTURING PORTABLE DEVICE WITH INTEGRATED CIRCUITS, TYPE CHIP CARD WITH REDUCED FORMAT FORMAT IN RELATION TO STANDARD FORMAT

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2765010A1 (en) * 1997-06-20 1998-12-24 Inside Technologies ELECTRONIC MICROMODULE, ESPECIALLY FOR CHIP CARDS
DE19735170A1 (en) * 1997-08-13 1998-09-10 Siemens Ag Chip module esp. for chip card with contacts with adjacent chips
FR2797075A1 (en) * 1999-07-26 2001-02-02 Gemplus Card Int METHOD FOR MANUFACTURING PORTABLE DEVICE WITH INTEGRATED CIRCUITS, TYPE CHIP CARD WITH REDUCED FORMAT FORMAT IN RELATION TO STANDARD FORMAT

Also Published As

Publication number Publication date
EP1588319A1 (en) 2005-10-26
EP1437684A1 (en) 2004-07-14
WO2004063980B1 (en) 2004-10-07

Similar Documents

Publication Publication Date Title
US6288904B1 (en) Chip module, in particular for implantation in a smart card body
US6719206B1 (en) Data transaction card and method of manufacture thereof
RU2412483C2 (en) Electronic module having double communication interface, particularly for smart cards with microchip
US7823322B2 (en) Silicon chip having inclined contact pads and electronic module comprising such a chip
US10685275B2 (en) Method for fabricating a smart card device
US7855895B2 (en) Universal PCB and smart card using the same
CN106611212B (en) Double-interface IC card
US20150107092A1 (en) Manufacture Of A Smart Card
JP2010522919A (en) Double communication interface IC card
CN108496187B (en) Method for producing a chip card module and chip card
TWI488124B (en) Integrated circuit film and method of manufacturing the same
KR20160018725A (en) Method for making an anti-crack electronic device
CN107111779B (en) Method for manufacturing a single-sided electronic module comprising an interconnection zone
WO2004063980A1 (en) Module for a hybrid card
JP2004355604A (en) Ic module for ic card, ic card, and sim
JP4537955B2 (en) Method for manufacturing a data carrier
CN100401488C (en) Chip module with bond-wire connections with small loop height
EP2636001A2 (en) Sim card and manufacturing method
KR101021501B1 (en) Card-type information recording medium and manufacturing method therefor
EP1947690A1 (en) Circuit carrier laminate and circuit carrier for mounting a semiconductor chip of a smartcard module, and manufacturing methods thereof
EP1837796A1 (en) Connector for smart card
WO2024196307A1 (en) Articles of manufacture relating to ic modules and smart cards
CN117577588A (en) Packaging structure and preparation method thereof

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

B Later publication of amended claims

Effective date: 20040816

121 Ep: the epo has been informed by wipo that ep was designated in this application
REEP Request for entry into the european phase

Ref document number: 2004700743

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2004700743

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2004700743

Country of ref document: EP