WO2004001939A1 - Redresseur - Google Patents

Redresseur Download PDF

Info

Publication number
WO2004001939A1
WO2004001939A1 PCT/SG2002/000122 SG0200122W WO2004001939A1 WO 2004001939 A1 WO2004001939 A1 WO 2004001939A1 SG 0200122 W SG0200122 W SG 0200122W WO 2004001939 A1 WO2004001939 A1 WO 2004001939A1
Authority
WO
WIPO (PCT)
Prior art keywords
terminal
rectifier
signal
coupled
input
Prior art date
Application number
PCT/SG2002/000122
Other languages
English (en)
Inventor
Jay Zheyi Liu
Original Assignee
Cet Technologies Pte Ltd.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cet Technologies Pte Ltd. filed Critical Cet Technologies Pte Ltd.
Priority to PCT/SG2002/000122 priority Critical patent/WO2004001939A1/fr
Priority to AU2002345502A priority patent/AU2002345502A1/en
Publication of WO2004001939A1 publication Critical patent/WO2004001939A1/fr

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/0701Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips at least one of the integrated circuit chips comprising an arrangement for power management
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/0723Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips the record carrier comprising an arrangement for non-contact communication, e.g. wireless communication circuits on transponder cards, non-contact smart cards or RFIDs
    • GPHYSICS
    • G08SIGNALLING
    • G08BSIGNALLING OR CALLING SYSTEMS; ORDER TELEGRAPHS; ALARM SYSTEMS
    • G08B13/00Burglar, theft or intruder alarms
    • G08B13/22Electrical actuation
    • G08B13/24Electrical actuation by interference with electromagnetic field distribution
    • G08B13/2402Electronic Article Surveillance [EAS], i.e. systems using tags for detecting removal of a tagged item from a secure area, e.g. tags for detecting shoplifting
    • G08B13/2465Aspects related to the EAS system, e.g. system components other than tags
    • G08B13/2468Antenna in system and the related signal processing
    • G08B13/2477Antenna or antenna activator circuit
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/12Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/21Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/217Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M7/25Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only arranged for operation in series, e.g. for multiplication of voltage

Definitions

  • the present invention relates to a rectifier for use in a communications device, and in particular to a rectifier suitable for use in wireless communications devices such as RFID tags.
  • Wireless communication using devices such as transponders or RFID (Radio Frequency IDentifier) tags is achieved by having the tag receive a carrier signal from a device generally known as a interrogator.
  • the modulation of the signal by the interrogator allows data to be transferred from the interrogator to the tag.
  • the tag often has the ability to further modulate the signal received from the interrogator, thereby allowing data to be transferred back from the tag to the interrogator.
  • tags can be used for example as identifier tags for products or the like.
  • the tag is programmed with information regarding the product, such as the nature of the product, date of creation, or the like.
  • the interrogator can then read this information from the tag at a later time, allowing the product to be uniquely identified. This is particularly useful, as the interrogator need not be directly adjacent to the tag, allowing the interrogator to determine the nature of products from a distance.
  • the tags are usually adapted to be both portable and as small as possible, thereby allowing the tags to be fixed to the outside of packaging, or the like. Accordingly, it is important to ensure that the power consumption of the tags is minimised as much as possible. This helps prevent failure of the wireless communication due to exhausted batteries, or the like.
  • tags In order to save power, it is known to produce tags in which only portion of the tags internal circuitry is driven by batteries. In this case, the remaining circuitry, such as the RF circuitry, obtains its power from the carrier signal generated by the interrogator. Devices of this form are known as semi-passive devices. Similarly, it is also possible to produce passive devices in which all the circuitry is powered by the carrier signal, thereby overcoming the need for any additional power source.
  • Passive and semi-passive devices of this form can be miniaturised to a large degree, allowing tags to be created that are equivalent in size to a button or coin, allowing the tags to be attached to objects as described above.
  • An example of a passive transceiver is shown in Figure 1.
  • the passive transceiver is formed from an antenna 11 coupled to a power supply rectifier 13 via a matching network 12.
  • the matching network 12 is also coupled to a modulator/demodulator 14 formed from a second rectifier, which is in turn coupled to a pulse shaping circuit 16.
  • the power supply rectifier 13, the modulator/demodulator 14 and the pulse shaping unit 16 are coupled to an MCU (Micro Control Unit) 15 as shown.
  • MCU Micro Control Unit
  • the tag In use the tag operates in two different modes, namely interrogator-transmission, when the interrogator transfers data to the tag, and in tag-transmission, when the tag transfers data to the interrogator.
  • the transceiver In tag-transmission mode, the transceiver is adapted to receive a carrier signal from an interrogator via the antenna 11. The carrier signal is then modulated by the tag to allow data to be transferred to the interrogator. In contrast in the interrogator-transmission mode, the interrogator modulates the carrier signal with a modulating signal, such that the tag receives a modulated signal, the modulation representing the data to be transferred to the tag.
  • the modulated signal is received by the tag and transferred to the power supply rectifier 13 and the modulator/demodulator 14 via the matching network 12, which operates to match the impedance of the antenna with that of the power supply rectifier 13 and the modulator/demodulator 14.
  • the power supply rectifier 13 rectifies the received modulated signal to generate a power to supply Vcc, which is transferred to the MCU 15, whilst the modulator/demodulator 14 rectifies the received modulated signal to recover the modulating signal.
  • the pulse shaping circuit 16 reshapes the modulating signal and transfers the reshaped signal to the MCU 15. This allows the MCU 15 to determine any data transferred to the passive transceiver in the modulated signal.
  • the MCU 15 can also transfer data to the modulator/demodulator 14 from the data output.
  • the modulator/demodulator 14 then modulates the carrier signal received from the interrogator in accordance with the data. This allows data to be transferred from the passive transceiver to an associated interrogator in a process known as backscatter modulation.
  • the tag can only transmit data to the interrogator when the tag receives a carrier signal (i.e. a signal that has not been modulated by the interrogator).
  • demodulator 14 is similar to power supply rectifier 13, the circuits can be combined.
  • An example of a rectifier incorporating this arrangement is shown in Figure 2.
  • the matching network 12 is coupled to a single rectification circuit 19.
  • the rectification circuit 19 is then coupled to the MCU 15 via a pulse shaping circuit 16, a voltage regulator 22 and a modulator 20. Operation of the circuit is substantially similar to the circuit described above with respect to Figure 1 and will therefore not be described in further detail.
  • a passive receiver In comparison with traditional receivers that use low noise amplifiers to increase sensitivity, a passive receiver has rather poor sensitivity. This is primarily because the circuitry is made very basic to reduce power consumption and cost. Furthermore, in passive transceivers, the transceiver has to generate additional power to supply digital circuits as well as the RF circuits.
  • the available power for the receiver Pr is proportional to transmission power Pt and the receiver antenna gain Gr. Similarly the power is inversely proportional to D 2 . The available power therefore decreases rapidly as the distance increase. Accordingly, the field strength of the signal received at the antenna has to be sufficient to allow the received signal to be processed, as well as to allow data to be transmitted back to the interrogator restored and subsequently processed. As a result, a given strength of carrier signal will result in a given operating range for the receiver.
  • the antenna In the case of the circuit of Figure 1 operating to receiver data from an interrogator, the antenna generates a signal modulated as shown in Figure 3.
  • the waveform of the rectified signal generated by the modulator/demodulator 14 is shown in Figure 4.
  • Figure 5 shows the waveform of the signal generated by the power supply rectifier.
  • the amplitude of the received signal at 33, 35 will have to be at least Vp, where Vp > Vcc/2.
  • the rectified signal must power the MCU and allow the RF signal to be demodulated.
  • the circuit In the case of the circuit operating to the transmit data to the interrogator, additional power is required to send data back to the interrogator. Instead of radiating its own RF waves to transmit data, the circuit modulates the incoming carrier wave. The manner in which this is achieved will depend on the particular implementation and the operating frequency of the system.
  • the circuit switching results in a variation in the load of the antenna, which in turn causes variation of voltage amplitude of signal induced antenna. For instance, a short circuit draws more current and therefore absorbs more power from the antenna, so the voltage is therefore reduced.
  • the power reflected increases with impedance miss-matching, with the extreme case occurring when the circuit is the short or open circuit at the port such that all the instant power is reflected. Therefore, in high frequencies, the antenna normally matches the circuit properly. However, when short circuit take place in the rectification circuit the impedance matching at the antenna port will become worse, which result in reflection of the carrier wave.
  • the interrogator will sense the reflection allowing the data to be back scattered. During the reflection the power entering the circuit reduces. Furthermore, short circuit will discharge the current previously stored in capacitor, and thus the circuit requires time to recover after the short circuit is over.
  • a switch can be made at the matching network by introducing a reactance component such as capacitor or inductor so that the bias condition will not change during reflection time.
  • the tag requires additional power to transmit data to the interrogator, thus further reducing the operating range of the tags.
  • the maximum transmission power is limited by regulations that vary from region to region, and these are therefore limited.
  • the magnitude of the modulation need not be as great as the modulation used to transmit data from the interrogator to the tag.
  • An example of this is shown in Figure 6.
  • 38, 39, 40 is lower than the depth of modulation than the signal shown in Figure 3 at 33, 34, 35, 36.
  • the transmitter and receiver are generally connected to a single antenna via a coupler.
  • the coupler is adapted to ensure that the isolation between the transmission and reception channels is as high as possible.
  • the transmission power is generally a few thousand times higher than the reception power, then if even a small proportion of the transmission channel couples to the reception channel, then this can interfere with or even completely saturate the receiving channel.
  • complete isolation of the channels by the coupler is impossible, it is therefore necessary to ensure the received signal is stronger than any interference created by the transmission channel.
  • US-A-6, 140,924 shows an example of prior one system in which a diode rectifier is provided that also acts as a voltage doubler coupled to a single antenna port. However, doubling the voltage only leads to a certain degree of improvement.
  • a further proposed solution for two port antennas is for each port to connect to a respective voltage doubler as described in US-A-6, 140,924.
  • the two output voltages of the voltage doublers can be superposed to generate a voltage that is approximately 4 times as high as input peak.
  • dual port antennas are difficult to design.
  • the solution is not applicable to antennae such as patch antennae where each port consists of a terminal and ground pin, in which case the voltage cannot be superposed.
  • the amplitude of the signal at each port is reduced as compared to that of single port antenna. For instance, a loop is cut to have two ports at different places, such that the conductor of the loop is cut into two pieces. The gain for each port is reduces due to effect on current flow through the loop conductor.
  • the present invention provides a rectifier for use in a communications device, the device being adapted to receive a signal from an interrogator device via an antenna, the rectifier including: a) First and second input terminals coupled to the antenna for receiving the signal, one of the input terminals forming a voltage reference; ( b) First and second output terminals; c) A first clamping circuit coupled -to at least one of the input terminals and the voltage reference, the first clamping circuit being adapted to generate a first clamped signal at a first terminal; d) A first peak rectifier coupled to the first terminal and at least the first output terminal, the first peak rectifier being adapted to rectify the first clamped signal to generate a first rectified signal at the first output terminal with respect to voltage reference; e) A second clamping circuit coupled to at least one of the input terminals and the voltage reference, the second clamping circuit being adapted to generate a second clamped signal at a second terminal; and, f) A second peak rectifier coupled to the second terminal
  • the first and second input terminals of the rectifier are preferably coupled to the antenna via an impedance matching circuit.
  • the second input terminal may form the voltage reference.
  • the signal typically has a magnitude Vp, with the first clamping circuit being coupled to the first input terminal such that the first clamped signal has a magnitude substantially equal to 2Vp.
  • the second clamping circuit is typically coupled to the first input terminal such that the second clamped signal has a magnitude substantially equal to -Vp.
  • the rectifier can be adapted to provide a modulated signal or DC voltage having a magnitude of substantially 3Vp.
  • the first clamping circuit includes: i) A first capacitor coupled to the first input terminal and the first terminal; and, ii) A first diode having a cathode terminal coupled to the first terminal and an anode terminal coupled to the second input; b)
  • the first peak rectifier includes : i) A second capacitor coupled to the first and second output terminals; and, ii) A second diode having a cathode terminal coupled to the first output terminal and an anode terminal coupled to the first terminal;
  • the second clamping circuit includes: i) A third capacitor coupled to the second input terminal and the second terminal; and, ii) A third diode having a cathode terminal coupled to the first input terminal and an anode terminal coupled to the second terminal; and, d)
  • the second peak rectifier includes: i) The second capacitor coupled to the first and second output terminals; and, ii) A fourth diode having a cathode terminal coupled to the second terminal and an anode terminal coupled to the
  • the rectifier can be adapted to further modulate the received carrier signal, the rectifier including a switching circuit connected in parallel with the second capacitor, the switching circuit being adapted to control the modulation of the received signal in accordance with a modulating signal received from a controller.
  • the controller may be an MCU, or other appropriate digital circuit, adapted to provide data for modulating the received signal.
  • the rectifier may also include third and fourth input terminals.
  • the third and fourth input terminals are coupled to the antenna via a respective impedance matching circuit.
  • the third input terminal may be coupled to the second to thereby form the voltage reference, in which case the second clamping circuit may being coupled to the fourth input terminal such that the second clamped signal has a magnitude substantially equal to -2Vp.
  • the rectifier can be adapted to provide a modulated signal or DC voltage having a magnitude of substantially 4Vp.
  • the first clamping circuit includes: i) A first capacitor coupled to the first input terminal and the first terminal; and, ii) A first diode having a cathode terminal coupled to the first terminal and an anode terminal coupled to the voltage reference; b) The first peak rectifier includes: i) A second capacitor coupled to the first output terminal and the voltage reference; and, ii) A second diode having a cathode terminal coupled to the first output terminal and an anode terminal coupled to the first terminal; c) The second clamping circuit includes: i) A third capacitor coupled to the fourth input terminal and the second terminal; and, ii) A third diode having a cathode terminal coupled to the voltage reference and an anode terminal coupled to the second terminal; and, d) The second peak rectifier includes: i) A fourth capacitor coupled to the second output terminal and the voltage reference; and, ii) A fourth diode having a cathode terminal coupled to the second terminal and an anode terminal coupled to the second terminal; and,
  • the rectifier may include a fifth capacitor connected to the output terminals.
  • the fourth input terminal may be coupled to the first input, such that the first, second third and fourth input terminals are coupled to the antenna via a single matching circuit.
  • the rectifier may further include a switching circuit connected in parallel with either or both of the second and fourth capacitors, the switching circuit being adapted to control the modulation of the received signal in accordance with a modulating signal received from a controller.
  • the controller can be adapted to receive data and modulate the received signal in accordance with received data.
  • the data is typically received from a data store, although other data sources may be used.
  • the controller may be an MCU, or other appropriate digital circuit, adapted to provide data for modulating the received signal.
  • the present invention provides a communications device for use in a wireless communications system, the system including an interrogator adapted to generate a signal, the device being adapted to communicate with the interrogator via the signal, the device including: a) An antenna for receiving the signal; b) A rectifier coupled to the antenna to receive the signal, the received signal having a magnitude Vp, the rectifier being adapted to perform at lease one of: i) Rectify the signal to generate a power supply signal, the power supply signal having a magnitude of at least 3Vp; and, ii) Demodulate the signal to generate a demodulated signal, the demodulated signal having a magnitude of at least 3 Vp.
  • the rectifier can be further adapted to modulate the received signal.
  • the communications device may therefore be a passive or semi passive RFID Tag. Although the communications device may also be another form of communications device.
  • the rectifier is preferably a rectifier according to the first broad form of the invention.
  • the term signal refers to either the carrier signal or the modulated signal depending on whether the communications device is in receiving or transmission mode.
  • Figure 1 is a block diagram of a first example of a passive transponder
  • Figure 2 is a block diagram of a second example of a passive transponder
  • Figure 3 is an example of the RF signal induced by the antenna in the circuit of Figure 1;
  • Figure 4 is an example of the waveform generated by the modulator/demodulator of Figure 1;
  • Figure 5 is an example of the waveform generated by the rectifier power supply of Figure 1;
  • Figure 6 is an example of the waveform of backscatter modulated signal
  • Figure 7A is a first example of a rectifier according to the present invention
  • Figure 7B is an example of the equivalent circuit of the circuit of Figure 7A for positive half cycles
  • Figure 7C is an example of the equivalent circuit of the circuit of Figure 7A for negative half cycles
  • Figure 7D is an example of the waveform generated at the first terminal of the rectifier of Figure 7A;
  • Figure 8A is a second example of a rectifier according to the present invention.
  • Figure 8B is an example of the waveform of the up-clamped signal in the rectifier of Figure 8 A;
  • Figure 8C is an example of the waveform of the down-clamped signal in the rectifier of Figure 8A;
  • Figure 9A is a third example of a rectifier according to the present invention
  • Figure 9B is an example of the equivalent circuit of the circuit of Figure 9 A for positive half cycles
  • Figure 9C is an example of the equivalent circuit of the circuit of Figure 9A for negative half cycles.
  • the rectifier shown generally at 100 is coupled to an antenna port 101 via a matching network 102.
  • the rectifier includes first and second input terminals 121, 126 that are coupled to respective output terminals of the matching circuit, as shown. In this configuration, the second input terminal 126 acts as the ground.
  • the rectifier also includes first and second output terminals 123, 124, which in use would be coupled to subsequent circuitry depending on the specific use of the rectifier. It will be appreciated from the above, that these outputs are therefore usually coupled to an MCU, or the like.
  • the rectifier is formed from:
  • a first clamping circuit including a first capacitor 111 coupled to the first input terminal 121, and a first terminal 122, and a first diode 113 having a cathode terminal coupled to the first terminal 122 and an anode terminal coupled to the second input terminal 126;
  • a first peak rectifier including a second capacitor 117 coupled to the first and second output terminals 123, 124 and a second diode 112 having a cathode terminal coupled to the first output terminal 123 and an anode terminal coupled to the first terminal 122;
  • a second clamping circuit including a third capacitor 114 coupled to the second input terminal 126, and a second terminal 125, and a third diode 115 having a cathode terminal coupled to the first input terminal 121 and an anode terminal coupled to the second terminal 125; and, • A second peak rectifier including the second capacitor 117 coupled to the first and second output terminals 123, 124 and a fourth diode 116 having a cathode terminal coupled to the second terminal 125 and an anode terminal coupled to the second output terminal 124.
  • the RF signal (formed from the combined carrier and the RF modulating signals) received by the antenna induces an alternating voltage that is applied to the rectifier 100 through the port 101 and the matching network 102.
  • This configuration allows the rectifier to provide power supply or demodulated signals having a voltage or amplitude approximately three times as large as the peak voltage or amplitude of the RF signal induced at the antenna port 101.
  • the signal generated at the input terminals 121, 126 has a magnitude of ⁇ Vp volts. With the input 126 forming the ground this means that during positive half cycles the input 121 reaches a peak voltage of +Vp, with the input reaching a minimum peak voltage of -Vp during negative half cycles.
  • the first clamping circuit clamps the negative peaks to 0V at the terminal 122 (assuming the forward voltage of the first diode 113 is 0V), causing the first capacitor 111 to become charged to +Vp when the input terminal 121 reaches the minimum voltage -Vp.
  • the voltage at the input terminal 121 increases to Vp, which raises the voltage at the first terminal 122 to 2Vp.
  • the first peak rectifier rectifies the waveform generated at the first terminal 122 to generate a voltage of magnitude 2Vp (as compared to ground) at the output terminal 123.
  • the second clamping and peak rectifier circuits operate to further increase the output voltage.
  • the second clamping circuit clamps the second terminal 125 to -Vp.
  • the third capacitor 114 becomes charged to Vp (assuming the forward voltage of the third diode 115 is 0V) when the input terminal 121 reaches the negative peak of -Vp.
  • the digital ground Vss at the output terminal 124 is clamped to -Vp compared to the analogue ground at the input 126, during positive half cycles.
  • the voltage across the second capacitor 117 is 3Vp, allowing the rectifier to provide a modulated signal or power supply signal to subsequent digital circuits, via the output terminals 123,
  • the rectifier effectively triples the voltage of the received signal. Accordingly, the rectifier shown in Figure 7 effectively improves the performance and hence the operating range of a tag incorporating this rectifier instead of a prior art rectifier.
  • the rectifier of Figure 7A can be used for any frequency of received carrier signal, with the matching network determine the operating frequencies and their bandwidth characteristics. Accordingly, appropriate design of the matching network can make transceiver circuit well matched to the antenna port over a single or range of frequency bands.
  • microwave Schottky diodes that have a low forward voltage and resistance to help reduce wasted power.
  • the rectifier shown generally at 200 is coupled to an antenna port 201 via two matching networks 202, 203.
  • the rectifier 200 therefore includes two pairs of input terminals, although two of the input terminals are combined at 234 to form a common ground connection.
  • the rectifier therefore effectively includes three input terminals 231, 234, 237 that are coupled to respective outputs of the matching circuits 202, 203, as shown.
  • the rectifier also includes first and second output terminals 233, 235, which in use would be coupled to subsequent circuitry depending on the specific use of the rectifier. It will be appreciated from the above, that these outputs are therefore usually coupled to an MCU, or the like.
  • the rectifier is formed from:
  • a first clamping circuit including a first capacitor 211 coupled to the first input terminal 231, and a first terminal 232, and a first diode 213 having a cathode terminal coupled to the first terminal 232 and an anode terminal coupled to the second input terminal 234; • A first peak rectifier including a second capacitor 214 coupled to the first output terminal 233 and the second input 234 and a second diode 212 having a cathode terminal coupled to the first output terminal 233 and an anode terminal coupled to the first terminal 232;
  • a second clamping circuit including a third capacitor 215 coupled to the second input terminal 234, and a second terminal 236, and a third diode 217 having an anode terminal coupled to the second terminal 236 and a cathode terminal coupled to the second input terminal 234; and,
  • a second peak rectifier including a fourth capacitor 218 coupled to the second input terminal 234 and the second output terminal 235 and a fourth diode 216 having a cathode terminal coupled to the second terminal 236 and an anode terminal coupled to the second output terminal 235.
  • the RF signal received by the antenna induces an alternating voltage that is applied to the rectifier 200 through the port 201 and the matching networks 202, 203.
  • one terminal of the antenna port is used to feed the terminals of the matching networks 202, 203 that form the common ground connection 234, with the other terminal 238 of the port feeding the other inputs of the matching networks, as shown.
  • This configuration allows the rectifier to provide power supply or demodulated signals having a voltage or amplitude approximately four times as large as the peak voltage or amplitude of the RF signal induced at the antenna port 201, as will now be described.
  • the signal supplied to the input terminals 231, 234, 237 is a sinusoidal signal, and accordingly the response of the rectifier will differ between positive and negative half cycles.
  • the current flows through the loops shown in dotted lines 240.
  • current flows through a first positive loop formed from the first capacitor 211, the first terminal 232, the second diode 212, the second capacitor 214, and the second input terminal 234.
  • the current also flow through the second positive loop formed from the third capacitor 215, the third diode 217 and the second input terminal 234, as shown.
  • the first negative loop includes the first diode 213, the first capacitor 211, and the first input terminal 231.
  • the second negative loop includes the fourth capacitor 218, the fourth diode 216, the third capacitor 215, and the third input terminal 237.
  • the signal generated at the input terminals 231, 234, 237 has a magnitude of ⁇ Vp volts.
  • the second input terminal 234 forming the ground this means that during positive half cycles the inputs 231, 237 reach a peak voltage of +Vp, with the inputs 231, 237 reaching a minimum peak voltage of-Vp during negative half cycles.
  • the first clamping circuit clamps the negative peaks to OV at the terminal 232 (assuming the forward voltage of the first diode 213 is OV), causing the first capacitor 211 to become charged to +Vp when the input 231 reaches the minimum voltage -Vp.
  • the voltage at the input 121 increases to Vp, which raises the voltage at the first terminal 232 to 2Vp, taking account the voltage Vp across capacitor 211.
  • the first peak rectifier rectifies the waveform generated at the first terminal 232 to generate a voltage of magnitude 2Vp (as compared to ground) across the capacitor 214.
  • the second clamping and peak rectifier circuits operate to further increase the output voltage.
  • the second clamping circuit clamps the second terminal 236 to 0V (assuming the forward voltage of the third diode 217 is 0V).
  • the third capacitor 215 becomes charged to Vp when the third input terminal 237 reaches the peak of +Vp.
  • the voltage at the third input terminal 237 drops to its negative peak -Vp, the voltage at the second terminal 236 reaches -2Vp (taking into account the voltage Vp, across the third capacitor 215).
  • the second peak rectifier rectifies the waveform generated at the second terminal 236 to generate a voltage of magnitude -2Vp (as compared to ground) across the capacitor 218.
  • the potential at the output terminal 235 is -2Vp when compared to the analogue ground at the second input 234.
  • the voltage across the output terminals 233, 235 has a magnitude of 4Vp, allowing the rectifier to provide a modulated signal or power supply signal to subsequent digital circuits, via the outputs 233, 235.
  • a fifth capacitor may optionally be included positioned between the output terminals 233, 235, as shown.
  • the fifth capacitor 219 preferably helps define a time constant for the circuit, to help ensure the form of the signal generated at the outputs is correct.
  • a suitable time constant determined by the capacitance of the fifth capacitor 219, and the load of the subsequent digital circuit, this allows the signal generated at the outputs to be used as the demodulated signal.
  • the output signal can be used as the power supply signal.
  • the output 235 would typically be set to digital ground Vss, thereby allowing a peak voltage of +4Vp to be generated at the output terminal 233.
  • the rectifier of Figure 8A is capable of providing a DC power supply signal, or a demodulated signal of magnitude approximately 4 times as great as the received signal.
  • the voltages generated across the second and fourth capacitors 214, 218 can also be used as voltage references for use in subsequent digital circuits.
  • the change in the oscillating current leads to variation in the magnitude of the electromagnetic field and thus causes a change in the RF power radiated back from the antenna.
  • the interrogator that generates the carrier signal received by the antenna can detect this change in the radiated power. Accordingly, selectively opening and closing the switch allows the incoming carrier signal to be modulated in accordance with digital data obtained from a register, a memory, a digital processor or MCU, or the like. This allows data to be transferred back to the interrogator in a "backscatter" process.
  • the output of the second, fourth or fifth capacitors can be used as demodulated data or as modulation switching points.
  • this allows one of the capacitors 214, 218 to be used as a reference voltage, whilst the other is used to provide the demodulated data.
  • the matching networks 202, 203 can be tuned separately to match the individual digital circuits connected to the outputs 233, 235.
  • FIG. 9A A third example of a rectifier according to the invention is shown in Figure 9A. This rectifier is similar to the rectifier shown in Figure 8 A, and similar reference numerals (increased by 100) are used for similar components.
  • the rectifier inputs 331, 334, 337 are coupled to a single matching circuit, with the inputs 331, 337 being coupled together as shown.
  • the second clamping circuit formed from the third capacitor 315 and the third diode 317, clamps the second terminal 336 to 0V (assuming the forward voltage of the third diode 217 is OV).
  • the third capacitor 315 becomes charged to Vp when the third input terminal 337 reaches the peak of +Vp.
  • the voltage at the third input terminal 337 drops to its negative peak -Vp, the voltage at the second terminal 336 reaches -2Vp (taking into account the voltage Vp, across the third capacitor 315).
  • the signal output for the digital circuit coupled to the output terminals 333, 335 will have a magnitude of 4Vp (i.e. four times as large as input signal).
  • the diodes are non-linear components, whose non-linear characteristics include: • one-way conductivity; and, • variations of impedance reflected in the current versus voltage characteristic chart of the diode
  • Vo(t) Vi(t) - Vd(t)
  • Vd(t) demonstrates a non-linear response to Vi(t), and for positive half cycles, the forward voltage Vd(t) is generally so small that:
  • the matching circuits in the examples described above match to the average impedance of the rectifier.
  • any harmonic components produced will be coupled to antenna, allowing them to be radiated outward as RF signals.
  • these signals often fall outside the pre-approved ISM frequencies and would therefore interfere with other licensed devices. As the limits on the emission levels for these frequencies are usually very low, this can make obtain approval of the system difficult.
  • the rectifier of Figure 9A overcomes these problems.
  • the rectifier shown in Figure 9A is symmetrical so that the equivalent circuits for positive and negative half cycles are identical.
  • the rectifier presents the same impedance during both negative and positive half cycles, allowing the matching circuit to be matched accurately to the impedance of the rectifier.
  • the overall response of the rectifier between the input terminals 331/337 and 334 is effectively linear, thereby allowing more accurate impedance matching of the matching network 302. This in turn helps reduce the emission of harmonic frequencies.
  • the rectifiers described above increase the rectified voltage or amplitude of a signal received at a single port antenna more than the rectifiers according to the prior art. Furthermore as the current consumption is small, a change in the current drain (or load) placed on the rectifier will not have such a major impact on the operating range of a tag incorporating the rectifier.
  • the rectifier of Figure 9A has approximately linear response and therefore generates less harmonics, making impedance matching more accurate and effective.
  • the single antenna port rectifiers of Figures 7 to 9 have demonstrated a better performance than the prior art rectifiers, even when compared to dual port antenna arrangements.
  • the one port rectifiers of Figures 8 and 9 for example, provide a voltage approximate 4 times the input peak voltage, which is better in terms of operating range than the two port system which provides similar overall voltage magnification. This is because the amplitude of RF signals established at each port of the two port antennas Vp' is lower than that of single port antenna Vp.
  • the rectifier provides a voltage of:
  • Vcc 4 x Vp
  • Vp Vp'
  • ground as used in the specification is intended to refer to a connection that acts as an effective ground for the purposes of the above analysis. It will be appreciated that when the rectifiers outlined above are implemented in conjunction with antennae such as loop and dipole antennae, there is strictly no ground connection clamped to 0 volts. However, in this example, at least one of the input terminals will still be clamped to a particular voltage and can therefore act as a voltage reference equivalent to the ground terminal in the above analysis.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Automation & Control Theory (AREA)
  • Electromagnetism (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Computer Security & Cryptography (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Near-Field Transmission Systems (AREA)

Abstract

La présente invention a trait à un redresseur destiné à un dispositif de communications, adapté à recevoir un signal en provenance d'un dispositif interrogateur via une antenne. Le redresseur comporte des première et deuxième bornes d'entrée (121, 126; 231, 234; 331, 334) reliées à une antenne (101, 201, 301) pour la réception du signal, au moins une des bornes d'entrée (126, 234, 334) constituant une tension de référence. Le circuit comporte des première et deuxième bornes de sortie (123, 124; 233, 235; 333, 335). Des premier et deuxième circuits de calage sont reliés à au moins une des bornes d'entrée et à la tension de référence, de manière à générer des premier et deuxième signaux calés au niveau des première et deuxièmes bornes (122, 125; 232, 236; 332, 336) respectives. Des premier et deuxième redresseurs de crête sont reliés à la première borne et au moins la première borne de sortie, et à la deuxième borne et au moins à la deuxième borne de sortie, respectivement. Le premier redresseur de crête effectue le redressement du premier signal calé en vue de générer un premier signal redressé au niveau de la première borne de sortie par rapport à la tension de référence, tandis que le deuxième redresseur de crête génère un deuxième signal redressé au niveau de la deuxième borne de sortie par rapport à la tension de référence.
PCT/SG2002/000122 2002-06-18 2002-06-18 Redresseur WO2004001939A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
PCT/SG2002/000122 WO2004001939A1 (fr) 2002-06-18 2002-06-18 Redresseur
AU2002345502A AU2002345502A1 (en) 2002-06-18 2002-06-18 A rectifier

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/SG2002/000122 WO2004001939A1 (fr) 2002-06-18 2002-06-18 Redresseur

Publications (1)

Publication Number Publication Date
WO2004001939A1 true WO2004001939A1 (fr) 2003-12-31

Family

ID=29997719

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/SG2002/000122 WO2004001939A1 (fr) 2002-06-18 2002-06-18 Redresseur

Country Status (2)

Country Link
AU (1) AU2002345502A1 (fr)
WO (1) WO2004001939A1 (fr)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010000641A1 (fr) * 2008-07-01 2010-01-07 Schneider Electric Industries Sas Étiquette électronique de type rfid
EP2195719A1 (fr) * 2007-09-11 2010-06-16 Powercast Corporation Procédé et appareil de distribution de puissance
CN102456151A (zh) * 2010-11-01 2012-05-16 上海华虹Nec电子有限公司 Rfid系统的电子标签的箝位电路
EP2858258A1 (fr) * 2013-10-07 2015-04-08 Nxp B.V. Station de base pour communication RF
US9159224B2 (en) 2013-09-12 2015-10-13 Nxp B.V. Wireless power and data apparatus, system and method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5479172A (en) * 1994-02-10 1995-12-26 Racom Systems, Inc. Power supply and power enable circuit for an RF/ID transponder
US5945920A (en) * 1997-12-10 1999-08-31 Atmel Corporation Minimum voltage radio frequency indentification
US6140924A (en) * 1998-02-07 2000-10-31 Nat'l. Univ. of Singapore Rectifying antenna circuit

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5479172A (en) * 1994-02-10 1995-12-26 Racom Systems, Inc. Power supply and power enable circuit for an RF/ID transponder
US5945920A (en) * 1997-12-10 1999-08-31 Atmel Corporation Minimum voltage radio frequency indentification
US6140924A (en) * 1998-02-07 2000-10-31 Nat'l. Univ. of Singapore Rectifying antenna circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
ALBERT PAUL MALVINO, 1979, TATA MCGRAW-HILL PUBLISHING CO. LTD., NEW DELHI, article "Electronic principles" *

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2195719A1 (fr) * 2007-09-11 2010-06-16 Powercast Corporation Procédé et appareil de distribution de puissance
EP2195719A4 (fr) * 2007-09-11 2014-07-09 Powercast Corp Procédé et appareil de distribution de puissance
WO2010000641A1 (fr) * 2008-07-01 2010-01-07 Schneider Electric Industries Sas Étiquette électronique de type rfid
FR2933517A1 (fr) * 2008-07-01 2010-01-08 Schneider Electric Ind Sas Etiquette electronique de type rfid
CN102456151A (zh) * 2010-11-01 2012-05-16 上海华虹Nec电子有限公司 Rfid系统的电子标签的箝位电路
US9159224B2 (en) 2013-09-12 2015-10-13 Nxp B.V. Wireless power and data apparatus, system and method
EP2858258A1 (fr) * 2013-10-07 2015-04-08 Nxp B.V. Station de base pour communication RF

Also Published As

Publication number Publication date
AU2002345502A1 (en) 2004-01-06

Similar Documents

Publication Publication Date Title
US7173519B2 (en) Circuit arrangement with simplified input circuit for phase modulation in a backscattering transponder
Curty et al. Remotely powered addressable UHF RFID integrated system
US6570490B1 (en) Contactless IC card
US10929620B2 (en) Harmonic RFID tag-reader system for long range sensing identification and security
US20090140928A1 (en) Radio frequency identification tag and radio frequency identification tag antenna
US7151436B2 (en) Receiving/backscattering arrangement and method with two modulation modes for wireless data transmission as well as modulation arrangement therefor
US6693599B1 (en) RF transponder
US8654012B2 (en) Tag antenna using microstrip line, method of manufacturing the same and radio frequency identification tag
Mondal et al. A passive harmonic RFID tag and interrogator development
US20040070500A1 (en) Wireless communication systems, radio frequency identification devices, methods of enhancing a communications range of a radio frequency identification device, and wireless communication methods
JPH036481A (ja) マイクロ波応答装置
US20070105524A1 (en) Remotely powered wireless microphone
US5247305A (en) Responder in movable-object identification system
JPH11120303A (ja) 非接触icカードシステム、icカード用のカードリーダ及びicカード
KR20090080558A (ko) 동적 무선 주파수 전력 획득
US7671748B2 (en) Radiofrequency identification device (RFID) affixed to an object to be identified
EP3279836A1 (fr) Procédé et appareil de récupération d'énergie multibande
GB2492775A (en) Near field communications apparatus
US5305469A (en) Modem for telecommunication system with a reflection amplifier function
KR100952978B1 (ko) 금속 부착용 전파 식별 태그 안테나
WO2004001939A1 (fr) Redresseur
JP3674464B2 (ja) マイクロ波給電回路及びその製造方法と移動体識別装置
Korhummel et al. A harmonically-terminated two-gram low-power rectenna on a flexible substrate
EP4016390A1 (fr) Étiquette rfid à double système
EP0480413A2 (fr) Répondeur pour l'utilisation dans un système d'identification d'objets mobiles

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP