WO2003073356A1 - Memory module assembly using partially defective chips - Google Patents
Memory module assembly using partially defective chips Download PDFInfo
- Publication number
- WO2003073356A1 WO2003073356A1 PCT/US2003/005845 US0305845W WO03073356A1 WO 2003073356 A1 WO2003073356 A1 WO 2003073356A1 US 0305845 W US0305845 W US 0305845W WO 03073356 A1 WO03073356 A1 WO 03073356A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- memory
- clock
- primary
- memory module
- parts
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/022—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/88—Masking faults in memories by using spares or by reconfiguring with partially good memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/88—Masking faults in memories by using spares or by reconfiguring with partially good memories
- G11C29/886—Masking faults in memories by using spares or by reconfiguring with partially good memories combining plural defective memory devices to provide a contiguous address range, e.g. one device supplies working blocks to replace defective blocks in another device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0286—Programmable, customizable or modifiable circuits
- H05K1/029—Programmable, customizable or modifiable circuits having a programmable lay-out, i.e. adapted for choosing between a few possibilities
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0286—Programmable, customizable or modifiable circuits
- H05K1/0292—Programmable, customizable or modifiable circuits having a modifiable lay-out, i.e. adapted for engineering changes or repair
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4899—Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10159—Memory
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/16—Inspection; Monitoring; Aligning
- H05K2203/162—Testing a finished product, e.g. heat cycle testing of solder joints
Definitions
- the present invention relates to the field of electronic memory modules. More specifically, embodiments of the present invention relate to the fabrication of DDR memory and other logic modules that selectively use operating segments of a plurality of less-than- perfect chips or packages exclusively, or in combination with perfect ones.
- a recently announced integrated circuit processor comprises more than 220 million transistors. Other circuits are projected to contain over 1 billion transistors in the foreseeable future.
- DDR Double Data Rate
- a distorted clock signal may often cause errors when accessing memory parts which are sensitive to the rise and fall times of the driving clock. Accordingly, there is a need to provide a clean clock signal capable of driving an indeterminate number of memory parts, some or all of which may be partially defective.
- the present invention provides a method and apparatus for implementing a selectively operable clock booster for DDR and other memory modules, which utilize partially-defective memory parts or a combination of partially-defective and flawless memory parts.
- the method and apparatus includes an improved clocking method and system, which enables the use of partially-defective memory parts without distorting the clock signal.
- a Phase-Lock Loop circuit is used to significantly reduce clock distortion on a memory module.
- a clock booster circuit may be selectively operated to allow an indeterminate number of memory parts to be used without distorting the clock signal on SDR (Synchronized Data Rate) memory modules.
- SDR Synchronized Data Rate
- Fig. 1 is a flowchart illustrating a method of fabricating a memory module according to one embodiment of the present invention.
- Fig. 2 is a graph illustrating a distortion of a clock signal due to clock skew.
- Fig. 3 is a graph illustrating a distortion of a clock signal due to electrical noise.
- Fig. 4 illustrates a schematic diagram of a Phase-Lock Loop circuit that may be used as a clock booster for a memory module according to one embodiment of the present invention.
- Fig. 5 is a block diagram illustrating a layout of major components of a memory module fabricated according to one embodiment of the present invention.
- Fig.6 is a block diagram illustrating a primary and secondary memory part in conjunction with a patching network according to one embodiment of the present invention.
- Fig. 7 is a block diagram illustrating a primary and secondary memory part in conjunction with another patching network according to another embodiment of the present invention.
- Fig. 8 is a block diagram illustrating a primary and secondary memory part in conjunction with another patching network according to another embodiment of the present invention.
- Fig. 9 is a block diagram illustrating a PLL clock driver, which may be selectively connected to a number of primary and secondary memory parts using switches according to one embodiment of the present invention.
- Fig. 10 is a block diagram illustrating a PLL clock driver, which may be selectively 5 connected to a number of primary and secondary memory parts using a clock patching network according to another embodiment of the present invention.
- Fig. 11 is a block diagram illustrating a PLL clock driver, selectively connected to a number of primary and secondary memory parts according to one embodiment of the present invention. 0 Throughout the drawings, identical reference numbers designate similar, but not necessarily identical, elements.
- a method and apparatus disclosed herein for manufacturing DDR and other memory5 modules uses partially-defective memory parts or a combination of partially-defective and flawless memory parts.
- the method and apparatus include an improved clocking method and system, which enables an indeterminate number of memory parts to be used without distorting the clock signal.
- a Phase-Lock Loop circuit is used to significantly reduce clock distortion on DDR and other memory modules.
- Fig. 1 is a flowchart illustrating a method of fabricating a memory module according to one embodiment.
- a clock booster is mounted on a multi-layer circuit board (101).
- the clock booster may be any apparatus that receives a clock input, and outputs one or more clock signals capable of driving a multiplicity of logic parts without clock distortion.
- a Phase-Locked Loop circuit may be used as a clock5 booster.
- a memory module is tested and patched (102).
- the testing and patching (102) allows a fully-functional memory module to be fabricated using partially-defective parts. Due to the load that each memory part adds, it is o desirable to only connect the clock signal to those memory parts that are utilized. This may be accomplished using any number of switching mechanisms to connect or disconnect a clock signal to a memory part.
- a clock patching network may be used to selectively connect or disconnect outputs of a clock booster to the memory parts (103).
- Fig. 2 is a graph illustrating a distortion of a clock signal due to clock skew.
- clock skew may be described as a decrease of available time in a clock cycle.
- CLK A (201) produces a clock signal with a fixed frequency
- CLK B (202) slightly trails the signal for CLK A (201). Because the two clocks are not synchronized there is a loss (204) in the clock period.
- the effective clock period (203) would be reduced because the clock signals are not synchronized.
- clock skew an important design issue since clock skew is often caused by variations in the load the clock is driving, etc.
- applications such as DDR that use both the rising and falling edge of a clock are sensitive to reductions in clock period caused by clock skew.
- Fig. 3 is a graph illustrating a distortion of a clock signal due to electrical noise. Electrical noise is common in high frequency electrical applications, and is detrimental in memory units. As shown in Fig. 3, a clock signal (301) is rising from a logic low level (302) to a logic high level (303).
- a logic threshold level (304) to distinguish when a clock signal (301) is "high” or “low.” For example, when the clock signal (301) reaches point 1 (305), a device using the clock signal will recognize a logic high (303), but a period of electrical noise (306) on the clock signal may cause the clock (301) signal to dip below the logic threshold value (304), resulting in extraneous clocking when the clock signal (301) again crosses the logic threshold value (304) at point 2 (307). A period of electrical noise (306) on a clock signal (301) may consequently cause double clocking, false clocking, and waveform distortion, etc.
- Fig. 4 illustrates a schematic diagram of a Phase-Locked Loop circuit that may be used as a clock booster for a memory module according to one embodiment of the present invention.
- a PPL unit (407) may comprise a number of buffer units (417), PPL circuitry (406), and a mux (409).
- CLK (401) may be a clock signal input designed to drive DDR or other memory parts at a designed frequency.
- Inv_CLK (402) is the same as CLK (401), but shifted 180 degrees.
- FBin (403) is a copy of the output clock signal, FBout (421), of the PPL unit (407), which is used to ensure the outputs (411-416) are synchronized with the incoming CLK (401) signal.
- Inv_FBin (404) is a copy of the output clock signal, Inv_FBout (422), of the PPL unit (407) shifted by 180 degrees.
- VCC (408) is an input voltage to the mux (409) that may be used to determine if CLK (401) will be the output from the PPL unit (407) or if the output (418) from the PPL circuitry (406) will be the output from the PPL unit (407).
- Output Enable (423) allows a host device to control when the PPL unit (407) outputs a signal.
- Yl-YN (411-416) comprise a number of outputs from the PPL unit (407). More specifically, Yl-YN (411-416) are synchronized copies or phase shifted copies of CLK (401) and Inv_CLK (402).
- Fig. 5 is a block diagram illustrating a layout of major components of a memory module fabricated according to one selected embodiment.
- a 64M(megabytes), 128M, or 256M DDR or SDR memory module fabricated using 8Mx8, 16Mx8, or 32Mx8 memory parts may be illustrated by the memory module of Fig. 5.
- the memory module (500) may comprise a multi-layer circuit board (531), paired memory parts (532), patching networks (533), and a selectively operable clock booster (507), such as the PPL unit (407, Fig. 4) shown in Fig. 4.
- the paired memory parts (532) are designated by PI , P2, P3, and P4, with each pair preferably comprising one primary and one secondary memory part.
- the patching networks (533) are utilized as described below.
- the selectively operable clock booster (507) may be used to effectively drive the primary and secondary memory parts (532) whose /O bits are accessed.
- Fig. 6 is a block diagram illustrating a primary and secondary memory part in conjunction with a patching network.
- the I/O lines (I/O l-I/O 8) of a primary memory part (601) may be connected to pads (604) of a patching network (603).
- each pad (604) to which a separate primary I/O line is connected is preferably close to a separate output line (Outl-Out8).
- the backup I/O lines (I/O lb-I/O 8b) from a secondary memory part (602) are also connected to pads (604) of the patching network (603).
- each pad (604) to which a separate backup I/O line (I/O lb-I/O 8b) is connected is preferably close to a separate output line.
- the pads (604) connected to I/O lines, I/O 1 and I/O lb, are close to the pad (604) connected to output line, Outl.
- This configuration of pads (604) used as a patching network (603) preferably allows one primary I/O line to be replaced by one backup I/O line.
- I O 1 may be replaced by I/O lb
- I/O 2 may be replaced by I/O 2b, etc.
- the patching network (603) is used to connect a primary or secondary I/O line to an output line (Outl-Out8). This may be accomplished by connecting a single pad (604) corresponding to a primary I/O line or backup I/O line to a single pad (604) corresponding to an output line. Electrically conductive materials, e.g., solder, jumper wires, etc., may be used to connect pads (604) of the patching network (603) to allow a host device to access the I/O bits of a primary memory part (601) or secondary memory part (602).
- Fig. 7 is a block diagram illustrating a primary and secondary memory part in conjunction with another patching network.
- two I/O lines (I/O l-I/O 2) of a primary memory part (701) may be connected to two separate pads (704) of a patching network (703).
- four backup I/O lines (I/O lb-I/O 4b) are connected to four other pads (704) of the patching network (703).
- each output line (Outl-Out2) is connected to a series of pads (704), thus providing a separate connective pad (704) adjacent to each pad (704) corresponding to an I/O line.
- Fig. 7 illustrates two primary I/O lines and four backup I/O lines connected to six separate pads (704) of the patching network (703). Therefore, each output line is connected to six pads (704) adjacent to the pads (704) corresponding to the primary and secondary I/O lines.
- Fig. 7 The illustration of Fig. 7 is incomplete in that only one patching network (703) is shown.
- additional patching networks (703) are preferred, wherein two primary I/O lines and four backup I/O lines are connected to each patching network (703). Therefore, a memory module using the patching configuration shown in Fig. 7, would preferably use four patching networks (703) for each primary memory part (701) and secondary memory part (702) pair. Additionally, the spacing between the pads (704) shown in Fig. 7 is for illustrative purposes only.
- pads (704) are preferably close together, thus allowing electrical connections between pads (704) corresponding to I/O lines and pads (704) corresponding to output lines to be easily made.
- the patching network (703) is used to connect a primary or secondary I/O line to an output line (Outl-Out2). This may be accomplished by connecting a single pad (704) corresponding to a primary I/O line or backup I/O line to one of six pads (704) corresponding to each output line.
- Electrically conductive materials e.g., solder, jumper wires, etc., may be used to connect pads (704) of the patching network (703) to allow a host device to access the I/O bits of a primary memory part (701) or secondary memory part (702).
- Fig. 8 is a block diagram illustrating a primary and secondary memory part in conjunction with another patching network.
- two I/O lines (I/O l-I/O 2) of a primary memory part (801) may be connected to two separate pads (804) of a patching network (803).
- eight backup I/O lines (I/O lb-I/O 8b) are connected to eight other pads (804) of the patching network (803).
- each output line (Outl-Out2) is connected to a series of pads (804), thus providing a separate connective pad (804) adjacent to each pad (804) corresponding to an I/O line.
- Fig. 7 illustrates two primary I/O lines and eight backup I/O lines connected to ten separate pads (804) of the patching network (803). Therefore, each output line is connected to ten pads (804) adjacent to the pads (804) corresponding to the primary and secondary I/O lines.
- the illustration of Fig. 8 is incomplete in that only one patching network (803) is shown.
- additional patching networks (803) are preferred, wherein two primary I/O lines and all eight backup I/O lines are connected to each patching network (803). Therefore, a memory module using the patching configuration shown in Fig. 8, would preferably use four patching networks (803) for each primary memory part (801) and secondary memory part (802) pair. Additionally, the spacing between the pads (804) shown in Fig. 8 is for illustrative purposes only. In a real implementation, pads (804) are preferably close together, thus allowing electrical connections between pads (804) corresponding to I/O lines and pads (804) corresponding to output lines to be easily made.
- the patching network (803) is used to connect a primary or secondary I/O line to an output line (Outl-Out2). This may be accomplished by connecting a single pad (804) corresponding to a primary I/O line or backup I/O line to one often pads (804) corresponding to each output line. Electrically conductive materials, e.g., solder, jumper wires, etc., may be used to connect pads (704) of the patching network (703) to allow a host device to access the I/O bits of a primary memory part (701) or secondary memory part (702).
- Fig. 9 is a block diagram illustrating a PLL clock driver, which may be selectively connected to a number of memory parts in one selected embodiment.
- a PPL unit (907) e.g., the PPL unit (407, Fig. 4) described in Fig. 4, receives a clock signal, CLK (901), from which a number of outputs (synthesized copies of the incoming clock signal) are created. These outputs are connected to primary memory parts (932) and secondary memory parts (933) through switches (924).
- the switches (924) may selectively be opened or closed, thereby allowing a clock signal to be used preferably only with memory parts (932, 933) whose I/O lines are accessed.
- the PPL unit (907) may be enabled or disabled using an enable switch (926).
- Fig. 10 is similar to Fig. 9 in that Fig. 10 is a block diagram illustrating a PLL clock driver, which may be selectively connected to a number of memory parts.
- a PPL unit (1007) e.g., the PPL unit (407, Fig. 4) described in Fig. 4, receives a clock signal, CLK (1001), from which a number of outputs (synthesized copies of the incoming clock signal) are created.
- CLK clock signal
- Fig. 11 is a block diagram illustrating a PLL clock driver, selectively connected to a number of memory parts. As shown in Fig. 11, a PPL unit (1107), e.g., the PPL unit (407, Fig. 4) described in Fig.
- a clock signal CLK (1101)
- These outputs may preferably be connected to primary memory parts (1132) and secondary memory parts (1133) through a clock patching network (1125), which uses pads (1124) to selectively complete a connection, thereby allowing a clock signal to be used preferably only with memory parts (832, 833) whose I/O lines are accessed.
- the PPL unit (1107) may be enabled or disabled using an enable switch (1126). With connecting pads (1124), one of several methods may be used. As illustrated in
- solder dots (1127) or jumper wires (1128) may be used. Additionally, a protective material (1129), e.g., a thermally curable material, may be used to physically protect jumper wires (1128), solder dots (1127), etc.
- a protective material (1129) e.g., a thermally curable material, may be used to physically protect jumper wires (1128), solder dots (1127), etc.
- all of the memory parts (1132, 1133) are connected to a clock output from the PPL (1107) with exception of the secondary memory part (1133) associated with the memory part pair, P2.
- this illustration is preferable if I/O lines of all memory parts are utilized to create a fully- functional memory module except the secondary memory part of P2.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Nanotechnology (AREA)
- Chemical & Material Sciences (AREA)
- Power Engineering (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Physics (AREA)
- General Physics & Mathematics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Semiconductor Memories (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
- Dram (AREA)
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CA002477754A CA2477754A1 (en) | 2002-02-26 | 2003-02-24 | Memory module assembly using partially defective chips |
KR10-2004-7013211A KR20050002834A (en) | 2002-02-26 | 2003-02-24 | Method and apparatus for implementing a selectively operable clock booster for DDR |
EP03713706A EP1483722B1 (en) | 2002-02-26 | 2003-02-24 | Memory module assembly using partially defective chips |
AU2003217745A AU2003217745A1 (en) | 2002-02-26 | 2003-02-24 | Memory module assembly using partially defective chips |
DE60313302T DE60313302T2 (en) | 2002-02-26 | 2003-02-24 | MEMORY MODULE ASSEMBLY USING PARTLY DEFECTIVE CHIPS |
DK03713706T DK1483722T3 (en) | 2002-02-26 | 2003-02-24 | Memory module using partially defective chips |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US36003602P | 2002-02-26 | 2002-02-26 | |
US60/360,036 | 2002-02-26 | ||
US10/371,736 | 2003-02-20 | ||
US10/371,736 US20030161198A1 (en) | 2002-02-26 | 2003-02-20 | Method and apparatus for implementing a selectively operable clock booster for DDR memory or other logic modules which utilize partially-defective memory parts, or a combination of partially-defective and flawless memory parts |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2003073356A1 true WO2003073356A1 (en) | 2003-09-04 |
WO2003073356A8 WO2003073356A8 (en) | 2004-07-29 |
Family
ID=27760587
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2003/005845 WO2003073356A1 (en) | 2002-02-26 | 2003-02-24 | Memory module assembly using partially defective chips |
Country Status (10)
Country | Link |
---|---|
US (1) | US20030161198A1 (en) |
EP (2) | EP1699056A1 (en) |
KR (1) | KR20050002834A (en) |
AT (1) | ATE360252T1 (en) |
AU (1) | AU2003217745A1 (en) |
CA (1) | CA2477754A1 (en) |
DE (1) | DE60313302T2 (en) |
DK (1) | DK1483722T3 (en) |
ES (1) | ES2283760T3 (en) |
WO (1) | WO2003073356A1 (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5208178A (en) * | 1990-08-02 | 1993-05-04 | Hitachi, Ltd. | Manufacturing a semiconductor integrated circuit device having on chip logic correction |
US5761145A (en) * | 1994-10-19 | 1998-06-02 | Micron Technology, Inc. | Efficient method for obtaining usable parts from a partially good memory integrated circuit |
US6119049A (en) * | 1996-08-12 | 2000-09-12 | Tandon Associates, Inc. | Memory module assembly using partially defective chips |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0738274B2 (en) * | 1988-12-22 | 1995-04-26 | 株式会社東芝 | Nonvolatile semiconductor memory system |
US4922128A (en) * | 1989-01-13 | 1990-05-01 | Ibm Corporation | Boost clock circuit for driving redundant wordlines and sample wordlines |
US5655113A (en) * | 1994-07-05 | 1997-08-05 | Monolithic System Technology, Inc. | Resynchronization circuit for a memory system and method of operating same |
IN188196B (en) * | 1995-05-15 | 2002-08-31 | Silicon Graphics Inc | |
JPH09282900A (en) * | 1996-04-11 | 1997-10-31 | Oki Electric Ind Co Ltd | Memory module |
US5867448A (en) * | 1997-06-11 | 1999-02-02 | Cypress Semiconductor Corp. | Buffer for memory modules with trace delay compensation |
US6351827B1 (en) * | 1998-04-08 | 2002-02-26 | Kingston Technology Co. | Voltage and clock margin testing of memory-modules using an adapter board mounted to a PC motherboard |
US6195762B1 (en) * | 1998-06-24 | 2001-02-27 | Micron Techonology, Inc. | Circuit and method for masking a dormant memory cell |
US6282210B1 (en) * | 1998-08-12 | 2001-08-28 | Staktek Group L.P. | Clock driver with instantaneously selectable phase and method for use in data communication systems |
JP4480855B2 (en) * | 2000-06-08 | 2010-06-16 | 富士通マイクロエレクトロニクス株式会社 | Module including semiconductor device and system including module |
US6445625B1 (en) * | 2000-08-25 | 2002-09-03 | Micron Technology, Inc. | Memory device redundancy selection having test inputs |
US6711695B1 (en) * | 2001-01-26 | 2004-03-23 | Hewlett-Packard Development Company, L.P. | PECL voltage DIMM with remote multi-module etch skew compensation |
US6763444B2 (en) * | 2001-05-08 | 2004-07-13 | Micron Technology, Inc. | Read/write timing calibration of a memory array using a row or a redundant row |
-
2003
- 2003-02-20 US US10/371,736 patent/US20030161198A1/en not_active Abandoned
- 2003-02-24 DE DE60313302T patent/DE60313302T2/en not_active Expired - Fee Related
- 2003-02-24 AU AU2003217745A patent/AU2003217745A1/en not_active Abandoned
- 2003-02-24 CA CA002477754A patent/CA2477754A1/en not_active Abandoned
- 2003-02-24 ES ES03713706T patent/ES2283760T3/en not_active Expired - Lifetime
- 2003-02-24 EP EP06115412A patent/EP1699056A1/en not_active Withdrawn
- 2003-02-24 WO PCT/US2003/005845 patent/WO2003073356A1/en active IP Right Grant
- 2003-02-24 EP EP03713706A patent/EP1483722B1/en not_active Expired - Lifetime
- 2003-02-24 DK DK03713706T patent/DK1483722T3/en active
- 2003-02-24 AT AT03713706T patent/ATE360252T1/en not_active IP Right Cessation
- 2003-02-24 KR KR10-2004-7013211A patent/KR20050002834A/en not_active Application Discontinuation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5208178A (en) * | 1990-08-02 | 1993-05-04 | Hitachi, Ltd. | Manufacturing a semiconductor integrated circuit device having on chip logic correction |
US5761145A (en) * | 1994-10-19 | 1998-06-02 | Micron Technology, Inc. | Efficient method for obtaining usable parts from a partially good memory integrated circuit |
US6119049A (en) * | 1996-08-12 | 2000-09-12 | Tandon Associates, Inc. | Memory module assembly using partially defective chips |
Also Published As
Publication number | Publication date |
---|---|
CA2477754A1 (en) | 2003-09-04 |
DE60313302D1 (en) | 2007-05-31 |
AU2003217745A1 (en) | 2003-09-09 |
US20030161198A1 (en) | 2003-08-28 |
EP1699056A1 (en) | 2006-09-06 |
ES2283760T3 (en) | 2007-11-01 |
KR20050002834A (en) | 2005-01-10 |
EP1483722A1 (en) | 2004-12-08 |
EP1483722B1 (en) | 2007-04-18 |
DE60313302T2 (en) | 2008-01-03 |
WO2003073356A8 (en) | 2004-07-29 |
EP1483722A4 (en) | 2005-04-27 |
AU2003217745A8 (en) | 2003-09-09 |
ATE360252T1 (en) | 2007-05-15 |
DK1483722T3 (en) | 2007-06-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11043258B2 (en) | Memory system topologies including a memory die stack | |
US7729151B2 (en) | System including a buffered memory module | |
US20030090879A1 (en) | Dual inline memory module | |
US8928349B2 (en) | On-die termination circuit, semiconductor memory device and memory system | |
US20230410890A1 (en) | Memory System Topologies Including A Memory Die Stack | |
US7212424B2 (en) | Double-high DIMM with dual registers and related methods | |
US7161821B2 (en) | Apparatus and method for mounting microelectronic devices on a mirrored board assembly | |
EP1483722B1 (en) | Memory module assembly using partially defective chips | |
JP2005332407A (en) | Method, apparatus and system for semiconductor memory device in improved mirror mode action | |
JP2003270302A (en) | Semiconductor device | |
US7060512B2 (en) | Patching methods and apparatus for fabricating memory modules | |
JP3557773B2 (en) | Semiconductor device | |
US20080089164A1 (en) | Method and apparatus for increasing clock frequency and data rate for semiconductor devices | |
KR19980073687A (en) | Optional Circuits for Semiconductor Memory Devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
CFP | Corrected version of a pamphlet front page |
Free format text: UNDER (54) PUBLISHED TITLE REPLACED BY CORRECT TITLE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1871/CHENP/2004 Country of ref document: IN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020047013211 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2477754 Country of ref document: CA Ref document number: 2003713706 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2003713706 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020047013211 Country of ref document: KR |
|
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: JP |
|
WWG | Wipo information: grant in national office |
Ref document number: 2003713706 Country of ref document: EP |